i915_drm.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. #include "drm.h"
  29. /* Please note that modifications to all structs defined here are
  30. * subject to backwards-compatibility constraints.
  31. */
  32. /* Each region is a minimum of 16k, and there are at most 255 of them.
  33. */
  34. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  35. * of chars for next/prev indices */
  36. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  37. typedef struct _drm_i915_init {
  38. enum {
  39. I915_INIT_DMA = 0x01,
  40. I915_CLEANUP_DMA = 0x02,
  41. I915_RESUME_DMA = 0x03
  42. } func;
  43. unsigned int mmio_offset;
  44. int sarea_priv_offset;
  45. unsigned int ring_start;
  46. unsigned int ring_end;
  47. unsigned int ring_size;
  48. unsigned int front_offset;
  49. unsigned int back_offset;
  50. unsigned int depth_offset;
  51. unsigned int w;
  52. unsigned int h;
  53. unsigned int pitch;
  54. unsigned int pitch_bits;
  55. unsigned int back_pitch;
  56. unsigned int depth_pitch;
  57. unsigned int cpp;
  58. unsigned int chipset;
  59. } drm_i915_init_t;
  60. typedef struct _drm_i915_sarea {
  61. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  62. int last_upload; /* last time texture was uploaded */
  63. int last_enqueue; /* last time a buffer was enqueued */
  64. int last_dispatch; /* age of the most recently dispatched buffer */
  65. int ctxOwner; /* last context to upload state */
  66. int texAge;
  67. int pf_enabled; /* is pageflipping allowed? */
  68. int pf_active;
  69. int pf_current_page; /* which buffer is being displayed? */
  70. int perf_boxes; /* performance boxes to be displayed */
  71. int width, height; /* screen size in pixels */
  72. drm_handle_t front_handle;
  73. int front_offset;
  74. int front_size;
  75. drm_handle_t back_handle;
  76. int back_offset;
  77. int back_size;
  78. drm_handle_t depth_handle;
  79. int depth_offset;
  80. int depth_size;
  81. drm_handle_t tex_handle;
  82. int tex_offset;
  83. int tex_size;
  84. int log_tex_granularity;
  85. int pitch;
  86. int rotation; /* 0, 90, 180 or 270 */
  87. int rotated_offset;
  88. int rotated_size;
  89. int rotated_pitch;
  90. int virtualX, virtualY;
  91. unsigned int front_tiled;
  92. unsigned int back_tiled;
  93. unsigned int depth_tiled;
  94. unsigned int rotated_tiled;
  95. unsigned int rotated2_tiled;
  96. int pipeA_x;
  97. int pipeA_y;
  98. int pipeA_w;
  99. int pipeA_h;
  100. int pipeB_x;
  101. int pipeB_y;
  102. int pipeB_w;
  103. int pipeB_h;
  104. /* fill out some space for old userspace triple buffer */
  105. drm_handle_t unused_handle;
  106. __u32 unused1, unused2, unused3;
  107. /* buffer object handles for static buffers. May change
  108. * over the lifetime of the client.
  109. */
  110. __u32 front_bo_handle;
  111. __u32 back_bo_handle;
  112. __u32 unused_bo_handle;
  113. __u32 depth_bo_handle;
  114. } drm_i915_sarea_t;
  115. /* due to userspace building against these headers we need some compat here */
  116. #define planeA_x pipeA_x
  117. #define planeA_y pipeA_y
  118. #define planeA_w pipeA_w
  119. #define planeA_h pipeA_h
  120. #define planeB_x pipeB_x
  121. #define planeB_y pipeB_y
  122. #define planeB_w pipeB_w
  123. #define planeB_h pipeB_h
  124. /* Flags for perf_boxes
  125. */
  126. #define I915_BOX_RING_EMPTY 0x1
  127. #define I915_BOX_FLIP 0x2
  128. #define I915_BOX_WAIT 0x4
  129. #define I915_BOX_TEXTURE_LOAD 0x8
  130. #define I915_BOX_LOST_CONTEXT 0x10
  131. /* I915 specific ioctls
  132. * The device specific ioctl range is 0x40 to 0x79.
  133. */
  134. #define DRM_I915_INIT 0x00
  135. #define DRM_I915_FLUSH 0x01
  136. #define DRM_I915_FLIP 0x02
  137. #define DRM_I915_BATCHBUFFER 0x03
  138. #define DRM_I915_IRQ_EMIT 0x04
  139. #define DRM_I915_IRQ_WAIT 0x05
  140. #define DRM_I915_GETPARAM 0x06
  141. #define DRM_I915_SETPARAM 0x07
  142. #define DRM_I915_ALLOC 0x08
  143. #define DRM_I915_FREE 0x09
  144. #define DRM_I915_INIT_HEAP 0x0a
  145. #define DRM_I915_CMDBUFFER 0x0b
  146. #define DRM_I915_DESTROY_HEAP 0x0c
  147. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  148. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  149. #define DRM_I915_VBLANK_SWAP 0x0f
  150. #define DRM_I915_HWS_ADDR 0x11
  151. #define DRM_I915_GEM_INIT 0x13
  152. #define DRM_I915_GEM_EXECBUFFER 0x14
  153. #define DRM_I915_GEM_PIN 0x15
  154. #define DRM_I915_GEM_UNPIN 0x16
  155. #define DRM_I915_GEM_BUSY 0x17
  156. #define DRM_I915_GEM_THROTTLE 0x18
  157. #define DRM_I915_GEM_ENTERVT 0x19
  158. #define DRM_I915_GEM_LEAVEVT 0x1a
  159. #define DRM_I915_GEM_CREATE 0x1b
  160. #define DRM_I915_GEM_PREAD 0x1c
  161. #define DRM_I915_GEM_PWRITE 0x1d
  162. #define DRM_I915_GEM_MMAP 0x1e
  163. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  164. #define DRM_I915_GEM_SW_FINISH 0x20
  165. #define DRM_I915_GEM_SET_TILING 0x21
  166. #define DRM_I915_GEM_GET_TILING 0x22
  167. #define DRM_I915_GEM_GET_APERTURE 0x23
  168. #define DRM_I915_GEM_MMAP_GTT 0x24
  169. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  170. #define DRM_I915_GEM_MADVISE 0x26
  171. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  172. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  173. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  174. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  175. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  176. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  177. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  178. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  179. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  180. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  181. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  182. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  183. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  184. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  185. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  186. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  187. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  188. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  189. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  190. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  191. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  192. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  193. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  194. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  195. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  196. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  197. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  198. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  199. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  200. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  201. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  202. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  203. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  204. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  205. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_intel_get_pipe_from_crtc_id)
  206. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  207. /* Allow drivers to submit batchbuffers directly to hardware, relying
  208. * on the security mechanisms provided by hardware.
  209. */
  210. typedef struct drm_i915_batchbuffer {
  211. int start; /* agp offset */
  212. int used; /* nr bytes in use */
  213. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  214. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  215. int num_cliprects; /* mulitpass with multiple cliprects? */
  216. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  217. } drm_i915_batchbuffer_t;
  218. /* As above, but pass a pointer to userspace buffer which can be
  219. * validated by the kernel prior to sending to hardware.
  220. */
  221. typedef struct _drm_i915_cmdbuffer {
  222. char __user *buf; /* pointer to userspace command buffer */
  223. int sz; /* nr bytes in buf */
  224. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  225. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  226. int num_cliprects; /* mulitpass with multiple cliprects? */
  227. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  228. } drm_i915_cmdbuffer_t;
  229. /* Userspace can request & wait on irq's:
  230. */
  231. typedef struct drm_i915_irq_emit {
  232. int __user *irq_seq;
  233. } drm_i915_irq_emit_t;
  234. typedef struct drm_i915_irq_wait {
  235. int irq_seq;
  236. } drm_i915_irq_wait_t;
  237. /* Ioctl to query kernel params:
  238. */
  239. #define I915_PARAM_IRQ_ACTIVE 1
  240. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  241. #define I915_PARAM_LAST_DISPATCH 3
  242. #define I915_PARAM_CHIPSET_ID 4
  243. #define I915_PARAM_HAS_GEM 5
  244. #define I915_PARAM_NUM_FENCES_AVAIL 6
  245. typedef struct drm_i915_getparam {
  246. int param;
  247. int __user *value;
  248. } drm_i915_getparam_t;
  249. /* Ioctl to set kernel params:
  250. */
  251. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  252. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  253. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  254. #define I915_SETPARAM_NUM_USED_FENCES 4
  255. typedef struct drm_i915_setparam {
  256. int param;
  257. int value;
  258. } drm_i915_setparam_t;
  259. /* A memory manager for regions of shared memory:
  260. */
  261. #define I915_MEM_REGION_AGP 1
  262. typedef struct drm_i915_mem_alloc {
  263. int region;
  264. int alignment;
  265. int size;
  266. int __user *region_offset; /* offset from start of fb or agp */
  267. } drm_i915_mem_alloc_t;
  268. typedef struct drm_i915_mem_free {
  269. int region;
  270. int region_offset;
  271. } drm_i915_mem_free_t;
  272. typedef struct drm_i915_mem_init_heap {
  273. int region;
  274. int size;
  275. int start;
  276. } drm_i915_mem_init_heap_t;
  277. /* Allow memory manager to be torn down and re-initialized (eg on
  278. * rotate):
  279. */
  280. typedef struct drm_i915_mem_destroy_heap {
  281. int region;
  282. } drm_i915_mem_destroy_heap_t;
  283. /* Allow X server to configure which pipes to monitor for vblank signals
  284. */
  285. #define DRM_I915_VBLANK_PIPE_A 1
  286. #define DRM_I915_VBLANK_PIPE_B 2
  287. typedef struct drm_i915_vblank_pipe {
  288. int pipe;
  289. } drm_i915_vblank_pipe_t;
  290. /* Schedule buffer swap at given vertical blank:
  291. */
  292. typedef struct drm_i915_vblank_swap {
  293. drm_drawable_t drawable;
  294. enum drm_vblank_seq_type seqtype;
  295. unsigned int sequence;
  296. } drm_i915_vblank_swap_t;
  297. typedef struct drm_i915_hws_addr {
  298. __u64 addr;
  299. } drm_i915_hws_addr_t;
  300. struct drm_i915_gem_init {
  301. /**
  302. * Beginning offset in the GTT to be managed by the DRM memory
  303. * manager.
  304. */
  305. __u64 gtt_start;
  306. /**
  307. * Ending offset in the GTT to be managed by the DRM memory
  308. * manager.
  309. */
  310. __u64 gtt_end;
  311. };
  312. struct drm_i915_gem_create {
  313. /**
  314. * Requested size for the object.
  315. *
  316. * The (page-aligned) allocated size for the object will be returned.
  317. */
  318. __u64 size;
  319. /**
  320. * Returned handle for the object.
  321. *
  322. * Object handles are nonzero.
  323. */
  324. __u32 handle;
  325. __u32 pad;
  326. };
  327. struct drm_i915_gem_pread {
  328. /** Handle for the object being read. */
  329. __u32 handle;
  330. __u32 pad;
  331. /** Offset into the object to read from */
  332. __u64 offset;
  333. /** Length of data to read */
  334. __u64 size;
  335. /**
  336. * Pointer to write the data into.
  337. *
  338. * This is a fixed-size type for 32/64 compatibility.
  339. */
  340. __u64 data_ptr;
  341. };
  342. struct drm_i915_gem_pwrite {
  343. /** Handle for the object being written to. */
  344. __u32 handle;
  345. __u32 pad;
  346. /** Offset into the object to write to */
  347. __u64 offset;
  348. /** Length of data to write */
  349. __u64 size;
  350. /**
  351. * Pointer to read the data from.
  352. *
  353. * This is a fixed-size type for 32/64 compatibility.
  354. */
  355. __u64 data_ptr;
  356. };
  357. struct drm_i915_gem_mmap {
  358. /** Handle for the object being mapped. */
  359. __u32 handle;
  360. __u32 pad;
  361. /** Offset in the object to map. */
  362. __u64 offset;
  363. /**
  364. * Length of data to map.
  365. *
  366. * The value will be page-aligned.
  367. */
  368. __u64 size;
  369. /**
  370. * Returned pointer the data was mapped at.
  371. *
  372. * This is a fixed-size type for 32/64 compatibility.
  373. */
  374. __u64 addr_ptr;
  375. };
  376. struct drm_i915_gem_mmap_gtt {
  377. /** Handle for the object being mapped. */
  378. __u32 handle;
  379. __u32 pad;
  380. /**
  381. * Fake offset to use for subsequent mmap call
  382. *
  383. * This is a fixed-size type for 32/64 compatibility.
  384. */
  385. __u64 offset;
  386. };
  387. struct drm_i915_gem_set_domain {
  388. /** Handle for the object */
  389. __u32 handle;
  390. /** New read domains */
  391. __u32 read_domains;
  392. /** New write domain */
  393. __u32 write_domain;
  394. };
  395. struct drm_i915_gem_sw_finish {
  396. /** Handle for the object */
  397. __u32 handle;
  398. };
  399. struct drm_i915_gem_relocation_entry {
  400. /**
  401. * Handle of the buffer being pointed to by this relocation entry.
  402. *
  403. * It's appealing to make this be an index into the mm_validate_entry
  404. * list to refer to the buffer, but this allows the driver to create
  405. * a relocation list for state buffers and not re-write it per
  406. * exec using the buffer.
  407. */
  408. __u32 target_handle;
  409. /**
  410. * Value to be added to the offset of the target buffer to make up
  411. * the relocation entry.
  412. */
  413. __u32 delta;
  414. /** Offset in the buffer the relocation entry will be written into */
  415. __u64 offset;
  416. /**
  417. * Offset value of the target buffer that the relocation entry was last
  418. * written as.
  419. *
  420. * If the buffer has the same offset as last time, we can skip syncing
  421. * and writing the relocation. This value is written back out by
  422. * the execbuffer ioctl when the relocation is written.
  423. */
  424. __u64 presumed_offset;
  425. /**
  426. * Target memory domains read by this operation.
  427. */
  428. __u32 read_domains;
  429. /**
  430. * Target memory domains written by this operation.
  431. *
  432. * Note that only one domain may be written by the whole
  433. * execbuffer operation, so that where there are conflicts,
  434. * the application will get -EINVAL back.
  435. */
  436. __u32 write_domain;
  437. };
  438. /** @{
  439. * Intel memory domains
  440. *
  441. * Most of these just align with the various caches in
  442. * the system and are used to flush and invalidate as
  443. * objects end up cached in different domains.
  444. */
  445. /** CPU cache */
  446. #define I915_GEM_DOMAIN_CPU 0x00000001
  447. /** Render cache, used by 2D and 3D drawing */
  448. #define I915_GEM_DOMAIN_RENDER 0x00000002
  449. /** Sampler cache, used by texture engine */
  450. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  451. /** Command queue, used to load batch buffers */
  452. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  453. /** Instruction cache, used by shader programs */
  454. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  455. /** Vertex address cache */
  456. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  457. /** GTT domain - aperture and scanout */
  458. #define I915_GEM_DOMAIN_GTT 0x00000040
  459. /** @} */
  460. struct drm_i915_gem_exec_object {
  461. /**
  462. * User's handle for a buffer to be bound into the GTT for this
  463. * operation.
  464. */
  465. __u32 handle;
  466. /** Number of relocations to be performed on this buffer */
  467. __u32 relocation_count;
  468. /**
  469. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  470. * the relocations to be performed in this buffer.
  471. */
  472. __u64 relocs_ptr;
  473. /** Required alignment in graphics aperture */
  474. __u64 alignment;
  475. /**
  476. * Returned value of the updated offset of the object, for future
  477. * presumed_offset writes.
  478. */
  479. __u64 offset;
  480. };
  481. struct drm_i915_gem_execbuffer {
  482. /**
  483. * List of buffers to be validated with their relocations to be
  484. * performend on them.
  485. *
  486. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  487. *
  488. * These buffers must be listed in an order such that all relocations
  489. * a buffer is performing refer to buffers that have already appeared
  490. * in the validate list.
  491. */
  492. __u64 buffers_ptr;
  493. __u32 buffer_count;
  494. /** Offset in the batchbuffer to start execution from. */
  495. __u32 batch_start_offset;
  496. /** Bytes used in batchbuffer from batch_start_offset */
  497. __u32 batch_len;
  498. __u32 DR1;
  499. __u32 DR4;
  500. __u32 num_cliprects;
  501. /** This is a struct drm_clip_rect *cliprects */
  502. __u64 cliprects_ptr;
  503. };
  504. struct drm_i915_gem_pin {
  505. /** Handle of the buffer to be pinned. */
  506. __u32 handle;
  507. __u32 pad;
  508. /** alignment required within the aperture */
  509. __u64 alignment;
  510. /** Returned GTT offset of the buffer. */
  511. __u64 offset;
  512. };
  513. struct drm_i915_gem_unpin {
  514. /** Handle of the buffer to be unpinned. */
  515. __u32 handle;
  516. __u32 pad;
  517. };
  518. struct drm_i915_gem_busy {
  519. /** Handle of the buffer to check for busy */
  520. __u32 handle;
  521. /** Return busy status (1 if busy, 0 if idle) */
  522. __u32 busy;
  523. };
  524. #define I915_TILING_NONE 0
  525. #define I915_TILING_X 1
  526. #define I915_TILING_Y 2
  527. #define I915_BIT_6_SWIZZLE_NONE 0
  528. #define I915_BIT_6_SWIZZLE_9 1
  529. #define I915_BIT_6_SWIZZLE_9_10 2
  530. #define I915_BIT_6_SWIZZLE_9_11 3
  531. #define I915_BIT_6_SWIZZLE_9_10_11 4
  532. /* Not seen by userland */
  533. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  534. /* Seen by userland. */
  535. #define I915_BIT_6_SWIZZLE_9_17 6
  536. #define I915_BIT_6_SWIZZLE_9_10_17 7
  537. struct drm_i915_gem_set_tiling {
  538. /** Handle of the buffer to have its tiling state updated */
  539. __u32 handle;
  540. /**
  541. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  542. * I915_TILING_Y).
  543. *
  544. * This value is to be set on request, and will be updated by the
  545. * kernel on successful return with the actual chosen tiling layout.
  546. *
  547. * The tiling mode may be demoted to I915_TILING_NONE when the system
  548. * has bit 6 swizzling that can't be managed correctly by GEM.
  549. *
  550. * Buffer contents become undefined when changing tiling_mode.
  551. */
  552. __u32 tiling_mode;
  553. /**
  554. * Stride in bytes for the object when in I915_TILING_X or
  555. * I915_TILING_Y.
  556. */
  557. __u32 stride;
  558. /**
  559. * Returned address bit 6 swizzling required for CPU access through
  560. * mmap mapping.
  561. */
  562. __u32 swizzle_mode;
  563. };
  564. struct drm_i915_gem_get_tiling {
  565. /** Handle of the buffer to get tiling state for. */
  566. __u32 handle;
  567. /**
  568. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  569. * I915_TILING_Y).
  570. */
  571. __u32 tiling_mode;
  572. /**
  573. * Returned address bit 6 swizzling required for CPU access through
  574. * mmap mapping.
  575. */
  576. __u32 swizzle_mode;
  577. };
  578. struct drm_i915_gem_get_aperture {
  579. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  580. __u64 aper_size;
  581. /**
  582. * Available space in the aperture used by i915_gem_execbuffer, in
  583. * bytes
  584. */
  585. __u64 aper_available_size;
  586. };
  587. struct drm_i915_get_pipe_from_crtc_id {
  588. /** ID of CRTC being requested **/
  589. __u32 crtc_id;
  590. /** pipe of requested CRTC **/
  591. __u32 pipe;
  592. };
  593. #define I915_MADV_WILLNEED 0
  594. #define I915_MADV_DONTNEED 1
  595. #define __I915_MADV_PURGED 2 /* internal state */
  596. struct drm_i915_gem_madvise {
  597. /** Handle of the buffer to change the backing store advice */
  598. __u32 handle;
  599. /* Advice: either the buffer will be needed again in the near future,
  600. * or wont be and could be discarded under memory pressure.
  601. */
  602. __u32 madv;
  603. /** Whether the backing store still exists. */
  604. __u32 retained;
  605. };
  606. #endif /* _I915_DRM_H_ */