netxen_nic.h 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #ifndef _NETXEN_NIC_H_
  31. #define _NETXEN_NIC_H_
  32. #include <linux/module.h>
  33. #include <linux/kernel.h>
  34. #include <linux/types.h>
  35. #include <linux/ioport.h>
  36. #include <linux/pci.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/etherdevice.h>
  39. #include <linux/ip.h>
  40. #include <linux/in.h>
  41. #include <linux/tcp.h>
  42. #include <linux/skbuff.h>
  43. #include <linux/firmware.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/mii.h>
  46. #include <linux/timer.h>
  47. #include <linux/vmalloc.h>
  48. #include <asm/io.h>
  49. #include <asm/byteorder.h>
  50. #include "netxen_nic_hw.h"
  51. #define _NETXEN_NIC_LINUX_MAJOR 4
  52. #define _NETXEN_NIC_LINUX_MINOR 0
  53. #define _NETXEN_NIC_LINUX_SUBVERSION 30
  54. #define NETXEN_NIC_LINUX_VERSIONID "4.0.30"
  55. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  56. #define _major(v) (((v) >> 24) & 0xff)
  57. #define _minor(v) (((v) >> 16) & 0xff)
  58. #define _build(v) ((v) & 0xffff)
  59. /* version in image has weird encoding:
  60. * 7:0 - major
  61. * 15:8 - minor
  62. * 31:16 - build (little endian)
  63. */
  64. #define NETXEN_DECODE_VERSION(v) \
  65. NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  66. #define NETXEN_NUM_FLASH_SECTORS (64)
  67. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  68. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  69. * NETXEN_FLASH_SECTOR_SIZE)
  70. #define PHAN_VENDOR_ID 0x4040
  71. #define RCV_DESC_RINGSIZE(rds_ring) \
  72. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  73. #define RCV_BUFF_RINGSIZE(rds_ring) \
  74. (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
  75. #define STATUS_DESC_RINGSIZE(sds_ring) \
  76. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  77. #define TX_BUFF_RINGSIZE(tx_ring) \
  78. (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
  79. #define TX_DESC_RINGSIZE(tx_ring) \
  80. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  81. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  82. #define NETXEN_RCV_PRODUCER_OFFSET 0
  83. #define NETXEN_RCV_PEG_DB_ID 2
  84. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  85. #define FLASH_SUCCESS 0
  86. #define ADDR_IN_WINDOW1(off) \
  87. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  88. /*
  89. * normalize a 64MB crb address to 32MB PCI window
  90. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  91. */
  92. #define NETXEN_CRB_NORMAL(reg) \
  93. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  94. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  95. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  96. #define DB_NORMALIZE(adapter, off) \
  97. (adapter->ahw.db_base + (off))
  98. #define NX_P2_C0 0x24
  99. #define NX_P2_C1 0x25
  100. #define NX_P3_A0 0x30
  101. #define NX_P3_A2 0x30
  102. #define NX_P3_B0 0x40
  103. #define NX_P3_B1 0x41
  104. #define NX_P3_B2 0x42
  105. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  106. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  107. #define FIRST_PAGE_GROUP_START 0
  108. #define FIRST_PAGE_GROUP_END 0x100000
  109. #define SECOND_PAGE_GROUP_START 0x6000000
  110. #define SECOND_PAGE_GROUP_END 0x68BC000
  111. #define THIRD_PAGE_GROUP_START 0x70E4000
  112. #define THIRD_PAGE_GROUP_END 0x8000000
  113. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  114. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  115. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  116. #define P2_MAX_MTU (8000)
  117. #define P3_MAX_MTU (9600)
  118. #define NX_ETHERMTU 1500
  119. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  120. #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  121. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  122. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  123. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  124. #define MAX_RX_BUFFER_LENGTH 1760
  125. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  126. #define MAX_RX_LRO_BUFFER_LENGTH (8062)
  127. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  128. #define RX_JUMBO_DMA_MAP_LEN \
  129. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  130. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  131. /*
  132. * Maximum number of ring contexts
  133. */
  134. #define MAX_RING_CTX 1
  135. /* Opcodes to be used with the commands */
  136. #define TX_ETHER_PKT 0x01
  137. #define TX_TCP_PKT 0x02
  138. #define TX_UDP_PKT 0x03
  139. #define TX_IP_PKT 0x04
  140. #define TX_TCP_LSO 0x05
  141. #define TX_TCP_LSO6 0x06
  142. #define TX_IPSEC 0x07
  143. #define TX_IPSEC_CMD 0x0a
  144. #define TX_TCPV6_PKT 0x0b
  145. #define TX_UDPV6_PKT 0x0c
  146. /* The following opcodes are for internal consumption. */
  147. #define NETXEN_CONTROL_OP 0x10
  148. #define PEGNET_REQUEST 0x11
  149. #define MAX_NUM_CARDS 4
  150. #define MAX_BUFFERS_PER_CMD 32
  151. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
  152. /*
  153. * Following are the states of the Phantom. Phantom will set them and
  154. * Host will read to check if the fields are correct.
  155. */
  156. #define PHAN_INITIALIZE_START 0xff00
  157. #define PHAN_INITIALIZE_FAILED 0xffff
  158. #define PHAN_INITIALIZE_COMPLETE 0xff01
  159. /* Host writes the following to notify that it has done the init-handshake */
  160. #define PHAN_INITIALIZE_ACK 0xf00f
  161. #define NUM_RCV_DESC_RINGS 3
  162. #define NUM_STS_DESC_RINGS 4
  163. #define RCV_RING_NORMAL 0
  164. #define RCV_RING_JUMBO 1
  165. #define RCV_RING_LRO 2
  166. #define MAX_CMD_DESCRIPTORS 4096
  167. #define MAX_RCV_DESCRIPTORS 16384
  168. #define MAX_CMD_DESCRIPTORS_HOST 1024
  169. #define MAX_RCV_DESCRIPTORS_1G 2048
  170. #define MAX_RCV_DESCRIPTORS_10G 4096
  171. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  172. #define MAX_LRO_RCV_DESCRIPTORS 8
  173. #define NETXEN_CTX_SIGNATURE 0xdee0
  174. #define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
  175. #define NETXEN_CTX_RESET 0xbad0
  176. #define NETXEN_CTX_D3_RESET 0xacc0
  177. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  178. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  179. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  180. #define get_next_index(index, length) \
  181. (((index) + 1) & ((length) - 1))
  182. #define get_index_range(index,length,count) \
  183. (((index) + (count)) & ((length) - 1))
  184. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  185. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  186. #include "netxen_nic_phan_reg.h"
  187. /*
  188. * NetXen host-peg signal message structure
  189. *
  190. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  191. * Bit 2 : priv_id => must be 1
  192. * Bit 3-17 : count => for doorbell
  193. * Bit 18-27 : ctx_id => Context id
  194. * Bit 28-31 : opcode
  195. */
  196. typedef u32 netxen_ctx_msg;
  197. #define netxen_set_msg_peg_id(config_word, val) \
  198. ((config_word) &= ~3, (config_word) |= val & 3)
  199. #define netxen_set_msg_privid(config_word) \
  200. ((config_word) |= 1 << 2)
  201. #define netxen_set_msg_count(config_word, val) \
  202. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  203. #define netxen_set_msg_ctxid(config_word, val) \
  204. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  205. #define netxen_set_msg_opcode(config_word, val) \
  206. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  207. struct netxen_rcv_ring {
  208. __le64 addr;
  209. __le32 size;
  210. __le32 rsrvd;
  211. };
  212. struct netxen_sts_ring {
  213. __le64 addr;
  214. __le32 size;
  215. __le16 msi_index;
  216. __le16 rsvd;
  217. } ;
  218. struct netxen_ring_ctx {
  219. /* one command ring */
  220. __le64 cmd_consumer_offset;
  221. __le64 cmd_ring_addr;
  222. __le32 cmd_ring_size;
  223. __le32 rsrvd;
  224. /* three receive rings */
  225. struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
  226. __le64 sts_ring_addr;
  227. __le32 sts_ring_size;
  228. __le32 ctx_id;
  229. __le64 rsrvd_2[3];
  230. __le32 sts_ring_count;
  231. __le32 rsrvd_3;
  232. struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
  233. } __attribute__ ((aligned(64)));
  234. /*
  235. * Following data structures describe the descriptors that will be used.
  236. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  237. * we are doing LSO (above the 1500 size packet) only.
  238. */
  239. /*
  240. * The size of reference handle been changed to 16 bits to pass the MSS fields
  241. * for the LSO packet
  242. */
  243. #define FLAGS_CHECKSUM_ENABLED 0x01
  244. #define FLAGS_LSO_ENABLED 0x02
  245. #define FLAGS_IPSEC_SA_ADD 0x04
  246. #define FLAGS_IPSEC_SA_DELETE 0x08
  247. #define FLAGS_VLAN_TAGGED 0x10
  248. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  249. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  250. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  251. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  252. #define netxen_set_tx_port(_desc, _port) \
  253. (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
  254. #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
  255. (_desc)->flags_opcode = \
  256. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
  257. #define netxen_set_tx_frags_len(_desc, _frags, _len) \
  258. (_desc)->nfrags__length = \
  259. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
  260. struct cmd_desc_type0 {
  261. u8 tcp_hdr_offset; /* For LSO only */
  262. u8 ip_hdr_offset; /* For LSO only */
  263. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  264. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  265. __le64 addr_buffer2;
  266. __le16 reference_handle;
  267. __le16 mss;
  268. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  269. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  270. __le16 conn_id; /* IPSec offoad only */
  271. __le64 addr_buffer3;
  272. __le64 addr_buffer1;
  273. __le16 buffer_length[4];
  274. __le64 addr_buffer4;
  275. __le64 unused;
  276. } __attribute__ ((aligned(64)));
  277. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  278. struct rcv_desc {
  279. __le16 reference_handle;
  280. __le16 reserved;
  281. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  282. __le64 addr_buffer;
  283. };
  284. /* opcode field in status_desc */
  285. #define NETXEN_NIC_SYN_OFFLOAD 0x03
  286. #define NETXEN_NIC_RXPKT_DESC 0x04
  287. #define NETXEN_OLD_RXPKT_DESC 0x3f
  288. #define NETXEN_NIC_RESPONSE_DESC 0x05
  289. /* for status field in status_desc */
  290. #define STATUS_NEED_CKSUM (1)
  291. #define STATUS_CKSUM_OK (2)
  292. /* owner bits of status_desc */
  293. #define STATUS_OWNER_HOST (0x1ULL << 56)
  294. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  295. /* Status descriptor:
  296. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  297. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  298. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  299. */
  300. #define netxen_get_sts_port(sts_data) \
  301. ((sts_data) & 0x0F)
  302. #define netxen_get_sts_status(sts_data) \
  303. (((sts_data) >> 4) & 0x0F)
  304. #define netxen_get_sts_type(sts_data) \
  305. (((sts_data) >> 8) & 0x0F)
  306. #define netxen_get_sts_totallength(sts_data) \
  307. (((sts_data) >> 12) & 0xFFFF)
  308. #define netxen_get_sts_refhandle(sts_data) \
  309. (((sts_data) >> 28) & 0xFFFF)
  310. #define netxen_get_sts_prot(sts_data) \
  311. (((sts_data) >> 44) & 0x0F)
  312. #define netxen_get_sts_pkt_offset(sts_data) \
  313. (((sts_data) >> 48) & 0x1F)
  314. #define netxen_get_sts_desc_cnt(sts_data) \
  315. (((sts_data) >> 53) & 0x7)
  316. #define netxen_get_sts_opcode(sts_data) \
  317. (((sts_data) >> 58) & 0x03F)
  318. struct status_desc {
  319. __le64 status_desc_data[2];
  320. } __attribute__ ((aligned(16)));
  321. /* The version of the main data structure */
  322. #define NETXEN_BDINFO_VERSION 1
  323. /* Magic number to let user know flash is programmed */
  324. #define NETXEN_BDINFO_MAGIC 0x12345678
  325. /* Max number of Gig ports on a Phantom board */
  326. #define NETXEN_MAX_PORTS 4
  327. #define NETXEN_BRDTYPE_P1_BD 0x0000
  328. #define NETXEN_BRDTYPE_P1_SB 0x0001
  329. #define NETXEN_BRDTYPE_P1_SMAX 0x0002
  330. #define NETXEN_BRDTYPE_P1_SOCK 0x0003
  331. #define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
  332. #define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
  333. #define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
  334. #define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
  335. #define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
  336. #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
  337. #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
  338. #define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
  339. #define NETXEN_BRDTYPE_P3_REF_QG 0x0021
  340. #define NETXEN_BRDTYPE_P3_HMEZ 0x0022
  341. #define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
  342. #define NETXEN_BRDTYPE_P3_4_GB 0x0024
  343. #define NETXEN_BRDTYPE_P3_IMEZ 0x0025
  344. #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  345. #define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
  346. #define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
  347. #define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
  348. #define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
  349. #define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
  350. #define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
  351. #define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
  352. #define NETXEN_BRDTYPE_P3_10G_TP 0x0080
  353. struct netxen_board_info {
  354. u32 header_version;
  355. u32 board_mfg;
  356. u32 board_type;
  357. u32 board_num;
  358. u32 chip_id;
  359. u32 chip_minor;
  360. u32 chip_major;
  361. u32 chip_pkg;
  362. u32 chip_lot;
  363. u32 port_mask; /* available niu ports */
  364. u32 peg_mask; /* available pegs */
  365. u32 icache_ok; /* can we run with icache? */
  366. u32 dcache_ok; /* can we run with dcache? */
  367. u32 casper_ok;
  368. u32 mac_addr_lo_0;
  369. u32 mac_addr_lo_1;
  370. u32 mac_addr_lo_2;
  371. u32 mac_addr_lo_3;
  372. /* MN-related config */
  373. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  374. u32 mn_sync_shift_cclk;
  375. u32 mn_sync_shift_mclk;
  376. u32 mn_wb_en;
  377. u32 mn_crystal_freq; /* in MHz */
  378. u32 mn_speed; /* in MHz */
  379. u32 mn_org;
  380. u32 mn_depth;
  381. u32 mn_ranks_0; /* ranks per slot */
  382. u32 mn_ranks_1; /* ranks per slot */
  383. u32 mn_rd_latency_0;
  384. u32 mn_rd_latency_1;
  385. u32 mn_rd_latency_2;
  386. u32 mn_rd_latency_3;
  387. u32 mn_rd_latency_4;
  388. u32 mn_rd_latency_5;
  389. u32 mn_rd_latency_6;
  390. u32 mn_rd_latency_7;
  391. u32 mn_rd_latency_8;
  392. u32 mn_dll_val[18];
  393. u32 mn_mode_reg; /* MIU DDR Mode Register */
  394. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  395. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  396. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  397. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  398. /* SN-related config */
  399. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  400. u32 sn_pt_mode; /* pass through mode */
  401. u32 sn_ecc_en;
  402. u32 sn_wb_en;
  403. u32 sn_crystal_freq;
  404. u32 sn_speed;
  405. u32 sn_org;
  406. u32 sn_depth;
  407. u32 sn_dll_tap;
  408. u32 sn_rd_latency;
  409. u32 mac_addr_hi_0;
  410. u32 mac_addr_hi_1;
  411. u32 mac_addr_hi_2;
  412. u32 mac_addr_hi_3;
  413. u32 magic; /* indicates flash has been initialized */
  414. u32 mn_rdimm;
  415. u32 mn_dll_override;
  416. };
  417. #define FLASH_NUM_PORTS (4)
  418. struct netxen_flash_mac_addr {
  419. u32 flash_addr[32];
  420. };
  421. struct netxen_user_old_info {
  422. u8 flash_md5[16];
  423. u8 crbinit_md5[16];
  424. u8 brdcfg_md5[16];
  425. /* bootloader */
  426. u32 bootld_version;
  427. u32 bootld_size;
  428. u8 bootld_md5[16];
  429. /* image */
  430. u32 image_version;
  431. u32 image_size;
  432. u8 image_md5[16];
  433. /* primary image status */
  434. u32 primary_status;
  435. u32 secondary_present;
  436. /* MAC address , 4 ports */
  437. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  438. };
  439. #define FLASH_NUM_MAC_PER_PORT 32
  440. struct netxen_user_info {
  441. u8 flash_md5[16 * 64];
  442. /* bootloader */
  443. u32 bootld_version;
  444. u32 bootld_size;
  445. /* image */
  446. u32 image_version;
  447. u32 image_size;
  448. /* primary image status */
  449. u32 primary_status;
  450. u32 secondary_present;
  451. /* MAC address , 4 ports, 32 address per port */
  452. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  453. u32 sub_sys_id;
  454. u8 serial_num[32];
  455. /* Any user defined data */
  456. };
  457. /*
  458. * Flash Layout - new format.
  459. */
  460. struct netxen_new_user_info {
  461. u8 flash_md5[16 * 64];
  462. /* bootloader */
  463. u32 bootld_version;
  464. u32 bootld_size;
  465. /* image */
  466. u32 image_version;
  467. u32 image_size;
  468. /* primary image status */
  469. u32 primary_status;
  470. u32 secondary_present;
  471. /* MAC address , 4 ports, 32 address per port */
  472. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  473. u32 sub_sys_id;
  474. u8 serial_num[32];
  475. /* Any user defined data */
  476. };
  477. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  478. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  479. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  480. #define PRIMARY_IMAGE_BAD 0xffffffff
  481. /* Flash memory map */
  482. #define NETXEN_CRBINIT_START 0 /* crbinit section */
  483. #define NETXEN_BRDCFG_START 0x4000 /* board config */
  484. #define NETXEN_INITCODE_START 0x6000 /* pegtune code */
  485. #define NETXEN_BOOTLD_START 0x10000 /* bootld */
  486. #define NETXEN_IMAGE_START 0x43000 /* compressed image */
  487. #define NETXEN_SECONDARY_START 0x200000 /* backup images */
  488. #define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
  489. #define NETXEN_USER_START 0x3E8000 /* Firmare info */
  490. #define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
  491. #define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
  492. #define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
  493. #define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
  494. #define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
  495. #define NX_FW_MIN_SIZE (0x3fffff)
  496. #define NX_P2_MN_ROMIMAGE 0
  497. #define NX_P3_CT_ROMIMAGE 1
  498. #define NX_P3_MN_ROMIMAGE 2
  499. #define NX_FLASH_ROMIMAGE 3
  500. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
  501. #define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
  502. #define NETXEN_INIT_SECTOR (0)
  503. #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
  504. #define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
  505. #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  506. #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  507. #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
  508. #define NETXEN_NUM_PRIMARY_SECTORS (0x20)
  509. #define NETXEN_NUM_CONFIG_SECTORS (1)
  510. extern char netxen_nic_driver_name[];
  511. /* Number of status descriptors to handle per interrupt */
  512. #define MAX_STATUS_HANDLE (64)
  513. /*
  514. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  515. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  516. */
  517. struct netxen_skb_frag {
  518. u64 dma;
  519. u64 length;
  520. };
  521. #define _netxen_set_bits(config_word, start, bits, val) {\
  522. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
  523. unsigned long long __tvalue = (val); \
  524. (config_word) &= ~__tmask; \
  525. (config_word) |= (((__tvalue) << (start)) & __tmask); \
  526. }
  527. #define _netxen_clear_bits(config_word, start, bits) {\
  528. unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
  529. (config_word) &= ~__tmask; \
  530. }
  531. /* Following defines are for the state of the buffers */
  532. #define NETXEN_BUFFER_FREE 0
  533. #define NETXEN_BUFFER_BUSY 1
  534. /*
  535. * There will be one netxen_buffer per skb packet. These will be
  536. * used to save the dma info for pci_unmap_page()
  537. */
  538. struct netxen_cmd_buffer {
  539. struct sk_buff *skb;
  540. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  541. u32 frag_count;
  542. };
  543. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  544. struct netxen_rx_buffer {
  545. struct list_head list;
  546. struct sk_buff *skb;
  547. u64 dma;
  548. u16 ref_handle;
  549. u16 state;
  550. };
  551. /* Board types */
  552. #define NETXEN_NIC_GBE 0x01
  553. #define NETXEN_NIC_XGBE 0x02
  554. /*
  555. * One hardware_context{} per adapter
  556. * contains interrupt info as well shared hardware info.
  557. */
  558. struct netxen_hardware_context {
  559. void __iomem *pci_base0;
  560. void __iomem *pci_base1;
  561. void __iomem *pci_base2;
  562. void __iomem *db_base;
  563. unsigned long db_len;
  564. unsigned long pci_len0;
  565. int qdr_sn_window;
  566. int ddr_mn_window;
  567. unsigned long mn_win_crb;
  568. unsigned long ms_win_crb;
  569. u8 cut_through;
  570. u8 revision_id;
  571. u8 pci_func;
  572. u8 linkup;
  573. u16 port_type;
  574. u16 board_type;
  575. };
  576. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  577. #define ETHERNET_FCS_SIZE 4
  578. struct netxen_adapter_stats {
  579. u64 xmitcalled;
  580. u64 xmitfinished;
  581. u64 rxdropped;
  582. u64 txdropped;
  583. u64 csummed;
  584. u64 no_rcv;
  585. u64 rxbytes;
  586. u64 txbytes;
  587. };
  588. /*
  589. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  590. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  591. */
  592. struct nx_host_rds_ring {
  593. u32 producer;
  594. u32 crb_rcv_producer;
  595. u32 num_desc;
  596. u32 dma_size;
  597. u32 skb_size;
  598. u32 flags;
  599. struct rcv_desc *desc_head;
  600. struct netxen_rx_buffer *rx_buf_arr;
  601. struct list_head free_list;
  602. spinlock_t lock;
  603. dma_addr_t phys_addr;
  604. };
  605. struct nx_host_sds_ring {
  606. u32 consumer;
  607. u32 crb_sts_consumer;
  608. u32 crb_intr_mask;
  609. u32 num_desc;
  610. struct status_desc *desc_head;
  611. struct netxen_adapter *adapter;
  612. struct napi_struct napi;
  613. struct list_head free_list[NUM_RCV_DESC_RINGS];
  614. int irq;
  615. dma_addr_t phys_addr;
  616. char name[IFNAMSIZ+4];
  617. };
  618. struct nx_host_tx_ring {
  619. u32 producer;
  620. __le32 *hw_consumer;
  621. u32 sw_consumer;
  622. u32 crb_cmd_producer;
  623. u32 crb_cmd_consumer;
  624. u32 num_desc;
  625. struct netdev_queue *txq;
  626. struct netxen_cmd_buffer *cmd_buf_arr;
  627. struct cmd_desc_type0 *desc_head;
  628. dma_addr_t phys_addr;
  629. };
  630. /*
  631. * Receive context. There is one such structure per instance of the
  632. * receive processing. Any state information that is relevant to
  633. * the receive, and is must be in this structure. The global data may be
  634. * present elsewhere.
  635. */
  636. struct netxen_recv_context {
  637. u32 state;
  638. u16 context_id;
  639. u16 virt_port;
  640. struct nx_host_rds_ring *rds_rings;
  641. struct nx_host_sds_ring *sds_rings;
  642. struct netxen_ring_ctx *hwctx;
  643. dma_addr_t phys_addr;
  644. };
  645. /* New HW context creation */
  646. #define NX_OS_CRB_RETRY_COUNT 4000
  647. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  648. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  649. #define NX_CDRP_CLEAR 0x00000000
  650. #define NX_CDRP_CMD_BIT 0x80000000
  651. /*
  652. * All responses must have the NX_CDRP_CMD_BIT cleared
  653. * in the crb NX_CDRP_CRB_OFFSET.
  654. */
  655. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  656. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  657. #define NX_CDRP_RSP_OK 0x00000001
  658. #define NX_CDRP_RSP_FAIL 0x00000002
  659. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  660. /*
  661. * All commands must have the NX_CDRP_CMD_BIT set in
  662. * the crb NX_CDRP_CRB_OFFSET.
  663. */
  664. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  665. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  666. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  667. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  668. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  669. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  670. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  671. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  672. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  673. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  674. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  675. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  676. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  677. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  678. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  679. #define NX_CDRP_CMD_SET_MTU 0x00000012
  680. #define NX_CDRP_CMD_MAX 0x00000013
  681. #define NX_RCODE_SUCCESS 0
  682. #define NX_RCODE_NO_HOST_MEM 1
  683. #define NX_RCODE_NO_HOST_RESOURCE 2
  684. #define NX_RCODE_NO_CARD_CRB 3
  685. #define NX_RCODE_NO_CARD_MEM 4
  686. #define NX_RCODE_NO_CARD_RESOURCE 5
  687. #define NX_RCODE_INVALID_ARGS 6
  688. #define NX_RCODE_INVALID_ACTION 7
  689. #define NX_RCODE_INVALID_STATE 8
  690. #define NX_RCODE_NOT_SUPPORTED 9
  691. #define NX_RCODE_NOT_PERMITTED 10
  692. #define NX_RCODE_NOT_READY 11
  693. #define NX_RCODE_DOES_NOT_EXIST 12
  694. #define NX_RCODE_ALREADY_EXISTS 13
  695. #define NX_RCODE_BAD_SIGNATURE 14
  696. #define NX_RCODE_CMD_NOT_IMPL 15
  697. #define NX_RCODE_CMD_INVALID 16
  698. #define NX_RCODE_TIMEOUT 17
  699. #define NX_RCODE_CMD_FAILED 18
  700. #define NX_RCODE_MAX_EXCEEDED 19
  701. #define NX_RCODE_MAX 20
  702. #define NX_DESTROY_CTX_RESET 0
  703. #define NX_DESTROY_CTX_D3_RESET 1
  704. #define NX_DESTROY_CTX_MAX 2
  705. /*
  706. * Capabilities
  707. */
  708. #define NX_CAP_BIT(class, bit) (1 << bit)
  709. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  710. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  711. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  712. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  713. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  714. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  715. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  716. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  717. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  718. /*
  719. * Context state
  720. */
  721. #define NX_HOST_CTX_STATE_FREED 0
  722. #define NX_HOST_CTX_STATE_ALLOCATED 1
  723. #define NX_HOST_CTX_STATE_ACTIVE 2
  724. #define NX_HOST_CTX_STATE_DISABLED 3
  725. #define NX_HOST_CTX_STATE_QUIESCED 4
  726. #define NX_HOST_CTX_STATE_MAX 5
  727. /*
  728. * Rx context
  729. */
  730. typedef struct {
  731. __le64 host_phys_addr; /* Ring base addr */
  732. __le32 ring_size; /* Ring entries */
  733. __le16 msi_index;
  734. __le16 rsvd; /* Padding */
  735. } nx_hostrq_sds_ring_t;
  736. typedef struct {
  737. __le64 host_phys_addr; /* Ring base addr */
  738. __le64 buff_size; /* Packet buffer size */
  739. __le32 ring_size; /* Ring entries */
  740. __le32 ring_kind; /* Class of ring */
  741. } nx_hostrq_rds_ring_t;
  742. typedef struct {
  743. __le64 host_rsp_dma_addr; /* Response dma'd here */
  744. __le32 capabilities[4]; /* Flag bit vector */
  745. __le32 host_int_crb_mode; /* Interrupt crb usage */
  746. __le32 host_rds_crb_mode; /* RDS crb usage */
  747. /* These ring offsets are relative to data[0] below */
  748. __le32 rds_ring_offset; /* Offset to RDS config */
  749. __le32 sds_ring_offset; /* Offset to SDS config */
  750. __le16 num_rds_rings; /* Count of RDS rings */
  751. __le16 num_sds_rings; /* Count of SDS rings */
  752. __le16 rsvd1; /* Padding */
  753. __le16 rsvd2; /* Padding */
  754. u8 reserved[128]; /* reserve space for future expansion*/
  755. /* MUST BE 64-bit aligned.
  756. The following is packed:
  757. - N hostrq_rds_rings
  758. - N hostrq_sds_rings */
  759. char data[0];
  760. } nx_hostrq_rx_ctx_t;
  761. typedef struct {
  762. __le32 host_producer_crb; /* Crb to use */
  763. __le32 rsvd1; /* Padding */
  764. } nx_cardrsp_rds_ring_t;
  765. typedef struct {
  766. __le32 host_consumer_crb; /* Crb to use */
  767. __le32 interrupt_crb; /* Crb to use */
  768. } nx_cardrsp_sds_ring_t;
  769. typedef struct {
  770. /* These ring offsets are relative to data[0] below */
  771. __le32 rds_ring_offset; /* Offset to RDS config */
  772. __le32 sds_ring_offset; /* Offset to SDS config */
  773. __le32 host_ctx_state; /* Starting State */
  774. __le32 num_fn_per_port; /* How many PCI fn share the port */
  775. __le16 num_rds_rings; /* Count of RDS rings */
  776. __le16 num_sds_rings; /* Count of SDS rings */
  777. __le16 context_id; /* Handle for context */
  778. u8 phys_port; /* Physical id of port */
  779. u8 virt_port; /* Virtual/Logical id of port */
  780. u8 reserved[128]; /* save space for future expansion */
  781. /* MUST BE 64-bit aligned.
  782. The following is packed:
  783. - N cardrsp_rds_rings
  784. - N cardrs_sds_rings */
  785. char data[0];
  786. } nx_cardrsp_rx_ctx_t;
  787. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  788. (sizeof(HOSTRQ_RX) + \
  789. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  790. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  791. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  792. (sizeof(CARDRSP_RX) + \
  793. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  794. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  795. /*
  796. * Tx context
  797. */
  798. typedef struct {
  799. __le64 host_phys_addr; /* Ring base addr */
  800. __le32 ring_size; /* Ring entries */
  801. __le32 rsvd; /* Padding */
  802. } nx_hostrq_cds_ring_t;
  803. typedef struct {
  804. __le64 host_rsp_dma_addr; /* Response dma'd here */
  805. __le64 cmd_cons_dma_addr; /* */
  806. __le64 dummy_dma_addr; /* */
  807. __le32 capabilities[4]; /* Flag bit vector */
  808. __le32 host_int_crb_mode; /* Interrupt crb usage */
  809. __le32 rsvd1; /* Padding */
  810. __le16 rsvd2; /* Padding */
  811. __le16 interrupt_ctl;
  812. __le16 msi_index;
  813. __le16 rsvd3; /* Padding */
  814. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  815. u8 reserved[128]; /* future expansion */
  816. } nx_hostrq_tx_ctx_t;
  817. typedef struct {
  818. __le32 host_producer_crb; /* Crb to use */
  819. __le32 interrupt_crb; /* Crb to use */
  820. } nx_cardrsp_cds_ring_t;
  821. typedef struct {
  822. __le32 host_ctx_state; /* Starting state */
  823. __le16 context_id; /* Handle for context */
  824. u8 phys_port; /* Physical id of port */
  825. u8 virt_port; /* Virtual/Logical id of port */
  826. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  827. u8 reserved[128]; /* future expansion */
  828. } nx_cardrsp_tx_ctx_t;
  829. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  830. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  831. /* CRB */
  832. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  833. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  834. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  835. #define NX_HOST_RDS_CRB_MODE_MAX 3
  836. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  837. #define NX_HOST_INT_CRB_MODE_SHARED 1
  838. #define NX_HOST_INT_CRB_MODE_NORX 2
  839. #define NX_HOST_INT_CRB_MODE_NOTX 3
  840. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  841. /* MAC */
  842. #define MC_COUNT_P2 16
  843. #define MC_COUNT_P3 38
  844. #define NETXEN_MAC_NOOP 0
  845. #define NETXEN_MAC_ADD 1
  846. #define NETXEN_MAC_DEL 2
  847. typedef struct nx_mac_list_s {
  848. struct list_head list;
  849. uint8_t mac_addr[ETH_ALEN+2];
  850. } nx_mac_list_t;
  851. /*
  852. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  853. * adjusted based on configured MTU.
  854. */
  855. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  856. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  857. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  858. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  859. #define NETXEN_NIC_INTR_DEFAULT 0x04
  860. typedef union {
  861. struct {
  862. uint16_t rx_packets;
  863. uint16_t rx_time_us;
  864. uint16_t tx_packets;
  865. uint16_t tx_time_us;
  866. } data;
  867. uint64_t word;
  868. } nx_nic_intr_coalesce_data_t;
  869. typedef struct {
  870. uint16_t stats_time_us;
  871. uint16_t rate_sample_time;
  872. uint16_t flags;
  873. uint16_t rsvd_1;
  874. uint32_t low_threshold;
  875. uint32_t high_threshold;
  876. nx_nic_intr_coalesce_data_t normal;
  877. nx_nic_intr_coalesce_data_t low;
  878. nx_nic_intr_coalesce_data_t high;
  879. nx_nic_intr_coalesce_data_t irq;
  880. } nx_nic_intr_coalesce_t;
  881. #define NX_HOST_REQUEST 0x13
  882. #define NX_NIC_REQUEST 0x14
  883. #define NX_MAC_EVENT 0x1
  884. #define NX_IP_UP 2
  885. #define NX_IP_DOWN 3
  886. /*
  887. * Driver --> Firmware
  888. */
  889. #define NX_NIC_H2C_OPCODE_START 0
  890. #define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
  891. #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  892. #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  893. #define NX_NIC_H2C_OPCODE_CONFIG_LED 4
  894. #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  895. #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
  896. #define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
  897. #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
  898. #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
  899. #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  900. #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
  901. #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  902. #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  903. #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  904. #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  905. #define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
  906. #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  907. #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
  908. #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  909. #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
  910. #define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
  911. #define NX_NIC_C2C_OPCODE 22
  912. #define NX_NIC_H2C_OPCODE_LAST 23
  913. /*
  914. * Firmware --> Driver
  915. */
  916. #define NX_NIC_C2H_OPCODE_START 128
  917. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  918. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  919. #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  920. #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  921. #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  922. #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  923. #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  924. #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
  925. #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  926. #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  927. #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  928. #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  929. #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  930. #define NX_NIC_C2H_OPCODE_LAST 142
  931. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  932. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  933. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  934. #define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
  935. #define NX_FW_CAPABILITY_SWITCHING (1 << 6)
  936. /* module types */
  937. #define LINKEVENT_MODULE_NOT_PRESENT 1
  938. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  939. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  940. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  941. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  942. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  943. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  944. #define LINKEVENT_MODULE_TWINAX 8
  945. #define LINKSPEED_10GBPS 10000
  946. #define LINKSPEED_1GBPS 1000
  947. #define LINKSPEED_100MBPS 100
  948. #define LINKSPEED_10MBPS 10
  949. #define LINKSPEED_ENCODED_10MBPS 0
  950. #define LINKSPEED_ENCODED_100MBPS 1
  951. #define LINKSPEED_ENCODED_1GBPS 2
  952. #define LINKEVENT_AUTONEG_DISABLED 0
  953. #define LINKEVENT_AUTONEG_ENABLED 1
  954. #define LINKEVENT_HALF_DUPLEX 0
  955. #define LINKEVENT_FULL_DUPLEX 1
  956. #define LINKEVENT_LINKSPEED_MBPS 0
  957. #define LINKEVENT_LINKSPEED_ENCODED 1
  958. /* firmware response header:
  959. * 63:58 - message type
  960. * 57:56 - owner
  961. * 55:53 - desc count
  962. * 52:48 - reserved
  963. * 47:40 - completion id
  964. * 39:32 - opcode
  965. * 31:16 - error code
  966. * 15:00 - reserved
  967. */
  968. #define netxen_get_nic_msgtype(msg_hdr) \
  969. ((msg_hdr >> 58) & 0x3F)
  970. #define netxen_get_nic_msg_compid(msg_hdr) \
  971. ((msg_hdr >> 40) & 0xFF)
  972. #define netxen_get_nic_msg_opcode(msg_hdr) \
  973. ((msg_hdr >> 32) & 0xFF)
  974. #define netxen_get_nic_msg_errcode(msg_hdr) \
  975. ((msg_hdr >> 16) & 0xFFFF)
  976. typedef struct {
  977. union {
  978. struct {
  979. u64 hdr;
  980. u64 body[7];
  981. };
  982. u64 words[8];
  983. };
  984. } nx_fw_msg_t;
  985. typedef struct {
  986. __le64 qhdr;
  987. __le64 req_hdr;
  988. __le64 words[6];
  989. } nx_nic_req_t;
  990. typedef struct {
  991. u8 op;
  992. u8 tag;
  993. u8 mac_addr[6];
  994. } nx_mac_req_t;
  995. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  996. #define NETXEN_NIC_MSI_ENABLED 0x02
  997. #define NETXEN_NIC_MSIX_ENABLED 0x04
  998. #define NETXEN_IS_MSI_FAMILY(adapter) \
  999. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  1000. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  1001. #define NETXEN_MSIX_TBL_SPACE 8192
  1002. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  1003. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  1004. #define NETXEN_NETDEV_WEIGHT 128
  1005. #define NETXEN_ADAPTER_UP_MAGIC 777
  1006. #define NETXEN_NIC_PEG_TUNE 0
  1007. struct netxen_dummy_dma {
  1008. void *addr;
  1009. dma_addr_t phys_addr;
  1010. };
  1011. struct netxen_adapter {
  1012. struct netxen_hardware_context ahw;
  1013. struct net_device *netdev;
  1014. struct pci_dev *pdev;
  1015. struct list_head mac_list;
  1016. u32 curr_window;
  1017. u32 crb_win;
  1018. rwlock_t adapter_lock;
  1019. spinlock_t tx_clean_lock;
  1020. u16 num_txd;
  1021. u16 num_rxd;
  1022. u16 num_jumbo_rxd;
  1023. u16 num_lro_rxd;
  1024. u8 max_rds_rings;
  1025. u8 max_sds_rings;
  1026. u8 driver_mismatch;
  1027. u8 msix_supported;
  1028. u8 rx_csum;
  1029. u8 pci_using_dac;
  1030. u8 portnum;
  1031. u8 physical_port;
  1032. u8 mc_enabled;
  1033. u8 max_mc_count;
  1034. u8 rss_supported;
  1035. u8 resv2;
  1036. u32 resv3;
  1037. u8 has_link_events;
  1038. u8 fw_type;
  1039. u16 tx_context_id;
  1040. u16 mtu;
  1041. u16 is_up;
  1042. u16 link_speed;
  1043. u16 link_duplex;
  1044. u16 link_autoneg;
  1045. u16 module_type;
  1046. u32 capabilities;
  1047. u32 flags;
  1048. u32 irq;
  1049. u32 temp;
  1050. u32 msi_tgt_status;
  1051. u32 resv4;
  1052. struct netxen_adapter_stats stats;
  1053. struct netxen_recv_context recv_ctx;
  1054. struct nx_host_tx_ring *tx_ring;
  1055. int (*enable_phy_interrupts) (struct netxen_adapter *);
  1056. int (*disable_phy_interrupts) (struct netxen_adapter *);
  1057. int (*macaddr_set) (struct netxen_adapter *, u8 *);
  1058. int (*set_mtu) (struct netxen_adapter *, int);
  1059. int (*set_promisc) (struct netxen_adapter *, u32);
  1060. void (*set_multi) (struct net_device *);
  1061. int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
  1062. int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
  1063. int (*init_port) (struct netxen_adapter *, int);
  1064. int (*stop_port) (struct netxen_adapter *);
  1065. u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
  1066. int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
  1067. int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
  1068. int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
  1069. int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
  1070. u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
  1071. unsigned long (*pci_set_window)(struct netxen_adapter *,
  1072. unsigned long long);
  1073. struct netxen_legacy_intr_set legacy_intr;
  1074. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1075. struct netxen_dummy_dma dummy_dma;
  1076. struct work_struct watchdog_task;
  1077. struct timer_list watchdog_timer;
  1078. struct work_struct tx_timeout_task;
  1079. struct net_device_stats net_stats;
  1080. nx_nic_intr_coalesce_t coal;
  1081. u32 fw_major;
  1082. u32 fw_version;
  1083. const struct firmware *fw;
  1084. };
  1085. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1086. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
  1087. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1088. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
  1089. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
  1090. __u32 * readval);
  1091. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
  1092. long reg, __u32 val);
  1093. /* Functions available from netxen_nic_hw.c */
  1094. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  1095. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
  1096. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
  1097. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
  1098. #define NXRD32(adapter, off) \
  1099. (adapter->hw_read_wx(adapter, off))
  1100. #define NXWR32(adapter, off, val) \
  1101. (adapter->hw_write_wx(adapter, off, val))
  1102. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1103. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
  1104. int netxen_nic_wol_supported(struct netxen_adapter *adapter);
  1105. u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
  1106. int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  1107. ulong off, u32 data);
  1108. int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1109. u64 off, void *data, int size);
  1110. int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1111. u64 off, void *data, int size);
  1112. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1113. u64 off, u32 data);
  1114. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
  1115. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1116. u64 off, u32 data);
  1117. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
  1118. unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1119. unsigned long long addr);
  1120. void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
  1121. u32 wndw);
  1122. u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
  1123. int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1124. ulong off, u32 data);
  1125. int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1126. u64 off, void *data, int size);
  1127. int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1128. u64 off, void *data, int size);
  1129. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1130. u64 off, u32 data);
  1131. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
  1132. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1133. u64 off, u32 data);
  1134. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
  1135. unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1136. unsigned long long addr);
  1137. /* Functions from netxen_nic_init.c */
  1138. int netxen_init_dummy_dma(struct netxen_adapter *adapter);
  1139. void netxen_free_dummy_dma(struct netxen_adapter *adapter);
  1140. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1141. int netxen_load_firmware(struct netxen_adapter *adapter);
  1142. int netxen_need_fw_reset(struct netxen_adapter *adapter);
  1143. void netxen_request_firmware(struct netxen_adapter *adapter);
  1144. void netxen_release_firmware(struct netxen_adapter *adapter);
  1145. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  1146. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1147. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1148. u8 *bytes, size_t size);
  1149. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1150. u8 *bytes, size_t size);
  1151. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1152. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1153. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1154. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1155. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1156. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1157. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1158. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1159. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1160. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1161. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1162. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1163. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  1164. int netxen_init_firmware(struct netxen_adapter *adapter);
  1165. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1166. void netxen_watchdog_task(struct work_struct *work);
  1167. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
  1168. struct nx_host_rds_ring *rds_ring);
  1169. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1170. int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
  1171. void netxen_p2_nic_set_multi(struct net_device *netdev);
  1172. void netxen_p3_nic_set_multi(struct net_device *netdev);
  1173. void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
  1174. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
  1175. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1176. int netxen_config_rss(struct netxen_adapter *adapter, int enable);
  1177. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
  1178. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
  1179. void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
  1180. int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
  1181. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1182. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  1183. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  1184. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1185. struct nx_host_tx_ring *tx_ring);
  1186. /*
  1187. * NetXen Board information
  1188. */
  1189. #define NETXEN_MAX_SHORT_NAME 32
  1190. struct netxen_brdinfo {
  1191. int brdtype; /* type of board */
  1192. long ports; /* max no of physical ports */
  1193. char short_name[NETXEN_MAX_SHORT_NAME];
  1194. };
  1195. static const struct netxen_brdinfo netxen_boards[] = {
  1196. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1197. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1198. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1199. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1200. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1201. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1202. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1203. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1204. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1205. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1206. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1207. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1208. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1209. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1210. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
  1211. {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
  1212. {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
  1213. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1214. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1215. };
  1216. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1217. static inline void get_brd_name_by_type(u32 type, char *name)
  1218. {
  1219. int i, found = 0;
  1220. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1221. if (netxen_boards[i].brdtype == type) {
  1222. strcpy(name, netxen_boards[i].short_name);
  1223. found = 1;
  1224. break;
  1225. }
  1226. }
  1227. if (!found)
  1228. name = "Unknown";
  1229. }
  1230. static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
  1231. {
  1232. smp_mb();
  1233. return find_diff_among(tx_ring->producer,
  1234. tx_ring->sw_consumer, tx_ring->num_desc);
  1235. }
  1236. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1237. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
  1238. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1239. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1240. int *valp);
  1241. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1242. #endif /* __NETXEN_NIC_H_ */