r8169.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #define RTL8169_VERSION "2.2LK"
  60. #define MODULENAME "r8169"
  61. #define PFX MODULENAME ": "
  62. #ifdef RTL8169_DEBUG
  63. #define assert(expr) \
  64. if(!(expr)) { \
  65. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  66. #expr,__FILE__,__FUNCTION__,__LINE__); \
  67. }
  68. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  69. #else
  70. #define assert(expr) do {} while (0)
  71. #define dprintk(fmt, args...) do {} while (0)
  72. #endif /* RTL8169_DEBUG */
  73. #define TX_BUFFS_AVAIL(tp) \
  74. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  75. #ifdef CONFIG_R8169_NAPI
  76. #define rtl8169_rx_skb netif_receive_skb
  77. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  78. #define rtl8169_rx_quota(count, quota) min(count, quota)
  79. #else
  80. #define rtl8169_rx_skb netif_rx
  81. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  82. #define rtl8169_rx_quota(count, quota) count
  83. #endif
  84. /* media options */
  85. #define MAX_UNITS 8
  86. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  87. static int num_media = 0;
  88. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  89. static int max_interrupt_work = 20;
  90. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  91. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  92. static int multicast_filter_limit = 32;
  93. /* MAC address length */
  94. #define MAC_ADDR_LEN 6
  95. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  96. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  97. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  98. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  99. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  100. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  101. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  102. #define R8169_REGS_SIZE 256
  103. #define R8169_NAPI_WEIGHT 64
  104. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  105. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  106. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  107. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  108. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  109. #define RTL8169_TX_TIMEOUT (6*HZ)
  110. #define RTL8169_PHY_TIMEOUT (10*HZ)
  111. /* write/read MMIO register */
  112. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  113. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  114. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  115. #define RTL_R8(reg) readb (ioaddr + (reg))
  116. #define RTL_R16(reg) readw (ioaddr + (reg))
  117. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  118. enum mac_version {
  119. RTL_GIGA_MAC_VER_B = 0x00,
  120. /* RTL_GIGA_MAC_VER_C = 0x03, */
  121. RTL_GIGA_MAC_VER_D = 0x01,
  122. RTL_GIGA_MAC_VER_E = 0x02,
  123. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  124. };
  125. enum phy_version {
  126. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  127. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  128. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  129. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  130. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  131. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  132. };
  133. #define _R(NAME,MAC,MASK) \
  134. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  135. const static struct {
  136. const char *name;
  137. u8 mac_version;
  138. u32 RxConfigMask; /* Clears the bits supported by this chip */
  139. } rtl_chip_info[] = {
  140. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  141. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  142. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  143. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  144. };
  145. #undef _R
  146. static struct pci_device_id rtl8169_pci_tbl[] = {
  147. {0x10ec, 0x8169, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  148. {0x1186, 0x4300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  149. {0,},
  150. };
  151. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  152. static int rx_copybreak = 200;
  153. static int use_dac;
  154. enum RTL8169_registers {
  155. MAC0 = 0, /* Ethernet hardware address. */
  156. MAR0 = 8, /* Multicast filter. */
  157. TxDescStartAddrLow = 0x20,
  158. TxDescStartAddrHigh = 0x24,
  159. TxHDescStartAddrLow = 0x28,
  160. TxHDescStartAddrHigh = 0x2c,
  161. FLASH = 0x30,
  162. ERSR = 0x36,
  163. ChipCmd = 0x37,
  164. TxPoll = 0x38,
  165. IntrMask = 0x3C,
  166. IntrStatus = 0x3E,
  167. TxConfig = 0x40,
  168. RxConfig = 0x44,
  169. RxMissed = 0x4C,
  170. Cfg9346 = 0x50,
  171. Config0 = 0x51,
  172. Config1 = 0x52,
  173. Config2 = 0x53,
  174. Config3 = 0x54,
  175. Config4 = 0x55,
  176. Config5 = 0x56,
  177. MultiIntr = 0x5C,
  178. PHYAR = 0x60,
  179. TBICSR = 0x64,
  180. TBI_ANAR = 0x68,
  181. TBI_LPAR = 0x6A,
  182. PHYstatus = 0x6C,
  183. RxMaxSize = 0xDA,
  184. CPlusCmd = 0xE0,
  185. IntrMitigate = 0xE2,
  186. RxDescAddrLow = 0xE4,
  187. RxDescAddrHigh = 0xE8,
  188. EarlyTxThres = 0xEC,
  189. FuncEvent = 0xF0,
  190. FuncEventMask = 0xF4,
  191. FuncPresetState = 0xF8,
  192. FuncForceEvent = 0xFC,
  193. };
  194. enum RTL8169_register_content {
  195. /* InterruptStatusBits */
  196. SYSErr = 0x8000,
  197. PCSTimeout = 0x4000,
  198. SWInt = 0x0100,
  199. TxDescUnavail = 0x80,
  200. RxFIFOOver = 0x40,
  201. LinkChg = 0x20,
  202. RxOverflow = 0x10,
  203. TxErr = 0x08,
  204. TxOK = 0x04,
  205. RxErr = 0x02,
  206. RxOK = 0x01,
  207. /* RxStatusDesc */
  208. RxRES = 0x00200000,
  209. RxCRC = 0x00080000,
  210. RxRUNT = 0x00100000,
  211. RxRWT = 0x00400000,
  212. /* ChipCmdBits */
  213. CmdReset = 0x10,
  214. CmdRxEnb = 0x08,
  215. CmdTxEnb = 0x04,
  216. RxBufEmpty = 0x01,
  217. /* Cfg9346Bits */
  218. Cfg9346_Lock = 0x00,
  219. Cfg9346_Unlock = 0xC0,
  220. /* rx_mode_bits */
  221. AcceptErr = 0x20,
  222. AcceptRunt = 0x10,
  223. AcceptBroadcast = 0x08,
  224. AcceptMulticast = 0x04,
  225. AcceptMyPhys = 0x02,
  226. AcceptAllPhys = 0x01,
  227. /* RxConfigBits */
  228. RxCfgFIFOShift = 13,
  229. RxCfgDMAShift = 8,
  230. /* TxConfigBits */
  231. TxInterFrameGapShift = 24,
  232. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  233. /* TBICSR p.28 */
  234. TBIReset = 0x80000000,
  235. TBILoopback = 0x40000000,
  236. TBINwEnable = 0x20000000,
  237. TBINwRestart = 0x10000000,
  238. TBILinkOk = 0x02000000,
  239. TBINwComplete = 0x01000000,
  240. /* CPlusCmd p.31 */
  241. RxVlan = (1 << 6),
  242. RxChkSum = (1 << 5),
  243. PCIDAC = (1 << 4),
  244. PCIMulRW = (1 << 3),
  245. /* rtl8169_PHYstatus */
  246. TBI_Enable = 0x80,
  247. TxFlowCtrl = 0x40,
  248. RxFlowCtrl = 0x20,
  249. _1000bpsF = 0x10,
  250. _100bps = 0x08,
  251. _10bps = 0x04,
  252. LinkStatus = 0x02,
  253. FullDup = 0x01,
  254. /* GIGABIT_PHY_registers */
  255. PHY_CTRL_REG = 0,
  256. PHY_STAT_REG = 1,
  257. PHY_AUTO_NEGO_REG = 4,
  258. PHY_1000_CTRL_REG = 9,
  259. /* GIGABIT_PHY_REG_BIT */
  260. PHY_Restart_Auto_Nego = 0x0200,
  261. PHY_Enable_Auto_Nego = 0x1000,
  262. /* PHY_STAT_REG = 1 */
  263. PHY_Auto_Neco_Comp = 0x0020,
  264. /* PHY_AUTO_NEGO_REG = 4 */
  265. PHY_Cap_10_Half = 0x0020,
  266. PHY_Cap_10_Full = 0x0040,
  267. PHY_Cap_100_Half = 0x0080,
  268. PHY_Cap_100_Full = 0x0100,
  269. /* PHY_1000_CTRL_REG = 9 */
  270. PHY_Cap_1000_Full = 0x0200,
  271. PHY_Cap_Null = 0x0,
  272. /* _MediaType */
  273. _10_Half = 0x01,
  274. _10_Full = 0x02,
  275. _100_Half = 0x04,
  276. _100_Full = 0x08,
  277. _1000_Full = 0x10,
  278. /* _TBICSRBit */
  279. TBILinkOK = 0x02000000,
  280. };
  281. enum _DescStatusBit {
  282. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  283. RingEnd = (1 << 30), /* End of descriptor ring */
  284. FirstFrag = (1 << 29), /* First segment of a packet */
  285. LastFrag = (1 << 28), /* Final segment of a packet */
  286. /* Tx private */
  287. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  288. MSSShift = 16, /* MSS value position */
  289. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  290. IPCS = (1 << 18), /* Calculate IP checksum */
  291. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  292. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  293. TxVlanTag = (1 << 17), /* Add VLAN tag */
  294. /* Rx private */
  295. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  296. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  297. #define RxProtoUDP (PID1)
  298. #define RxProtoTCP (PID0)
  299. #define RxProtoIP (PID1 | PID0)
  300. #define RxProtoMask RxProtoIP
  301. IPFail = (1 << 16), /* IP checksum failed */
  302. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  303. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  304. RxVlanTag = (1 << 16), /* VLAN tag available */
  305. };
  306. #define RsvdMask 0x3fffc000
  307. struct TxDesc {
  308. u32 opts1;
  309. u32 opts2;
  310. u64 addr;
  311. };
  312. struct RxDesc {
  313. u32 opts1;
  314. u32 opts2;
  315. u64 addr;
  316. };
  317. struct ring_info {
  318. struct sk_buff *skb;
  319. u32 len;
  320. u8 __pad[sizeof(void *) - sizeof(u32)];
  321. };
  322. struct rtl8169_private {
  323. void __iomem *mmio_addr; /* memory map physical address */
  324. struct pci_dev *pci_dev; /* Index of PCI device */
  325. struct net_device_stats stats; /* statistics of net device */
  326. spinlock_t lock; /* spin lock flag */
  327. int chipset;
  328. int mac_version;
  329. int phy_version;
  330. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  331. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  332. u32 dirty_rx;
  333. u32 dirty_tx;
  334. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  335. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  336. dma_addr_t TxPhyAddr;
  337. dma_addr_t RxPhyAddr;
  338. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  339. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  340. unsigned rx_buf_sz;
  341. struct timer_list timer;
  342. u16 cp_cmd;
  343. u16 intr_mask;
  344. int phy_auto_nego_reg;
  345. int phy_1000_ctrl_reg;
  346. #ifdef CONFIG_R8169_VLAN
  347. struct vlan_group *vlgrp;
  348. #endif
  349. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  350. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  351. void (*phy_reset_enable)(void __iomem *);
  352. unsigned int (*phy_reset_pending)(void __iomem *);
  353. unsigned int (*link_ok)(void __iomem *);
  354. struct work_struct task;
  355. };
  356. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@oss.sgi.com>");
  357. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  358. module_param_array(media, int, &num_media, 0);
  359. module_param(rx_copybreak, int, 0);
  360. module_param(use_dac, int, 0);
  361. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  362. MODULE_LICENSE("GPL");
  363. MODULE_VERSION(RTL8169_VERSION);
  364. static int rtl8169_open(struct net_device *dev);
  365. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  366. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  367. struct pt_regs *regs);
  368. static int rtl8169_init_ring(struct net_device *dev);
  369. static void rtl8169_hw_start(struct net_device *dev);
  370. static int rtl8169_close(struct net_device *dev);
  371. static void rtl8169_set_rx_mode(struct net_device *dev);
  372. static void rtl8169_tx_timeout(struct net_device *dev);
  373. static struct net_device_stats *rtl8169_get_stats(struct net_device *netdev);
  374. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  375. void __iomem *);
  376. static int rtl8169_change_mtu(struct net_device *netdev, int new_mtu);
  377. static void rtl8169_down(struct net_device *dev);
  378. #ifdef CONFIG_R8169_NAPI
  379. static int rtl8169_poll(struct net_device *dev, int *budget);
  380. #endif
  381. static const u16 rtl8169_intr_mask =
  382. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  383. static const u16 rtl8169_napi_event =
  384. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  385. static const unsigned int rtl8169_rx_config =
  386. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  387. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  388. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  389. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  390. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  391. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  392. {
  393. int i;
  394. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  395. udelay(1000);
  396. for (i = 2000; i > 0; i--) {
  397. /* Check if the RTL8169 has completed writing to the specified MII register */
  398. if (!(RTL_R32(PHYAR) & 0x80000000))
  399. break;
  400. udelay(100);
  401. }
  402. }
  403. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  404. {
  405. int i, value = -1;
  406. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  407. udelay(1000);
  408. for (i = 2000; i > 0; i--) {
  409. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  410. if (RTL_R32(PHYAR) & 0x80000000) {
  411. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  412. break;
  413. }
  414. udelay(100);
  415. }
  416. return value;
  417. }
  418. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  419. {
  420. RTL_W16(IntrMask, 0x0000);
  421. RTL_W16(IntrStatus, 0xffff);
  422. }
  423. static void rtl8169_asic_down(void __iomem *ioaddr)
  424. {
  425. RTL_W8(ChipCmd, 0x00);
  426. rtl8169_irq_mask_and_ack(ioaddr);
  427. RTL_R16(CPlusCmd);
  428. }
  429. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  430. {
  431. return RTL_R32(TBICSR) & TBIReset;
  432. }
  433. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  434. {
  435. return mdio_read(ioaddr, 0) & 0x8000;
  436. }
  437. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  438. {
  439. return RTL_R32(TBICSR) & TBILinkOk;
  440. }
  441. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  442. {
  443. return RTL_R8(PHYstatus) & LinkStatus;
  444. }
  445. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  446. {
  447. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  448. }
  449. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  450. {
  451. unsigned int val;
  452. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  453. mdio_write(ioaddr, PHY_CTRL_REG, val);
  454. }
  455. static void rtl8169_check_link_status(struct net_device *dev,
  456. struct rtl8169_private *tp, void __iomem *ioaddr)
  457. {
  458. unsigned long flags;
  459. spin_lock_irqsave(&tp->lock, flags);
  460. if (tp->link_ok(ioaddr)) {
  461. netif_carrier_on(dev);
  462. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  463. } else
  464. netif_carrier_off(dev);
  465. spin_unlock_irqrestore(&tp->lock, flags);
  466. }
  467. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  468. {
  469. struct {
  470. u16 speed;
  471. u8 duplex;
  472. u8 autoneg;
  473. u8 media;
  474. } link_settings[] = {
  475. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  476. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  477. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  478. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  479. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  480. /* Make TBI happy */
  481. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  482. }, *p;
  483. unsigned char option;
  484. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  485. if ((option != 0xff) && !idx)
  486. printk(KERN_WARNING PFX "media option is deprecated.\n");
  487. for (p = link_settings; p->media != 0xff; p++) {
  488. if (p->media == option)
  489. break;
  490. }
  491. *autoneg = p->autoneg;
  492. *speed = p->speed;
  493. *duplex = p->duplex;
  494. }
  495. static void rtl8169_get_drvinfo(struct net_device *dev,
  496. struct ethtool_drvinfo *info)
  497. {
  498. struct rtl8169_private *tp = netdev_priv(dev);
  499. strcpy(info->driver, MODULENAME);
  500. strcpy(info->version, RTL8169_VERSION);
  501. strcpy(info->bus_info, pci_name(tp->pci_dev));
  502. }
  503. static int rtl8169_get_regs_len(struct net_device *dev)
  504. {
  505. return R8169_REGS_SIZE;
  506. }
  507. static int rtl8169_set_speed_tbi(struct net_device *dev,
  508. u8 autoneg, u16 speed, u8 duplex)
  509. {
  510. struct rtl8169_private *tp = netdev_priv(dev);
  511. void __iomem *ioaddr = tp->mmio_addr;
  512. int ret = 0;
  513. u32 reg;
  514. reg = RTL_R32(TBICSR);
  515. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  516. (duplex == DUPLEX_FULL)) {
  517. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  518. } else if (autoneg == AUTONEG_ENABLE)
  519. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  520. else {
  521. printk(KERN_WARNING PFX
  522. "%s: incorrect speed setting refused in TBI mode\n",
  523. dev->name);
  524. ret = -EOPNOTSUPP;
  525. }
  526. return ret;
  527. }
  528. static int rtl8169_set_speed_xmii(struct net_device *dev,
  529. u8 autoneg, u16 speed, u8 duplex)
  530. {
  531. struct rtl8169_private *tp = netdev_priv(dev);
  532. void __iomem *ioaddr = tp->mmio_addr;
  533. int auto_nego, giga_ctrl;
  534. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  535. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  536. PHY_Cap_100_Half | PHY_Cap_100_Full);
  537. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  538. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  539. if (autoneg == AUTONEG_ENABLE) {
  540. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  541. PHY_Cap_100_Half | PHY_Cap_100_Full);
  542. giga_ctrl |= PHY_Cap_1000_Full;
  543. } else {
  544. if (speed == SPEED_10)
  545. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  546. else if (speed == SPEED_100)
  547. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  548. else if (speed == SPEED_1000)
  549. giga_ctrl |= PHY_Cap_1000_Full;
  550. if (duplex == DUPLEX_HALF)
  551. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  552. }
  553. tp->phy_auto_nego_reg = auto_nego;
  554. tp->phy_1000_ctrl_reg = giga_ctrl;
  555. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  556. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  557. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  558. PHY_Restart_Auto_Nego);
  559. return 0;
  560. }
  561. static int rtl8169_set_speed(struct net_device *dev,
  562. u8 autoneg, u16 speed, u8 duplex)
  563. {
  564. struct rtl8169_private *tp = netdev_priv(dev);
  565. int ret;
  566. ret = tp->set_speed(dev, autoneg, speed, duplex);
  567. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  568. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  569. return ret;
  570. }
  571. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  572. {
  573. struct rtl8169_private *tp = netdev_priv(dev);
  574. unsigned long flags;
  575. int ret;
  576. spin_lock_irqsave(&tp->lock, flags);
  577. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  578. spin_unlock_irqrestore(&tp->lock, flags);
  579. return ret;
  580. }
  581. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  582. {
  583. struct rtl8169_private *tp = netdev_priv(dev);
  584. return tp->cp_cmd & RxChkSum;
  585. }
  586. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  587. {
  588. struct rtl8169_private *tp = netdev_priv(dev);
  589. void __iomem *ioaddr = tp->mmio_addr;
  590. unsigned long flags;
  591. spin_lock_irqsave(&tp->lock, flags);
  592. if (data)
  593. tp->cp_cmd |= RxChkSum;
  594. else
  595. tp->cp_cmd &= ~RxChkSum;
  596. RTL_W16(CPlusCmd, tp->cp_cmd);
  597. RTL_R16(CPlusCmd);
  598. spin_unlock_irqrestore(&tp->lock, flags);
  599. return 0;
  600. }
  601. #ifdef CONFIG_R8169_VLAN
  602. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  603. struct sk_buff *skb)
  604. {
  605. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  606. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  607. }
  608. static void rtl8169_vlan_rx_register(struct net_device *dev,
  609. struct vlan_group *grp)
  610. {
  611. struct rtl8169_private *tp = netdev_priv(dev);
  612. void __iomem *ioaddr = tp->mmio_addr;
  613. unsigned long flags;
  614. spin_lock_irqsave(&tp->lock, flags);
  615. tp->vlgrp = grp;
  616. if (tp->vlgrp)
  617. tp->cp_cmd |= RxVlan;
  618. else
  619. tp->cp_cmd &= ~RxVlan;
  620. RTL_W16(CPlusCmd, tp->cp_cmd);
  621. RTL_R16(CPlusCmd);
  622. spin_unlock_irqrestore(&tp->lock, flags);
  623. }
  624. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  625. {
  626. struct rtl8169_private *tp = netdev_priv(dev);
  627. unsigned long flags;
  628. spin_lock_irqsave(&tp->lock, flags);
  629. if (tp->vlgrp)
  630. tp->vlgrp->vlan_devices[vid] = NULL;
  631. spin_unlock_irqrestore(&tp->lock, flags);
  632. }
  633. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  634. struct sk_buff *skb)
  635. {
  636. u32 opts2 = le32_to_cpu(desc->opts2);
  637. int ret;
  638. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  639. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  640. swab16(opts2 & 0xffff));
  641. ret = 0;
  642. } else
  643. ret = -1;
  644. desc->opts2 = 0;
  645. return ret;
  646. }
  647. #else /* !CONFIG_R8169_VLAN */
  648. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  649. struct sk_buff *skb)
  650. {
  651. return 0;
  652. }
  653. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  654. struct sk_buff *skb)
  655. {
  656. return -1;
  657. }
  658. #endif
  659. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  660. {
  661. struct rtl8169_private *tp = netdev_priv(dev);
  662. void __iomem *ioaddr = tp->mmio_addr;
  663. u32 status;
  664. cmd->supported =
  665. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  666. cmd->port = PORT_FIBRE;
  667. cmd->transceiver = XCVR_INTERNAL;
  668. status = RTL_R32(TBICSR);
  669. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  670. cmd->autoneg = !!(status & TBINwEnable);
  671. cmd->speed = SPEED_1000;
  672. cmd->duplex = DUPLEX_FULL; /* Always set */
  673. }
  674. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  675. {
  676. struct rtl8169_private *tp = netdev_priv(dev);
  677. void __iomem *ioaddr = tp->mmio_addr;
  678. u8 status;
  679. cmd->supported = SUPPORTED_10baseT_Half |
  680. SUPPORTED_10baseT_Full |
  681. SUPPORTED_100baseT_Half |
  682. SUPPORTED_100baseT_Full |
  683. SUPPORTED_1000baseT_Full |
  684. SUPPORTED_Autoneg |
  685. SUPPORTED_TP;
  686. cmd->autoneg = 1;
  687. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  688. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  689. cmd->advertising |= ADVERTISED_10baseT_Half;
  690. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  691. cmd->advertising |= ADVERTISED_10baseT_Full;
  692. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  693. cmd->advertising |= ADVERTISED_100baseT_Half;
  694. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  695. cmd->advertising |= ADVERTISED_100baseT_Full;
  696. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  697. cmd->advertising |= ADVERTISED_1000baseT_Full;
  698. status = RTL_R8(PHYstatus);
  699. if (status & _1000bpsF)
  700. cmd->speed = SPEED_1000;
  701. else if (status & _100bps)
  702. cmd->speed = SPEED_100;
  703. else if (status & _10bps)
  704. cmd->speed = SPEED_10;
  705. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  706. DUPLEX_FULL : DUPLEX_HALF;
  707. }
  708. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  709. {
  710. struct rtl8169_private *tp = netdev_priv(dev);
  711. unsigned long flags;
  712. spin_lock_irqsave(&tp->lock, flags);
  713. tp->get_settings(dev, cmd);
  714. spin_unlock_irqrestore(&tp->lock, flags);
  715. return 0;
  716. }
  717. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  718. void *p)
  719. {
  720. struct rtl8169_private *tp = netdev_priv(dev);
  721. unsigned long flags;
  722. if (regs->len > R8169_REGS_SIZE)
  723. regs->len = R8169_REGS_SIZE;
  724. spin_lock_irqsave(&tp->lock, flags);
  725. memcpy_fromio(p, tp->mmio_addr, regs->len);
  726. spin_unlock_irqrestore(&tp->lock, flags);
  727. }
  728. static struct ethtool_ops rtl8169_ethtool_ops = {
  729. .get_drvinfo = rtl8169_get_drvinfo,
  730. .get_regs_len = rtl8169_get_regs_len,
  731. .get_link = ethtool_op_get_link,
  732. .get_settings = rtl8169_get_settings,
  733. .set_settings = rtl8169_set_settings,
  734. .get_rx_csum = rtl8169_get_rx_csum,
  735. .set_rx_csum = rtl8169_set_rx_csum,
  736. .get_tx_csum = ethtool_op_get_tx_csum,
  737. .set_tx_csum = ethtool_op_set_tx_csum,
  738. .get_sg = ethtool_op_get_sg,
  739. .set_sg = ethtool_op_set_sg,
  740. .get_tso = ethtool_op_get_tso,
  741. .set_tso = ethtool_op_set_tso,
  742. .get_regs = rtl8169_get_regs,
  743. };
  744. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  745. int bitval)
  746. {
  747. int val;
  748. val = mdio_read(ioaddr, reg);
  749. val = (bitval == 1) ?
  750. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  751. mdio_write(ioaddr, reg, val & 0xffff);
  752. }
  753. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  754. {
  755. const struct {
  756. u32 mask;
  757. int mac_version;
  758. } mac_info[] = {
  759. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  760. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  761. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  762. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  763. }, *p = mac_info;
  764. u32 reg;
  765. reg = RTL_R32(TxConfig) & 0x7c800000;
  766. while ((reg & p->mask) != p->mask)
  767. p++;
  768. tp->mac_version = p->mac_version;
  769. }
  770. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  771. {
  772. struct {
  773. int version;
  774. char *msg;
  775. } mac_print[] = {
  776. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  777. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  778. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  779. { 0, NULL }
  780. }, *p;
  781. for (p = mac_print; p->msg; p++) {
  782. if (tp->mac_version == p->version) {
  783. dprintk("mac_version == %s (%04d)\n", p->msg,
  784. p->version);
  785. return;
  786. }
  787. }
  788. dprintk("mac_version == Unknown\n");
  789. }
  790. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  791. {
  792. const struct {
  793. u16 mask;
  794. u16 set;
  795. int phy_version;
  796. } phy_info[] = {
  797. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  798. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  799. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  800. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  801. }, *p = phy_info;
  802. u16 reg;
  803. reg = mdio_read(ioaddr, 3) & 0xffff;
  804. while ((reg & p->mask) != p->set)
  805. p++;
  806. tp->phy_version = p->phy_version;
  807. }
  808. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  809. {
  810. struct {
  811. int version;
  812. char *msg;
  813. u32 reg;
  814. } phy_print[] = {
  815. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  816. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  817. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  818. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  819. { 0, NULL, 0x0000 }
  820. }, *p;
  821. for (p = phy_print; p->msg; p++) {
  822. if (tp->phy_version == p->version) {
  823. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  824. return;
  825. }
  826. }
  827. dprintk("phy_version == Unknown\n");
  828. }
  829. static void rtl8169_hw_phy_config(struct net_device *dev)
  830. {
  831. struct rtl8169_private *tp = netdev_priv(dev);
  832. void __iomem *ioaddr = tp->mmio_addr;
  833. struct {
  834. u16 regs[5]; /* Beware of bit-sign propagation */
  835. } phy_magic[5] = { {
  836. { 0x0000, //w 4 15 12 0
  837. 0x00a1, //w 3 15 0 00a1
  838. 0x0008, //w 2 15 0 0008
  839. 0x1020, //w 1 15 0 1020
  840. 0x1000 } },{ //w 0 15 0 1000
  841. { 0x7000, //w 4 15 12 7
  842. 0xff41, //w 3 15 0 ff41
  843. 0xde60, //w 2 15 0 de60
  844. 0x0140, //w 1 15 0 0140
  845. 0x0077 } },{ //w 0 15 0 0077
  846. { 0xa000, //w 4 15 12 a
  847. 0xdf01, //w 3 15 0 df01
  848. 0xdf20, //w 2 15 0 df20
  849. 0xff95, //w 1 15 0 ff95
  850. 0xfa00 } },{ //w 0 15 0 fa00
  851. { 0xb000, //w 4 15 12 b
  852. 0xff41, //w 3 15 0 ff41
  853. 0xde20, //w 2 15 0 de20
  854. 0x0140, //w 1 15 0 0140
  855. 0x00bb } },{ //w 0 15 0 00bb
  856. { 0xf000, //w 4 15 12 f
  857. 0xdf01, //w 3 15 0 df01
  858. 0xdf20, //w 2 15 0 df20
  859. 0xff95, //w 1 15 0 ff95
  860. 0xbf00 } //w 0 15 0 bf00
  861. }
  862. }, *p = phy_magic;
  863. int i;
  864. rtl8169_print_mac_version(tp);
  865. rtl8169_print_phy_version(tp);
  866. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  867. return;
  868. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  869. return;
  870. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  871. dprintk("Do final_reg2.cfg\n");
  872. /* Shazam ! */
  873. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  874. mdio_write(ioaddr, 31, 0x0001);
  875. mdio_write(ioaddr, 9, 0x273a);
  876. mdio_write(ioaddr, 14, 0x7bfb);
  877. mdio_write(ioaddr, 27, 0x841e);
  878. mdio_write(ioaddr, 31, 0x0002);
  879. mdio_write(ioaddr, 1, 0x90d0);
  880. mdio_write(ioaddr, 31, 0x0000);
  881. return;
  882. }
  883. /* phy config for RTL8169s mac_version C chip */
  884. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  885. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  886. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  887. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  888. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  889. int val, pos = 4;
  890. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  891. mdio_write(ioaddr, pos, val);
  892. while (--pos >= 0)
  893. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  894. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  895. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  896. }
  897. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  898. }
  899. static void rtl8169_phy_timer(unsigned long __opaque)
  900. {
  901. struct net_device *dev = (struct net_device *)__opaque;
  902. struct rtl8169_private *tp = netdev_priv(dev);
  903. struct timer_list *timer = &tp->timer;
  904. void __iomem *ioaddr = tp->mmio_addr;
  905. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  906. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  907. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  908. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  909. return;
  910. spin_lock_irq(&tp->lock);
  911. if (tp->phy_reset_pending(ioaddr)) {
  912. /*
  913. * A busy loop could burn quite a few cycles on nowadays CPU.
  914. * Let's delay the execution of the timer for a few ticks.
  915. */
  916. timeout = HZ/10;
  917. goto out_mod_timer;
  918. }
  919. if (tp->link_ok(ioaddr))
  920. goto out_unlock;
  921. printk(KERN_WARNING PFX "%s: PHY reset until link up\n", dev->name);
  922. tp->phy_reset_enable(ioaddr);
  923. out_mod_timer:
  924. mod_timer(timer, jiffies + timeout);
  925. out_unlock:
  926. spin_unlock_irq(&tp->lock);
  927. }
  928. static inline void rtl8169_delete_timer(struct net_device *dev)
  929. {
  930. struct rtl8169_private *tp = netdev_priv(dev);
  931. struct timer_list *timer = &tp->timer;
  932. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  933. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  934. return;
  935. del_timer_sync(timer);
  936. }
  937. static inline void rtl8169_request_timer(struct net_device *dev)
  938. {
  939. struct rtl8169_private *tp = netdev_priv(dev);
  940. struct timer_list *timer = &tp->timer;
  941. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  942. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  943. return;
  944. init_timer(timer);
  945. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  946. timer->data = (unsigned long)(dev);
  947. timer->function = rtl8169_phy_timer;
  948. add_timer(timer);
  949. }
  950. #ifdef CONFIG_NET_POLL_CONTROLLER
  951. /*
  952. * Polling 'interrupt' - used by things like netconsole to send skbs
  953. * without having to re-enable interrupts. It's not called while
  954. * the interrupt routine is executing.
  955. */
  956. static void rtl8169_netpoll(struct net_device *dev)
  957. {
  958. struct rtl8169_private *tp = netdev_priv(dev);
  959. struct pci_dev *pdev = tp->pci_dev;
  960. disable_irq(pdev->irq);
  961. rtl8169_interrupt(pdev->irq, dev, NULL);
  962. enable_irq(pdev->irq);
  963. }
  964. #endif
  965. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  966. void __iomem *ioaddr)
  967. {
  968. iounmap(ioaddr);
  969. pci_release_regions(pdev);
  970. pci_disable_device(pdev);
  971. free_netdev(dev);
  972. }
  973. static int __devinit
  974. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  975. void __iomem **ioaddr_out)
  976. {
  977. void __iomem *ioaddr;
  978. struct net_device *dev;
  979. struct rtl8169_private *tp;
  980. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  981. assert(ioaddr_out != NULL);
  982. /* dev zeroed in alloc_etherdev */
  983. dev = alloc_etherdev(sizeof (*tp));
  984. if (dev == NULL) {
  985. printk(KERN_ERR PFX "unable to alloc new ethernet\n");
  986. goto err_out;
  987. }
  988. SET_MODULE_OWNER(dev);
  989. SET_NETDEV_DEV(dev, &pdev->dev);
  990. tp = netdev_priv(dev);
  991. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  992. rc = pci_enable_device(pdev);
  993. if (rc) {
  994. printk(KERN_ERR PFX "%s: enable failure\n", pci_name(pdev));
  995. goto err_out_free_dev;
  996. }
  997. rc = pci_set_mwi(pdev);
  998. if (rc < 0)
  999. goto err_out_disable;
  1000. /* save power state before pci_enable_device overwrites it */
  1001. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1002. if (pm_cap) {
  1003. u16 pwr_command;
  1004. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1005. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1006. } else {
  1007. printk(KERN_ERR PFX
  1008. "Cannot find PowerManagement capability, aborting.\n");
  1009. goto err_out_mwi;
  1010. }
  1011. /* make sure PCI base addr 1 is MMIO */
  1012. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1013. printk(KERN_ERR PFX
  1014. "region #1 not an MMIO resource, aborting\n");
  1015. rc = -ENODEV;
  1016. goto err_out_mwi;
  1017. }
  1018. /* check for weird/broken PCI region reporting */
  1019. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1020. printk(KERN_ERR PFX "Invalid PCI region size(s), aborting\n");
  1021. rc = -ENODEV;
  1022. goto err_out_mwi;
  1023. }
  1024. rc = pci_request_regions(pdev, MODULENAME);
  1025. if (rc) {
  1026. printk(KERN_ERR PFX "%s: could not request regions.\n",
  1027. pci_name(pdev));
  1028. goto err_out_mwi;
  1029. }
  1030. tp->cp_cmd = PCIMulRW | RxChkSum;
  1031. if ((sizeof(dma_addr_t) > 4) &&
  1032. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1033. tp->cp_cmd |= PCIDAC;
  1034. dev->features |= NETIF_F_HIGHDMA;
  1035. } else {
  1036. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1037. if (rc < 0) {
  1038. printk(KERN_ERR PFX "DMA configuration failed.\n");
  1039. goto err_out_free_res;
  1040. }
  1041. }
  1042. pci_set_master(pdev);
  1043. /* ioremap MMIO region */
  1044. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1045. if (ioaddr == NULL) {
  1046. printk(KERN_ERR PFX "cannot remap MMIO, aborting\n");
  1047. rc = -EIO;
  1048. goto err_out_free_res;
  1049. }
  1050. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1051. rtl8169_irq_mask_and_ack(ioaddr);
  1052. /* Soft reset the chip. */
  1053. RTL_W8(ChipCmd, CmdReset);
  1054. /* Check that the chip has finished the reset. */
  1055. for (i = 1000; i > 0; i--) {
  1056. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1057. break;
  1058. udelay(10);
  1059. }
  1060. /* Identify chip attached to board */
  1061. rtl8169_get_mac_version(tp, ioaddr);
  1062. rtl8169_get_phy_version(tp, ioaddr);
  1063. rtl8169_print_mac_version(tp);
  1064. rtl8169_print_phy_version(tp);
  1065. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1066. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1067. break;
  1068. }
  1069. if (i < 0) {
  1070. /* Unknown chip: assume array element #0, original RTL-8169 */
  1071. printk(KERN_DEBUG PFX
  1072. "PCI device %s: unknown chip version, assuming %s\n",
  1073. pci_name(pdev), rtl_chip_info[0].name);
  1074. i++;
  1075. }
  1076. tp->chipset = i;
  1077. *ioaddr_out = ioaddr;
  1078. *dev_out = dev;
  1079. out:
  1080. return rc;
  1081. err_out_free_res:
  1082. pci_release_regions(pdev);
  1083. err_out_mwi:
  1084. pci_clear_mwi(pdev);
  1085. err_out_disable:
  1086. pci_disable_device(pdev);
  1087. err_out_free_dev:
  1088. free_netdev(dev);
  1089. err_out:
  1090. *ioaddr_out = NULL;
  1091. *dev_out = NULL;
  1092. goto out;
  1093. }
  1094. static int __devinit
  1095. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1096. {
  1097. struct net_device *dev = NULL;
  1098. struct rtl8169_private *tp;
  1099. void __iomem *ioaddr = NULL;
  1100. static int board_idx = -1;
  1101. static int printed_version = 0;
  1102. u8 autoneg, duplex;
  1103. u16 speed;
  1104. int i, rc;
  1105. assert(pdev != NULL);
  1106. assert(ent != NULL);
  1107. board_idx++;
  1108. if (!printed_version) {
  1109. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1110. MODULENAME, RTL8169_VERSION);
  1111. printed_version = 1;
  1112. }
  1113. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1114. if (rc)
  1115. return rc;
  1116. tp = netdev_priv(dev);
  1117. assert(ioaddr != NULL);
  1118. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1119. tp->set_speed = rtl8169_set_speed_tbi;
  1120. tp->get_settings = rtl8169_gset_tbi;
  1121. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1122. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1123. tp->link_ok = rtl8169_tbi_link_ok;
  1124. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1125. } else {
  1126. tp->set_speed = rtl8169_set_speed_xmii;
  1127. tp->get_settings = rtl8169_gset_xmii;
  1128. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1129. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1130. tp->link_ok = rtl8169_xmii_link_ok;
  1131. }
  1132. /* Get MAC address. FIXME: read EEPROM */
  1133. for (i = 0; i < MAC_ADDR_LEN; i++)
  1134. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1135. dev->open = rtl8169_open;
  1136. dev->hard_start_xmit = rtl8169_start_xmit;
  1137. dev->get_stats = rtl8169_get_stats;
  1138. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1139. dev->stop = rtl8169_close;
  1140. dev->tx_timeout = rtl8169_tx_timeout;
  1141. dev->set_multicast_list = rtl8169_set_rx_mode;
  1142. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1143. dev->irq = pdev->irq;
  1144. dev->base_addr = (unsigned long) ioaddr;
  1145. dev->change_mtu = rtl8169_change_mtu;
  1146. #ifdef CONFIG_R8169_NAPI
  1147. dev->poll = rtl8169_poll;
  1148. dev->weight = R8169_NAPI_WEIGHT;
  1149. printk(KERN_INFO PFX "NAPI enabled\n");
  1150. #endif
  1151. #ifdef CONFIG_R8169_VLAN
  1152. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1153. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1154. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1155. #endif
  1156. #ifdef CONFIG_NET_POLL_CONTROLLER
  1157. dev->poll_controller = rtl8169_netpoll;
  1158. #endif
  1159. tp->intr_mask = 0xffff;
  1160. tp->pci_dev = pdev;
  1161. tp->mmio_addr = ioaddr;
  1162. spin_lock_init(&tp->lock);
  1163. rc = register_netdev(dev);
  1164. if (rc) {
  1165. rtl8169_release_board(pdev, dev, ioaddr);
  1166. return rc;
  1167. }
  1168. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n", dev->name,
  1169. rtl_chip_info[tp->chipset].name);
  1170. pci_set_drvdata(pdev, dev);
  1171. printk(KERN_INFO "%s: %s at 0x%lx, "
  1172. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1173. "IRQ %d\n",
  1174. dev->name,
  1175. rtl_chip_info[ent->driver_data].name,
  1176. dev->base_addr,
  1177. dev->dev_addr[0], dev->dev_addr[1],
  1178. dev->dev_addr[2], dev->dev_addr[3],
  1179. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1180. rtl8169_hw_phy_config(dev);
  1181. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1182. RTL_W8(0x82, 0x01);
  1183. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1184. dprintk("Set PCI Latency=0x40\n");
  1185. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1186. }
  1187. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1188. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1189. RTL_W8(0x82, 0x01);
  1190. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1191. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1192. }
  1193. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1194. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1195. if (RTL_R8(PHYstatus) & TBI_Enable)
  1196. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1197. return 0;
  1198. }
  1199. static void __devexit
  1200. rtl8169_remove_one(struct pci_dev *pdev)
  1201. {
  1202. struct net_device *dev = pci_get_drvdata(pdev);
  1203. struct rtl8169_private *tp = netdev_priv(dev);
  1204. assert(dev != NULL);
  1205. assert(tp != NULL);
  1206. unregister_netdev(dev);
  1207. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1208. pci_set_drvdata(pdev, NULL);
  1209. }
  1210. #ifdef CONFIG_PM
  1211. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  1212. {
  1213. struct net_device *dev = pci_get_drvdata(pdev);
  1214. struct rtl8169_private *tp = netdev_priv(dev);
  1215. void __iomem *ioaddr = tp->mmio_addr;
  1216. unsigned long flags;
  1217. if (!netif_running(dev))
  1218. return 0;
  1219. netif_device_detach(dev);
  1220. netif_stop_queue(dev);
  1221. spin_lock_irqsave(&tp->lock, flags);
  1222. /* Disable interrupts, stop Rx and Tx */
  1223. RTL_W16(IntrMask, 0);
  1224. RTL_W8(ChipCmd, 0);
  1225. /* Update the error counts. */
  1226. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1227. RTL_W32(RxMissed, 0);
  1228. spin_unlock_irqrestore(&tp->lock, flags);
  1229. return 0;
  1230. }
  1231. static int rtl8169_resume(struct pci_dev *pdev)
  1232. {
  1233. struct net_device *dev = pci_get_drvdata(pdev);
  1234. if (!netif_running(dev))
  1235. return 0;
  1236. netif_device_attach(dev);
  1237. rtl8169_hw_start(dev);
  1238. return 0;
  1239. }
  1240. #endif /* CONFIG_PM */
  1241. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1242. struct net_device *dev)
  1243. {
  1244. unsigned int mtu = dev->mtu;
  1245. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1246. }
  1247. static int rtl8169_open(struct net_device *dev)
  1248. {
  1249. struct rtl8169_private *tp = netdev_priv(dev);
  1250. struct pci_dev *pdev = tp->pci_dev;
  1251. int retval;
  1252. rtl8169_set_rxbufsize(tp, dev);
  1253. retval =
  1254. request_irq(dev->irq, rtl8169_interrupt, SA_SHIRQ, dev->name, dev);
  1255. if (retval < 0)
  1256. goto out;
  1257. retval = -ENOMEM;
  1258. /*
  1259. * Rx and Tx desscriptors needs 256 bytes alignment.
  1260. * pci_alloc_consistent provides more.
  1261. */
  1262. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1263. &tp->TxPhyAddr);
  1264. if (!tp->TxDescArray)
  1265. goto err_free_irq;
  1266. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1267. &tp->RxPhyAddr);
  1268. if (!tp->RxDescArray)
  1269. goto err_free_tx;
  1270. retval = rtl8169_init_ring(dev);
  1271. if (retval < 0)
  1272. goto err_free_rx;
  1273. INIT_WORK(&tp->task, NULL, dev);
  1274. rtl8169_hw_start(dev);
  1275. rtl8169_request_timer(dev);
  1276. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1277. out:
  1278. return retval;
  1279. err_free_rx:
  1280. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1281. tp->RxPhyAddr);
  1282. err_free_tx:
  1283. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1284. tp->TxPhyAddr);
  1285. err_free_irq:
  1286. free_irq(dev->irq, dev);
  1287. goto out;
  1288. }
  1289. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1290. {
  1291. /* Disable interrupts */
  1292. rtl8169_irq_mask_and_ack(ioaddr);
  1293. /* Reset the chipset */
  1294. RTL_W8(ChipCmd, CmdReset);
  1295. /* PCI commit */
  1296. RTL_R8(ChipCmd);
  1297. }
  1298. static void
  1299. rtl8169_hw_start(struct net_device *dev)
  1300. {
  1301. struct rtl8169_private *tp = netdev_priv(dev);
  1302. void __iomem *ioaddr = tp->mmio_addr;
  1303. u32 i;
  1304. /* Soft reset the chip. */
  1305. RTL_W8(ChipCmd, CmdReset);
  1306. /* Check that the chip has finished the reset. */
  1307. for (i = 1000; i > 0; i--) {
  1308. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1309. break;
  1310. udelay(10);
  1311. }
  1312. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1313. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1314. RTL_W8(EarlyTxThres, EarlyTxThld);
  1315. /* For gigabit rtl8169, MTU + header + CRC + VLAN */
  1316. RTL_W16(RxMaxSize, tp->rx_buf_sz);
  1317. /* Set Rx Config register */
  1318. i = rtl8169_rx_config |
  1319. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1320. RTL_W32(RxConfig, i);
  1321. /* Set DMA burst size and Interframe Gap Time */
  1322. RTL_W32(TxConfig,
  1323. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1324. TxInterFrameGapShift));
  1325. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1326. RTL_W16(CPlusCmd, tp->cp_cmd);
  1327. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1328. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1329. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1330. "Bit-3 and bit-14 MUST be 1\n");
  1331. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1332. RTL_W16(CPlusCmd, tp->cp_cmd);
  1333. }
  1334. /*
  1335. * Undocumented corner. Supposedly:
  1336. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1337. */
  1338. RTL_W16(IntrMitigate, 0x0000);
  1339. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1340. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1341. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1342. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1343. RTL_W8(Cfg9346, Cfg9346_Lock);
  1344. udelay(10);
  1345. RTL_W32(RxMissed, 0);
  1346. rtl8169_set_rx_mode(dev);
  1347. /* no early-rx interrupts */
  1348. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1349. /* Enable all known interrupts by setting the interrupt mask. */
  1350. RTL_W16(IntrMask, rtl8169_intr_mask);
  1351. netif_start_queue(dev);
  1352. }
  1353. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1354. {
  1355. struct rtl8169_private *tp = netdev_priv(dev);
  1356. int ret = 0;
  1357. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1358. return -EINVAL;
  1359. dev->mtu = new_mtu;
  1360. if (!netif_running(dev))
  1361. goto out;
  1362. rtl8169_down(dev);
  1363. rtl8169_set_rxbufsize(tp, dev);
  1364. ret = rtl8169_init_ring(dev);
  1365. if (ret < 0)
  1366. goto out;
  1367. netif_poll_enable(dev);
  1368. rtl8169_hw_start(dev);
  1369. rtl8169_request_timer(dev);
  1370. out:
  1371. return ret;
  1372. }
  1373. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1374. {
  1375. desc->addr = 0x0badbadbadbadbadull;
  1376. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1377. }
  1378. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1379. struct sk_buff **sk_buff, struct RxDesc *desc)
  1380. {
  1381. struct pci_dev *pdev = tp->pci_dev;
  1382. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1383. PCI_DMA_FROMDEVICE);
  1384. dev_kfree_skb(*sk_buff);
  1385. *sk_buff = NULL;
  1386. rtl8169_make_unusable_by_asic(desc);
  1387. }
  1388. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1389. {
  1390. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1391. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1392. }
  1393. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1394. u32 rx_buf_sz)
  1395. {
  1396. desc->addr = cpu_to_le64(mapping);
  1397. wmb();
  1398. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1399. }
  1400. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1401. struct RxDesc *desc, int rx_buf_sz)
  1402. {
  1403. struct sk_buff *skb;
  1404. dma_addr_t mapping;
  1405. int ret = 0;
  1406. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1407. if (!skb)
  1408. goto err_out;
  1409. skb_reserve(skb, NET_IP_ALIGN);
  1410. *sk_buff = skb;
  1411. mapping = pci_map_single(pdev, skb->tail, rx_buf_sz,
  1412. PCI_DMA_FROMDEVICE);
  1413. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1414. out:
  1415. return ret;
  1416. err_out:
  1417. ret = -ENOMEM;
  1418. rtl8169_make_unusable_by_asic(desc);
  1419. goto out;
  1420. }
  1421. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1422. {
  1423. int i;
  1424. for (i = 0; i < NUM_RX_DESC; i++) {
  1425. if (tp->Rx_skbuff[i]) {
  1426. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1427. tp->RxDescArray + i);
  1428. }
  1429. }
  1430. }
  1431. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1432. u32 start, u32 end)
  1433. {
  1434. u32 cur;
  1435. for (cur = start; end - cur > 0; cur++) {
  1436. int ret, i = cur % NUM_RX_DESC;
  1437. if (tp->Rx_skbuff[i])
  1438. continue;
  1439. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1440. tp->RxDescArray + i, tp->rx_buf_sz);
  1441. if (ret < 0)
  1442. break;
  1443. }
  1444. return cur - start;
  1445. }
  1446. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1447. {
  1448. desc->opts1 |= cpu_to_le32(RingEnd);
  1449. }
  1450. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1451. {
  1452. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1453. }
  1454. static int rtl8169_init_ring(struct net_device *dev)
  1455. {
  1456. struct rtl8169_private *tp = netdev_priv(dev);
  1457. rtl8169_init_ring_indexes(tp);
  1458. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1459. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1460. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1461. goto err_out;
  1462. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1463. return 0;
  1464. err_out:
  1465. rtl8169_rx_clear(tp);
  1466. return -ENOMEM;
  1467. }
  1468. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1469. struct TxDesc *desc)
  1470. {
  1471. unsigned int len = tx_skb->len;
  1472. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1473. desc->opts1 = 0x00;
  1474. desc->opts2 = 0x00;
  1475. desc->addr = 0x00;
  1476. tx_skb->len = 0;
  1477. }
  1478. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1479. {
  1480. unsigned int i;
  1481. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1482. unsigned int entry = i % NUM_TX_DESC;
  1483. struct ring_info *tx_skb = tp->tx_skb + entry;
  1484. unsigned int len = tx_skb->len;
  1485. if (len) {
  1486. struct sk_buff *skb = tx_skb->skb;
  1487. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1488. tp->TxDescArray + entry);
  1489. if (skb) {
  1490. dev_kfree_skb(skb);
  1491. tx_skb->skb = NULL;
  1492. }
  1493. tp->stats.tx_dropped++;
  1494. }
  1495. }
  1496. tp->cur_tx = tp->dirty_tx = 0;
  1497. }
  1498. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1499. {
  1500. struct rtl8169_private *tp = netdev_priv(dev);
  1501. PREPARE_WORK(&tp->task, task, dev);
  1502. schedule_delayed_work(&tp->task, 4);
  1503. }
  1504. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1505. {
  1506. struct rtl8169_private *tp = netdev_priv(dev);
  1507. void __iomem *ioaddr = tp->mmio_addr;
  1508. synchronize_irq(dev->irq);
  1509. /* Wait for any pending NAPI task to complete */
  1510. netif_poll_disable(dev);
  1511. rtl8169_irq_mask_and_ack(ioaddr);
  1512. netif_poll_enable(dev);
  1513. }
  1514. static void rtl8169_reinit_task(void *_data)
  1515. {
  1516. struct net_device *dev = _data;
  1517. int ret;
  1518. if (netif_running(dev)) {
  1519. rtl8169_wait_for_quiescence(dev);
  1520. rtl8169_close(dev);
  1521. }
  1522. ret = rtl8169_open(dev);
  1523. if (unlikely(ret < 0)) {
  1524. if (net_ratelimit()) {
  1525. printk(PFX KERN_ERR "%s: reinit failure (status = %d)."
  1526. " Rescheduling.\n", dev->name, ret);
  1527. }
  1528. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1529. }
  1530. }
  1531. static void rtl8169_reset_task(void *_data)
  1532. {
  1533. struct net_device *dev = _data;
  1534. struct rtl8169_private *tp = netdev_priv(dev);
  1535. if (!netif_running(dev))
  1536. return;
  1537. rtl8169_wait_for_quiescence(dev);
  1538. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1539. rtl8169_tx_clear(tp);
  1540. if (tp->dirty_rx == tp->cur_rx) {
  1541. rtl8169_init_ring_indexes(tp);
  1542. rtl8169_hw_start(dev);
  1543. netif_wake_queue(dev);
  1544. } else {
  1545. if (net_ratelimit()) {
  1546. printk(PFX KERN_EMERG "%s: Rx buffers shortage\n",
  1547. dev->name);
  1548. }
  1549. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1550. }
  1551. }
  1552. static void rtl8169_tx_timeout(struct net_device *dev)
  1553. {
  1554. struct rtl8169_private *tp = netdev_priv(dev);
  1555. rtl8169_hw_reset(tp->mmio_addr);
  1556. /* Let's wait a bit while any (async) irq lands on */
  1557. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1558. }
  1559. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1560. u32 opts1)
  1561. {
  1562. struct skb_shared_info *info = skb_shinfo(skb);
  1563. unsigned int cur_frag, entry;
  1564. struct TxDesc *txd;
  1565. entry = tp->cur_tx;
  1566. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1567. skb_frag_t *frag = info->frags + cur_frag;
  1568. dma_addr_t mapping;
  1569. u32 status, len;
  1570. void *addr;
  1571. entry = (entry + 1) % NUM_TX_DESC;
  1572. txd = tp->TxDescArray + entry;
  1573. len = frag->size;
  1574. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1575. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1576. /* anti gcc 2.95.3 bugware (sic) */
  1577. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1578. txd->opts1 = cpu_to_le32(status);
  1579. txd->addr = cpu_to_le64(mapping);
  1580. tp->tx_skb[entry].len = len;
  1581. }
  1582. if (cur_frag) {
  1583. tp->tx_skb[entry].skb = skb;
  1584. txd->opts1 |= cpu_to_le32(LastFrag);
  1585. }
  1586. return cur_frag;
  1587. }
  1588. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1589. {
  1590. if (dev->features & NETIF_F_TSO) {
  1591. u32 mss = skb_shinfo(skb)->tso_size;
  1592. if (mss)
  1593. return LargeSend | ((mss & MSSMask) << MSSShift);
  1594. }
  1595. if (skb->ip_summed == CHECKSUM_HW) {
  1596. const struct iphdr *ip = skb->nh.iph;
  1597. if (ip->protocol == IPPROTO_TCP)
  1598. return IPCS | TCPCS;
  1599. else if (ip->protocol == IPPROTO_UDP)
  1600. return IPCS | UDPCS;
  1601. WARN_ON(1); /* we need a WARN() */
  1602. }
  1603. return 0;
  1604. }
  1605. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1606. {
  1607. struct rtl8169_private *tp = netdev_priv(dev);
  1608. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1609. struct TxDesc *txd = tp->TxDescArray + entry;
  1610. void __iomem *ioaddr = tp->mmio_addr;
  1611. dma_addr_t mapping;
  1612. u32 status, len;
  1613. u32 opts1;
  1614. int ret = 0;
  1615. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1616. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  1617. dev->name);
  1618. goto err_stop;
  1619. }
  1620. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1621. goto err_stop;
  1622. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1623. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1624. if (frags) {
  1625. len = skb_headlen(skb);
  1626. opts1 |= FirstFrag;
  1627. } else {
  1628. len = skb->len;
  1629. if (unlikely(len < ETH_ZLEN)) {
  1630. skb = skb_padto(skb, ETH_ZLEN);
  1631. if (!skb)
  1632. goto err_update_stats;
  1633. len = ETH_ZLEN;
  1634. }
  1635. opts1 |= FirstFrag | LastFrag;
  1636. tp->tx_skb[entry].skb = skb;
  1637. }
  1638. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1639. tp->tx_skb[entry].len = len;
  1640. txd->addr = cpu_to_le64(mapping);
  1641. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1642. wmb();
  1643. /* anti gcc 2.95.3 bugware (sic) */
  1644. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1645. txd->opts1 = cpu_to_le32(status);
  1646. dev->trans_start = jiffies;
  1647. tp->cur_tx += frags + 1;
  1648. smp_wmb();
  1649. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1650. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1651. netif_stop_queue(dev);
  1652. smp_rmb();
  1653. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1654. netif_wake_queue(dev);
  1655. }
  1656. out:
  1657. return ret;
  1658. err_stop:
  1659. netif_stop_queue(dev);
  1660. ret = 1;
  1661. err_update_stats:
  1662. tp->stats.tx_dropped++;
  1663. goto out;
  1664. }
  1665. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1666. {
  1667. struct rtl8169_private *tp = netdev_priv(dev);
  1668. struct pci_dev *pdev = tp->pci_dev;
  1669. void __iomem *ioaddr = tp->mmio_addr;
  1670. u16 pci_status, pci_cmd;
  1671. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1672. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1673. printk(KERN_ERR PFX "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1674. dev->name, pci_cmd, pci_status);
  1675. /*
  1676. * The recovery sequence below admits a very elaborated explanation:
  1677. * - it seems to work;
  1678. * - I did not see what else could be done.
  1679. *
  1680. * Feel free to adjust to your needs.
  1681. */
  1682. pci_write_config_word(pdev, PCI_COMMAND,
  1683. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1684. pci_write_config_word(pdev, PCI_STATUS,
  1685. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1686. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1687. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1688. /* The infamous DAC f*ckup only happens at boot time */
  1689. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1690. printk(KERN_INFO PFX "%s: disabling PCI DAC.\n", dev->name);
  1691. tp->cp_cmd &= ~PCIDAC;
  1692. RTL_W16(CPlusCmd, tp->cp_cmd);
  1693. dev->features &= ~NETIF_F_HIGHDMA;
  1694. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1695. }
  1696. rtl8169_hw_reset(ioaddr);
  1697. }
  1698. static void
  1699. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1700. void __iomem *ioaddr)
  1701. {
  1702. unsigned int dirty_tx, tx_left;
  1703. assert(dev != NULL);
  1704. assert(tp != NULL);
  1705. assert(ioaddr != NULL);
  1706. dirty_tx = tp->dirty_tx;
  1707. smp_rmb();
  1708. tx_left = tp->cur_tx - dirty_tx;
  1709. while (tx_left > 0) {
  1710. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1711. struct ring_info *tx_skb = tp->tx_skb + entry;
  1712. u32 len = tx_skb->len;
  1713. u32 status;
  1714. rmb();
  1715. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1716. if (status & DescOwn)
  1717. break;
  1718. tp->stats.tx_bytes += len;
  1719. tp->stats.tx_packets++;
  1720. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1721. if (status & LastFrag) {
  1722. dev_kfree_skb_irq(tx_skb->skb);
  1723. tx_skb->skb = NULL;
  1724. }
  1725. dirty_tx++;
  1726. tx_left--;
  1727. }
  1728. if (tp->dirty_tx != dirty_tx) {
  1729. tp->dirty_tx = dirty_tx;
  1730. smp_wmb();
  1731. if (netif_queue_stopped(dev) &&
  1732. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1733. netif_wake_queue(dev);
  1734. }
  1735. }
  1736. }
  1737. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1738. {
  1739. u32 opts1 = le32_to_cpu(desc->opts1);
  1740. u32 status = opts1 & RxProtoMask;
  1741. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1742. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1743. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1744. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1745. else
  1746. skb->ip_summed = CHECKSUM_NONE;
  1747. }
  1748. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1749. struct RxDesc *desc, int rx_buf_sz)
  1750. {
  1751. int ret = -1;
  1752. if (pkt_size < rx_copybreak) {
  1753. struct sk_buff *skb;
  1754. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1755. if (skb) {
  1756. skb_reserve(skb, NET_IP_ALIGN);
  1757. eth_copy_and_sum(skb, sk_buff[0]->tail, pkt_size, 0);
  1758. *sk_buff = skb;
  1759. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1760. ret = 0;
  1761. }
  1762. }
  1763. return ret;
  1764. }
  1765. static int
  1766. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1767. void __iomem *ioaddr)
  1768. {
  1769. unsigned int cur_rx, rx_left;
  1770. unsigned int delta, count;
  1771. assert(dev != NULL);
  1772. assert(tp != NULL);
  1773. assert(ioaddr != NULL);
  1774. cur_rx = tp->cur_rx;
  1775. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1776. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1777. while (rx_left > 0) {
  1778. unsigned int entry = cur_rx % NUM_RX_DESC;
  1779. u32 status;
  1780. rmb();
  1781. status = le32_to_cpu(tp->RxDescArray[entry].opts1);
  1782. if (status & DescOwn)
  1783. break;
  1784. if (status & RxRES) {
  1785. printk(KERN_INFO "%s: Rx ERROR!!!\n", dev->name);
  1786. tp->stats.rx_errors++;
  1787. if (status & (RxRWT | RxRUNT))
  1788. tp->stats.rx_length_errors++;
  1789. if (status & RxCRC)
  1790. tp->stats.rx_crc_errors++;
  1791. } else {
  1792. struct RxDesc *desc = tp->RxDescArray + entry;
  1793. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1794. int pkt_size = (status & 0x00001FFF) - 4;
  1795. void (*pci_action)(struct pci_dev *, dma_addr_t,
  1796. size_t, int) = pci_dma_sync_single_for_device;
  1797. rtl8169_rx_csum(skb, desc);
  1798. pci_dma_sync_single_for_cpu(tp->pci_dev,
  1799. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1800. PCI_DMA_FROMDEVICE);
  1801. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  1802. tp->rx_buf_sz)) {
  1803. pci_action = pci_unmap_single;
  1804. tp->Rx_skbuff[entry] = NULL;
  1805. }
  1806. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  1807. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1808. skb->dev = dev;
  1809. skb_put(skb, pkt_size);
  1810. skb->protocol = eth_type_trans(skb, dev);
  1811. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  1812. rtl8169_rx_skb(skb);
  1813. dev->last_rx = jiffies;
  1814. tp->stats.rx_bytes += pkt_size;
  1815. tp->stats.rx_packets++;
  1816. }
  1817. cur_rx++;
  1818. rx_left--;
  1819. }
  1820. count = cur_rx - tp->cur_rx;
  1821. tp->cur_rx = cur_rx;
  1822. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  1823. if (!delta && count)
  1824. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  1825. tp->dirty_rx += delta;
  1826. /*
  1827. * FIXME: until there is periodic timer to try and refill the ring,
  1828. * a temporary shortage may definitely kill the Rx process.
  1829. * - disable the asic to try and avoid an overflow and kick it again
  1830. * after refill ?
  1831. * - how do others driver handle this condition (Uh oh...).
  1832. */
  1833. if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
  1834. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  1835. return count;
  1836. }
  1837. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  1838. static irqreturn_t
  1839. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  1840. {
  1841. struct net_device *dev = (struct net_device *) dev_instance;
  1842. struct rtl8169_private *tp = netdev_priv(dev);
  1843. int boguscnt = max_interrupt_work;
  1844. void __iomem *ioaddr = tp->mmio_addr;
  1845. int status;
  1846. int handled = 0;
  1847. do {
  1848. status = RTL_R16(IntrStatus);
  1849. /* hotplug/major error/no more work/shared irq */
  1850. if ((status == 0xFFFF) || !status)
  1851. break;
  1852. handled = 1;
  1853. if (unlikely(!netif_running(dev))) {
  1854. rtl8169_asic_down(ioaddr);
  1855. goto out;
  1856. }
  1857. status &= tp->intr_mask;
  1858. RTL_W16(IntrStatus,
  1859. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  1860. if (!(status & rtl8169_intr_mask))
  1861. break;
  1862. if (unlikely(status & SYSErr)) {
  1863. rtl8169_pcierr_interrupt(dev);
  1864. break;
  1865. }
  1866. if (status & LinkChg)
  1867. rtl8169_check_link_status(dev, tp, ioaddr);
  1868. #ifdef CONFIG_R8169_NAPI
  1869. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  1870. tp->intr_mask = ~rtl8169_napi_event;
  1871. if (likely(netif_rx_schedule_prep(dev)))
  1872. __netif_rx_schedule(dev);
  1873. else {
  1874. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  1875. dev->name, status);
  1876. }
  1877. break;
  1878. #else
  1879. /* Rx interrupt */
  1880. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  1881. rtl8169_rx_interrupt(dev, tp, ioaddr);
  1882. }
  1883. /* Tx interrupt */
  1884. if (status & (TxOK | TxErr))
  1885. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1886. #endif
  1887. boguscnt--;
  1888. } while (boguscnt > 0);
  1889. if (boguscnt <= 0) {
  1890. printk(KERN_WARNING "%s: Too much work at interrupt!\n",
  1891. dev->name);
  1892. /* Clear all interrupt sources. */
  1893. RTL_W16(IntrStatus, 0xffff);
  1894. }
  1895. out:
  1896. return IRQ_RETVAL(handled);
  1897. }
  1898. #ifdef CONFIG_R8169_NAPI
  1899. static int rtl8169_poll(struct net_device *dev, int *budget)
  1900. {
  1901. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  1902. struct rtl8169_private *tp = netdev_priv(dev);
  1903. void __iomem *ioaddr = tp->mmio_addr;
  1904. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  1905. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1906. *budget -= work_done;
  1907. dev->quota -= work_done;
  1908. if (work_done < work_to_do) {
  1909. netif_rx_complete(dev);
  1910. tp->intr_mask = 0xffff;
  1911. /*
  1912. * 20040426: the barrier is not strictly required but the
  1913. * behavior of the irq handler could be less predictable
  1914. * without it. Btw, the lack of flush for the posted pci
  1915. * write is safe - FR
  1916. */
  1917. smp_wmb();
  1918. RTL_W16(IntrMask, rtl8169_intr_mask);
  1919. }
  1920. return (work_done >= work_to_do);
  1921. }
  1922. #endif
  1923. static void rtl8169_down(struct net_device *dev)
  1924. {
  1925. struct rtl8169_private *tp = netdev_priv(dev);
  1926. void __iomem *ioaddr = tp->mmio_addr;
  1927. unsigned int poll_locked = 0;
  1928. rtl8169_delete_timer(dev);
  1929. netif_stop_queue(dev);
  1930. flush_scheduled_work();
  1931. core_down:
  1932. spin_lock_irq(&tp->lock);
  1933. rtl8169_asic_down(ioaddr);
  1934. /* Update the error counts. */
  1935. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1936. RTL_W32(RxMissed, 0);
  1937. spin_unlock_irq(&tp->lock);
  1938. synchronize_irq(dev->irq);
  1939. if (!poll_locked) {
  1940. netif_poll_disable(dev);
  1941. poll_locked++;
  1942. }
  1943. /* Give a racing hard_start_xmit a few cycles to complete. */
  1944. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  1945. /*
  1946. * And now for the 50k$ question: are IRQ disabled or not ?
  1947. *
  1948. * Two paths lead here:
  1949. * 1) dev->close
  1950. * -> netif_running() is available to sync the current code and the
  1951. * IRQ handler. See rtl8169_interrupt for details.
  1952. * 2) dev->change_mtu
  1953. * -> rtl8169_poll can not be issued again and re-enable the
  1954. * interruptions. Let's simply issue the IRQ down sequence again.
  1955. */
  1956. if (RTL_R16(IntrMask))
  1957. goto core_down;
  1958. rtl8169_tx_clear(tp);
  1959. rtl8169_rx_clear(tp);
  1960. }
  1961. static int rtl8169_close(struct net_device *dev)
  1962. {
  1963. struct rtl8169_private *tp = netdev_priv(dev);
  1964. struct pci_dev *pdev = tp->pci_dev;
  1965. rtl8169_down(dev);
  1966. free_irq(dev->irq, dev);
  1967. netif_poll_enable(dev);
  1968. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1969. tp->RxPhyAddr);
  1970. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1971. tp->TxPhyAddr);
  1972. tp->TxDescArray = NULL;
  1973. tp->RxDescArray = NULL;
  1974. return 0;
  1975. }
  1976. static void
  1977. rtl8169_set_rx_mode(struct net_device *dev)
  1978. {
  1979. struct rtl8169_private *tp = netdev_priv(dev);
  1980. void __iomem *ioaddr = tp->mmio_addr;
  1981. unsigned long flags;
  1982. u32 mc_filter[2]; /* Multicast hash filter */
  1983. int i, rx_mode;
  1984. u32 tmp = 0;
  1985. if (dev->flags & IFF_PROMISC) {
  1986. /* Unconditionally log net taps. */
  1987. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  1988. dev->name);
  1989. rx_mode =
  1990. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  1991. AcceptAllPhys;
  1992. mc_filter[1] = mc_filter[0] = 0xffffffff;
  1993. } else if ((dev->mc_count > multicast_filter_limit)
  1994. || (dev->flags & IFF_ALLMULTI)) {
  1995. /* Too many to filter perfectly -- accept all multicasts. */
  1996. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  1997. mc_filter[1] = mc_filter[0] = 0xffffffff;
  1998. } else {
  1999. struct dev_mc_list *mclist;
  2000. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2001. mc_filter[1] = mc_filter[0] = 0;
  2002. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2003. i++, mclist = mclist->next) {
  2004. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2005. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2006. rx_mode |= AcceptMulticast;
  2007. }
  2008. }
  2009. spin_lock_irqsave(&tp->lock, flags);
  2010. tmp = rtl8169_rx_config | rx_mode |
  2011. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2012. RTL_W32(RxConfig, tmp);
  2013. RTL_W32(MAR0 + 0, mc_filter[0]);
  2014. RTL_W32(MAR0 + 4, mc_filter[1]);
  2015. spin_unlock_irqrestore(&tp->lock, flags);
  2016. }
  2017. /**
  2018. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2019. * @dev: The Ethernet Device to get statistics for
  2020. *
  2021. * Get TX/RX statistics for rtl8169
  2022. */
  2023. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2024. {
  2025. struct rtl8169_private *tp = netdev_priv(dev);
  2026. void __iomem *ioaddr = tp->mmio_addr;
  2027. unsigned long flags;
  2028. if (netif_running(dev)) {
  2029. spin_lock_irqsave(&tp->lock, flags);
  2030. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2031. RTL_W32(RxMissed, 0);
  2032. spin_unlock_irqrestore(&tp->lock, flags);
  2033. }
  2034. return &tp->stats;
  2035. }
  2036. static struct pci_driver rtl8169_pci_driver = {
  2037. .name = MODULENAME,
  2038. .id_table = rtl8169_pci_tbl,
  2039. .probe = rtl8169_init_one,
  2040. .remove = __devexit_p(rtl8169_remove_one),
  2041. #ifdef CONFIG_PM
  2042. .suspend = rtl8169_suspend,
  2043. .resume = rtl8169_resume,
  2044. #endif
  2045. };
  2046. static int __init
  2047. rtl8169_init_module(void)
  2048. {
  2049. return pci_module_init(&rtl8169_pci_driver);
  2050. }
  2051. static void __exit
  2052. rtl8169_cleanup_module(void)
  2053. {
  2054. pci_unregister_driver(&rtl8169_pci_driver);
  2055. }
  2056. module_init(rtl8169_init_module);
  2057. module_exit(rtl8169_cleanup_module);