xhci.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include "xhci.h"
  29. #define DRIVER_AUTHOR "Sarah Sharp"
  30. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  31. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32. static int link_quirk;
  33. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  36. /*
  37. * handshake - spin reading hc until handshake completes or fails
  38. * @ptr: address of hc register to be read
  39. * @mask: bits to look at in result of read
  40. * @done: value of those bits when handshake succeeds
  41. * @usec: timeout in microseconds
  42. *
  43. * Returns negative errno, or zero on success
  44. *
  45. * Success happens when the "mask" bits have the specified value (hardware
  46. * handshake done). There are two failure modes: "usec" have passed (major
  47. * hardware flakeout), or the register reads as all-ones (hardware removed).
  48. */
  49. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  50. u32 mask, u32 done, int usec)
  51. {
  52. u32 result;
  53. do {
  54. result = xhci_readl(xhci, ptr);
  55. if (result == ~(u32)0) /* card removed */
  56. return -ENODEV;
  57. result &= mask;
  58. if (result == done)
  59. return 0;
  60. udelay(1);
  61. usec--;
  62. } while (usec > 0);
  63. return -ETIMEDOUT;
  64. }
  65. /*
  66. * Disable interrupts and begin the xHCI halting process.
  67. */
  68. void xhci_quiesce(struct xhci_hcd *xhci)
  69. {
  70. u32 halted;
  71. u32 cmd;
  72. u32 mask;
  73. mask = ~(XHCI_IRQS);
  74. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  75. if (!halted)
  76. mask &= ~CMD_RUN;
  77. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  78. cmd &= mask;
  79. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  80. }
  81. /*
  82. * Force HC into halt state.
  83. *
  84. * Disable any IRQs and clear the run/stop bit.
  85. * HC will complete any current and actively pipelined transactions, and
  86. * should halt within 16 ms of the run/stop bit being cleared.
  87. * Read HC Halted bit in the status register to see when the HC is finished.
  88. */
  89. int xhci_halt(struct xhci_hcd *xhci)
  90. {
  91. int ret;
  92. xhci_dbg(xhci, "// Halt the HC\n");
  93. xhci_quiesce(xhci);
  94. ret = handshake(xhci, &xhci->op_regs->status,
  95. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  96. if (!ret)
  97. xhci->xhc_state |= XHCI_STATE_HALTED;
  98. return ret;
  99. }
  100. /*
  101. * Set the run bit and wait for the host to be running.
  102. */
  103. static int xhci_start(struct xhci_hcd *xhci)
  104. {
  105. u32 temp;
  106. int ret;
  107. temp = xhci_readl(xhci, &xhci->op_regs->command);
  108. temp |= (CMD_RUN);
  109. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  110. temp);
  111. xhci_writel(xhci, temp, &xhci->op_regs->command);
  112. /*
  113. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  114. * running.
  115. */
  116. ret = handshake(xhci, &xhci->op_regs->status,
  117. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  118. if (ret == -ETIMEDOUT)
  119. xhci_err(xhci, "Host took too long to start, "
  120. "waited %u microseconds.\n",
  121. XHCI_MAX_HALT_USEC);
  122. if (!ret)
  123. xhci->xhc_state &= ~XHCI_STATE_HALTED;
  124. return ret;
  125. }
  126. /*
  127. * Reset a halted HC.
  128. *
  129. * This resets pipelines, timers, counters, state machines, etc.
  130. * Transactions will be terminated immediately, and operational registers
  131. * will be set to their defaults.
  132. */
  133. int xhci_reset(struct xhci_hcd *xhci)
  134. {
  135. u32 command;
  136. u32 state;
  137. int ret;
  138. state = xhci_readl(xhci, &xhci->op_regs->status);
  139. if ((state & STS_HALT) == 0) {
  140. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  141. return 0;
  142. }
  143. xhci_dbg(xhci, "// Reset the HC\n");
  144. command = xhci_readl(xhci, &xhci->op_regs->command);
  145. command |= CMD_RESET;
  146. xhci_writel(xhci, command, &xhci->op_regs->command);
  147. ret = handshake(xhci, &xhci->op_regs->command,
  148. CMD_RESET, 0, 250 * 1000);
  149. if (ret)
  150. return ret;
  151. xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
  152. /*
  153. * xHCI cannot write to any doorbells or operational registers other
  154. * than status until the "Controller Not Ready" flag is cleared.
  155. */
  156. return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
  157. }
  158. /*
  159. * Free IRQs
  160. * free all IRQs request
  161. */
  162. static void xhci_free_irq(struct xhci_hcd *xhci)
  163. {
  164. int i;
  165. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  166. /* return if using legacy interrupt */
  167. if (xhci_to_hcd(xhci)->irq >= 0)
  168. return;
  169. if (xhci->msix_entries) {
  170. for (i = 0; i < xhci->msix_count; i++)
  171. if (xhci->msix_entries[i].vector)
  172. free_irq(xhci->msix_entries[i].vector,
  173. xhci_to_hcd(xhci));
  174. } else if (pdev->irq >= 0)
  175. free_irq(pdev->irq, xhci_to_hcd(xhci));
  176. return;
  177. }
  178. /*
  179. * Set up MSI
  180. */
  181. static int xhci_setup_msi(struct xhci_hcd *xhci)
  182. {
  183. int ret;
  184. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  185. ret = pci_enable_msi(pdev);
  186. if (ret) {
  187. xhci_err(xhci, "failed to allocate MSI entry\n");
  188. return ret;
  189. }
  190. ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
  191. 0, "xhci_hcd", xhci_to_hcd(xhci));
  192. if (ret) {
  193. xhci_err(xhci, "disable MSI interrupt\n");
  194. pci_disable_msi(pdev);
  195. }
  196. return ret;
  197. }
  198. /*
  199. * Set up MSI-X
  200. */
  201. static int xhci_setup_msix(struct xhci_hcd *xhci)
  202. {
  203. int i, ret = 0;
  204. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  205. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  206. /*
  207. * calculate number of msi-x vectors supported.
  208. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  209. * with max number of interrupters based on the xhci HCSPARAMS1.
  210. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  211. * Add additional 1 vector to ensure always available interrupt.
  212. */
  213. xhci->msix_count = min(num_online_cpus() + 1,
  214. HCS_MAX_INTRS(xhci->hcs_params1));
  215. xhci->msix_entries =
  216. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  217. GFP_KERNEL);
  218. if (!xhci->msix_entries) {
  219. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  220. return -ENOMEM;
  221. }
  222. for (i = 0; i < xhci->msix_count; i++) {
  223. xhci->msix_entries[i].entry = i;
  224. xhci->msix_entries[i].vector = 0;
  225. }
  226. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  227. if (ret) {
  228. xhci_err(xhci, "Failed to enable MSI-X\n");
  229. goto free_entries;
  230. }
  231. for (i = 0; i < xhci->msix_count; i++) {
  232. ret = request_irq(xhci->msix_entries[i].vector,
  233. (irq_handler_t)xhci_msi_irq,
  234. 0, "xhci_hcd", xhci_to_hcd(xhci));
  235. if (ret)
  236. goto disable_msix;
  237. }
  238. hcd->msix_enabled = 1;
  239. return ret;
  240. disable_msix:
  241. xhci_err(xhci, "disable MSI-X interrupt\n");
  242. xhci_free_irq(xhci);
  243. pci_disable_msix(pdev);
  244. free_entries:
  245. kfree(xhci->msix_entries);
  246. xhci->msix_entries = NULL;
  247. return ret;
  248. }
  249. /* Free any IRQs and disable MSI-X */
  250. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  251. {
  252. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  253. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  254. xhci_free_irq(xhci);
  255. if (xhci->msix_entries) {
  256. pci_disable_msix(pdev);
  257. kfree(xhci->msix_entries);
  258. xhci->msix_entries = NULL;
  259. } else {
  260. pci_disable_msi(pdev);
  261. }
  262. hcd->msix_enabled = 0;
  263. return;
  264. }
  265. /*
  266. * Initialize memory for HCD and xHC (one-time init).
  267. *
  268. * Program the PAGESIZE register, initialize the device context array, create
  269. * device contexts (?), set up a command ring segment (or two?), create event
  270. * ring (one for now).
  271. */
  272. int xhci_init(struct usb_hcd *hcd)
  273. {
  274. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  275. int retval = 0;
  276. xhci_dbg(xhci, "xhci_init\n");
  277. spin_lock_init(&xhci->lock);
  278. if (link_quirk) {
  279. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  280. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  281. } else {
  282. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  283. }
  284. retval = xhci_mem_init(xhci, GFP_KERNEL);
  285. xhci_dbg(xhci, "Finished xhci_init\n");
  286. return retval;
  287. }
  288. /*-------------------------------------------------------------------------*/
  289. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  290. static void xhci_event_ring_work(unsigned long arg)
  291. {
  292. unsigned long flags;
  293. int temp;
  294. u64 temp_64;
  295. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  296. int i, j;
  297. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  298. spin_lock_irqsave(&xhci->lock, flags);
  299. temp = xhci_readl(xhci, &xhci->op_regs->status);
  300. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  301. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  302. xhci_dbg(xhci, "HW died, polling stopped.\n");
  303. spin_unlock_irqrestore(&xhci->lock, flags);
  304. return;
  305. }
  306. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  307. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  308. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  309. xhci->error_bitmask = 0;
  310. xhci_dbg(xhci, "Event ring:\n");
  311. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  312. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  313. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  314. temp_64 &= ~ERST_PTR_MASK;
  315. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  316. xhci_dbg(xhci, "Command ring:\n");
  317. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  318. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  319. xhci_dbg_cmd_ptrs(xhci);
  320. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  321. if (!xhci->devs[i])
  322. continue;
  323. for (j = 0; j < 31; ++j) {
  324. xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
  325. }
  326. }
  327. spin_unlock_irqrestore(&xhci->lock, flags);
  328. if (!xhci->zombie)
  329. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  330. else
  331. xhci_dbg(xhci, "Quit polling the event ring.\n");
  332. }
  333. #endif
  334. static int xhci_run_finished(struct xhci_hcd *xhci)
  335. {
  336. if (xhci_start(xhci)) {
  337. xhci_halt(xhci);
  338. return -ENODEV;
  339. }
  340. xhci->shared_hcd->state = HC_STATE_RUNNING;
  341. if (xhci->quirks & XHCI_NEC_HOST)
  342. xhci_ring_cmd_db(xhci);
  343. xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
  344. return 0;
  345. }
  346. /*
  347. * Start the HC after it was halted.
  348. *
  349. * This function is called by the USB core when the HC driver is added.
  350. * Its opposite is xhci_stop().
  351. *
  352. * xhci_init() must be called once before this function can be called.
  353. * Reset the HC, enable device slot contexts, program DCBAAP, and
  354. * set command ring pointer and event ring pointer.
  355. *
  356. * Setup MSI-X vectors and enable interrupts.
  357. */
  358. int xhci_run(struct usb_hcd *hcd)
  359. {
  360. u32 temp;
  361. u64 temp_64;
  362. u32 ret;
  363. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  364. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  365. /* Start the xHCI host controller running only after the USB 2.0 roothub
  366. * is setup.
  367. */
  368. hcd->uses_new_polling = 1;
  369. if (!usb_hcd_is_primary_hcd(hcd))
  370. return xhci_run_finished(xhci);
  371. xhci_dbg(xhci, "xhci_run\n");
  372. /* unregister the legacy interrupt */
  373. if (hcd->irq)
  374. free_irq(hcd->irq, hcd);
  375. hcd->irq = -1;
  376. ret = xhci_setup_msix(xhci);
  377. if (ret)
  378. /* fall back to msi*/
  379. ret = xhci_setup_msi(xhci);
  380. if (ret) {
  381. /* fall back to legacy interrupt*/
  382. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  383. hcd->irq_descr, hcd);
  384. if (ret) {
  385. xhci_err(xhci, "request interrupt %d failed\n",
  386. pdev->irq);
  387. return ret;
  388. }
  389. hcd->irq = pdev->irq;
  390. }
  391. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  392. init_timer(&xhci->event_ring_timer);
  393. xhci->event_ring_timer.data = (unsigned long) xhci;
  394. xhci->event_ring_timer.function = xhci_event_ring_work;
  395. /* Poll the event ring */
  396. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  397. xhci->zombie = 0;
  398. xhci_dbg(xhci, "Setting event ring polling timer\n");
  399. add_timer(&xhci->event_ring_timer);
  400. #endif
  401. xhci_dbg(xhci, "Command ring memory map follows:\n");
  402. xhci_debug_ring(xhci, xhci->cmd_ring);
  403. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  404. xhci_dbg_cmd_ptrs(xhci);
  405. xhci_dbg(xhci, "ERST memory map follows:\n");
  406. xhci_dbg_erst(xhci, &xhci->erst);
  407. xhci_dbg(xhci, "Event ring:\n");
  408. xhci_debug_ring(xhci, xhci->event_ring);
  409. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  410. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  411. temp_64 &= ~ERST_PTR_MASK;
  412. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  413. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  414. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  415. temp &= ~ER_IRQ_INTERVAL_MASK;
  416. temp |= (u32) 160;
  417. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  418. /* Set the HCD state before we enable the irqs */
  419. temp = xhci_readl(xhci, &xhci->op_regs->command);
  420. temp |= (CMD_EIE);
  421. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  422. temp);
  423. xhci_writel(xhci, temp, &xhci->op_regs->command);
  424. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  425. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  426. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  427. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  428. &xhci->ir_set->irq_pending);
  429. xhci_print_ir_set(xhci, 0);
  430. if (xhci->quirks & XHCI_NEC_HOST)
  431. xhci_queue_vendor_command(xhci, 0, 0, 0,
  432. TRB_TYPE(TRB_NEC_GET_FW));
  433. xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
  434. return 0;
  435. }
  436. static void xhci_only_stop_hcd(struct usb_hcd *hcd)
  437. {
  438. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  439. spin_lock_irq(&xhci->lock);
  440. xhci_halt(xhci);
  441. /* The shared_hcd is going to be deallocated shortly (the USB core only
  442. * calls this function when allocation fails in usb_add_hcd(), or
  443. * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
  444. */
  445. xhci->shared_hcd = NULL;
  446. spin_unlock_irq(&xhci->lock);
  447. }
  448. /*
  449. * Stop xHCI driver.
  450. *
  451. * This function is called by the USB core when the HC driver is removed.
  452. * Its opposite is xhci_run().
  453. *
  454. * Disable device contexts, disable IRQs, and quiesce the HC.
  455. * Reset the HC, finish any completed transactions, and cleanup memory.
  456. */
  457. void xhci_stop(struct usb_hcd *hcd)
  458. {
  459. u32 temp;
  460. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  461. if (!usb_hcd_is_primary_hcd(hcd)) {
  462. xhci_only_stop_hcd(xhci->shared_hcd);
  463. return;
  464. }
  465. spin_lock_irq(&xhci->lock);
  466. /* Make sure the xHC is halted for a USB3 roothub
  467. * (xhci_stop() could be called as part of failed init).
  468. */
  469. xhci_halt(xhci);
  470. xhci_reset(xhci);
  471. spin_unlock_irq(&xhci->lock);
  472. xhci_cleanup_msix(xhci);
  473. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  474. /* Tell the event ring poll function not to reschedule */
  475. xhci->zombie = 1;
  476. del_timer_sync(&xhci->event_ring_timer);
  477. #endif
  478. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  479. usb_amd_dev_put();
  480. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  481. temp = xhci_readl(xhci, &xhci->op_regs->status);
  482. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  483. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  484. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  485. &xhci->ir_set->irq_pending);
  486. xhci_print_ir_set(xhci, 0);
  487. xhci_dbg(xhci, "cleaning up memory\n");
  488. xhci_mem_cleanup(xhci);
  489. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  490. xhci_readl(xhci, &xhci->op_regs->status));
  491. }
  492. /*
  493. * Shutdown HC (not bus-specific)
  494. *
  495. * This is called when the machine is rebooting or halting. We assume that the
  496. * machine will be powered off, and the HC's internal state will be reset.
  497. * Don't bother to free memory.
  498. *
  499. * This will only ever be called with the main usb_hcd (the USB3 roothub).
  500. */
  501. void xhci_shutdown(struct usb_hcd *hcd)
  502. {
  503. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  504. spin_lock_irq(&xhci->lock);
  505. xhci_halt(xhci);
  506. spin_unlock_irq(&xhci->lock);
  507. xhci_cleanup_msix(xhci);
  508. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  509. xhci_readl(xhci, &xhci->op_regs->status));
  510. }
  511. #ifdef CONFIG_PM
  512. static void xhci_save_registers(struct xhci_hcd *xhci)
  513. {
  514. xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
  515. xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
  516. xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  517. xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
  518. xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  519. xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
  520. xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
  521. xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
  522. xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  523. }
  524. static void xhci_restore_registers(struct xhci_hcd *xhci)
  525. {
  526. xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
  527. xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
  528. xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
  529. xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
  530. xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
  531. xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
  532. xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
  533. xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
  534. }
  535. static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
  536. {
  537. u64 val_64;
  538. /* step 2: initialize command ring buffer */
  539. val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
  540. val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
  541. (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  542. xhci->cmd_ring->dequeue) &
  543. (u64) ~CMD_RING_RSVD_BITS) |
  544. xhci->cmd_ring->cycle_state;
  545. xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
  546. (long unsigned long) val_64);
  547. xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
  548. }
  549. /*
  550. * The whole command ring must be cleared to zero when we suspend the host.
  551. *
  552. * The host doesn't save the command ring pointer in the suspend well, so we
  553. * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
  554. * aligned, because of the reserved bits in the command ring dequeue pointer
  555. * register. Therefore, we can't just set the dequeue pointer back in the
  556. * middle of the ring (TRBs are 16-byte aligned).
  557. */
  558. static void xhci_clear_command_ring(struct xhci_hcd *xhci)
  559. {
  560. struct xhci_ring *ring;
  561. struct xhci_segment *seg;
  562. ring = xhci->cmd_ring;
  563. seg = ring->deq_seg;
  564. do {
  565. memset(seg->trbs, 0, SEGMENT_SIZE);
  566. seg = seg->next;
  567. } while (seg != ring->deq_seg);
  568. /* Reset the software enqueue and dequeue pointers */
  569. ring->deq_seg = ring->first_seg;
  570. ring->dequeue = ring->first_seg->trbs;
  571. ring->enq_seg = ring->deq_seg;
  572. ring->enqueue = ring->dequeue;
  573. /*
  574. * Ring is now zeroed, so the HW should look for change of ownership
  575. * when the cycle bit is set to 1.
  576. */
  577. ring->cycle_state = 1;
  578. /*
  579. * Reset the hardware dequeue pointer.
  580. * Yes, this will need to be re-written after resume, but we're paranoid
  581. * and want to make sure the hardware doesn't access bogus memory
  582. * because, say, the BIOS or an SMI started the host without changing
  583. * the command ring pointers.
  584. */
  585. xhci_set_cmd_ring_deq(xhci);
  586. }
  587. /*
  588. * Stop HC (not bus-specific)
  589. *
  590. * This is called when the machine transition into S3/S4 mode.
  591. *
  592. */
  593. int xhci_suspend(struct xhci_hcd *xhci)
  594. {
  595. int rc = 0;
  596. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  597. u32 command;
  598. int i;
  599. spin_lock_irq(&xhci->lock);
  600. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  601. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  602. /* step 1: stop endpoint */
  603. /* skipped assuming that port suspend has done */
  604. /* step 2: clear Run/Stop bit */
  605. command = xhci_readl(xhci, &xhci->op_regs->command);
  606. command &= ~CMD_RUN;
  607. xhci_writel(xhci, command, &xhci->op_regs->command);
  608. if (handshake(xhci, &xhci->op_regs->status,
  609. STS_HALT, STS_HALT, 100*100)) {
  610. xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
  611. spin_unlock_irq(&xhci->lock);
  612. return -ETIMEDOUT;
  613. }
  614. xhci_clear_command_ring(xhci);
  615. /* step 3: save registers */
  616. xhci_save_registers(xhci);
  617. /* step 4: set CSS flag */
  618. command = xhci_readl(xhci, &xhci->op_regs->command);
  619. command |= CMD_CSS;
  620. xhci_writel(xhci, command, &xhci->op_regs->command);
  621. if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
  622. xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
  623. spin_unlock_irq(&xhci->lock);
  624. return -ETIMEDOUT;
  625. }
  626. spin_unlock_irq(&xhci->lock);
  627. /* step 5: remove core well power */
  628. /* synchronize irq when using MSI-X */
  629. if (xhci->msix_entries) {
  630. for (i = 0; i < xhci->msix_count; i++)
  631. synchronize_irq(xhci->msix_entries[i].vector);
  632. }
  633. return rc;
  634. }
  635. /*
  636. * start xHC (not bus-specific)
  637. *
  638. * This is called when the machine transition from S3/S4 mode.
  639. *
  640. */
  641. int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
  642. {
  643. u32 command, temp = 0;
  644. struct usb_hcd *hcd = xhci_to_hcd(xhci);
  645. struct usb_hcd *secondary_hcd;
  646. int retval;
  647. /* Wait a bit if either of the roothubs need to settle from the
  648. * transition into bus suspend.
  649. */
  650. if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
  651. time_before(jiffies,
  652. xhci->bus_state[1].next_statechange))
  653. msleep(100);
  654. spin_lock_irq(&xhci->lock);
  655. if (!hibernated) {
  656. /* step 1: restore register */
  657. xhci_restore_registers(xhci);
  658. /* step 2: initialize command ring buffer */
  659. xhci_set_cmd_ring_deq(xhci);
  660. /* step 3: restore state and start state*/
  661. /* step 3: set CRS flag */
  662. command = xhci_readl(xhci, &xhci->op_regs->command);
  663. command |= CMD_CRS;
  664. xhci_writel(xhci, command, &xhci->op_regs->command);
  665. if (handshake(xhci, &xhci->op_regs->status,
  666. STS_RESTORE, 0, 10*100)) {
  667. xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
  668. spin_unlock_irq(&xhci->lock);
  669. return -ETIMEDOUT;
  670. }
  671. temp = xhci_readl(xhci, &xhci->op_regs->status);
  672. }
  673. /* If restore operation fails, re-initialize the HC during resume */
  674. if ((temp & STS_SRE) || hibernated) {
  675. /* Let the USB core know _both_ roothubs lost power. */
  676. usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
  677. usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
  678. xhci_dbg(xhci, "Stop HCD\n");
  679. xhci_halt(xhci);
  680. xhci_reset(xhci);
  681. spin_unlock_irq(&xhci->lock);
  682. xhci_cleanup_msix(xhci);
  683. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  684. /* Tell the event ring poll function not to reschedule */
  685. xhci->zombie = 1;
  686. del_timer_sync(&xhci->event_ring_timer);
  687. #endif
  688. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  689. temp = xhci_readl(xhci, &xhci->op_regs->status);
  690. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  691. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  692. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  693. &xhci->ir_set->irq_pending);
  694. xhci_print_ir_set(xhci, 0);
  695. xhci_dbg(xhci, "cleaning up memory\n");
  696. xhci_mem_cleanup(xhci);
  697. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  698. xhci_readl(xhci, &xhci->op_regs->status));
  699. /* USB core calls the PCI reinit and start functions twice:
  700. * first with the primary HCD, and then with the secondary HCD.
  701. * If we don't do the same, the host will never be started.
  702. */
  703. if (!usb_hcd_is_primary_hcd(hcd))
  704. secondary_hcd = hcd;
  705. else
  706. secondary_hcd = xhci->shared_hcd;
  707. xhci_dbg(xhci, "Initialize the xhci_hcd\n");
  708. retval = xhci_init(hcd->primary_hcd);
  709. if (retval)
  710. return retval;
  711. xhci_dbg(xhci, "Start the primary HCD\n");
  712. retval = xhci_run(hcd->primary_hcd);
  713. if (retval)
  714. goto failed_restart;
  715. xhci_dbg(xhci, "Start the secondary HCD\n");
  716. retval = xhci_run(secondary_hcd);
  717. if (!retval) {
  718. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  719. set_bit(HCD_FLAG_HW_ACCESSIBLE,
  720. &xhci->shared_hcd->flags);
  721. }
  722. failed_restart:
  723. hcd->state = HC_STATE_SUSPENDED;
  724. xhci->shared_hcd->state = HC_STATE_SUSPENDED;
  725. return retval;
  726. }
  727. /* step 4: set Run/Stop bit */
  728. command = xhci_readl(xhci, &xhci->op_regs->command);
  729. command |= CMD_RUN;
  730. xhci_writel(xhci, command, &xhci->op_regs->command);
  731. handshake(xhci, &xhci->op_regs->status, STS_HALT,
  732. 0, 250 * 1000);
  733. /* step 5: walk topology and initialize portsc,
  734. * portpmsc and portli
  735. */
  736. /* this is done in bus_resume */
  737. /* step 6: restart each of the previously
  738. * Running endpoints by ringing their doorbells
  739. */
  740. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  741. set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
  742. spin_unlock_irq(&xhci->lock);
  743. return 0;
  744. }
  745. #endif /* CONFIG_PM */
  746. /*-------------------------------------------------------------------------*/
  747. /**
  748. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  749. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  750. * value to right shift 1 for the bitmask.
  751. *
  752. * Index = (epnum * 2) + direction - 1,
  753. * where direction = 0 for OUT, 1 for IN.
  754. * For control endpoints, the IN index is used (OUT index is unused), so
  755. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  756. */
  757. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  758. {
  759. unsigned int index;
  760. if (usb_endpoint_xfer_control(desc))
  761. index = (unsigned int) (usb_endpoint_num(desc)*2);
  762. else
  763. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  764. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  765. return index;
  766. }
  767. /* Find the flag for this endpoint (for use in the control context). Use the
  768. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  769. * bit 1, etc.
  770. */
  771. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  772. {
  773. return 1 << (xhci_get_endpoint_index(desc) + 1);
  774. }
  775. /* Find the flag for this endpoint (for use in the control context). Use the
  776. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  777. * bit 1, etc.
  778. */
  779. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  780. {
  781. return 1 << (ep_index + 1);
  782. }
  783. /* Compute the last valid endpoint context index. Basically, this is the
  784. * endpoint index plus one. For slot contexts with more than valid endpoint,
  785. * we find the most significant bit set in the added contexts flags.
  786. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  787. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  788. */
  789. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  790. {
  791. return fls(added_ctxs) - 1;
  792. }
  793. /* Returns 1 if the arguments are OK;
  794. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  795. */
  796. static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  797. struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
  798. const char *func) {
  799. struct xhci_hcd *xhci;
  800. struct xhci_virt_device *virt_dev;
  801. if (!hcd || (check_ep && !ep) || !udev) {
  802. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  803. func);
  804. return -EINVAL;
  805. }
  806. if (!udev->parent) {
  807. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  808. func);
  809. return 0;
  810. }
  811. if (check_virt_dev) {
  812. xhci = hcd_to_xhci(hcd);
  813. if (!udev->slot_id || !xhci->devs
  814. || !xhci->devs[udev->slot_id]) {
  815. printk(KERN_DEBUG "xHCI %s called with unaddressed "
  816. "device\n", func);
  817. return -EINVAL;
  818. }
  819. virt_dev = xhci->devs[udev->slot_id];
  820. if (virt_dev->udev != udev) {
  821. printk(KERN_DEBUG "xHCI %s called with udev and "
  822. "virt_dev does not match\n", func);
  823. return -EINVAL;
  824. }
  825. }
  826. return 1;
  827. }
  828. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  829. struct usb_device *udev, struct xhci_command *command,
  830. bool ctx_change, bool must_succeed);
  831. /*
  832. * Full speed devices may have a max packet size greater than 8 bytes, but the
  833. * USB core doesn't know that until it reads the first 8 bytes of the
  834. * descriptor. If the usb_device's max packet size changes after that point,
  835. * we need to issue an evaluate context command and wait on it.
  836. */
  837. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  838. unsigned int ep_index, struct urb *urb)
  839. {
  840. struct xhci_container_ctx *in_ctx;
  841. struct xhci_container_ctx *out_ctx;
  842. struct xhci_input_control_ctx *ctrl_ctx;
  843. struct xhci_ep_ctx *ep_ctx;
  844. int max_packet_size;
  845. int hw_max_packet_size;
  846. int ret = 0;
  847. out_ctx = xhci->devs[slot_id]->out_ctx;
  848. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  849. hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
  850. max_packet_size = le16_to_cpu(urb->dev->ep0.desc.wMaxPacketSize);
  851. if (hw_max_packet_size != max_packet_size) {
  852. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  853. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  854. max_packet_size);
  855. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  856. hw_max_packet_size);
  857. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  858. /* Set up the modified control endpoint 0 */
  859. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  860. xhci->devs[slot_id]->out_ctx, ep_index);
  861. in_ctx = xhci->devs[slot_id]->in_ctx;
  862. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  863. ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
  864. ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
  865. /* Set up the input context flags for the command */
  866. /* FIXME: This won't work if a non-default control endpoint
  867. * changes max packet sizes.
  868. */
  869. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  870. ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
  871. ctrl_ctx->drop_flags = 0;
  872. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  873. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  874. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  875. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  876. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  877. true, false);
  878. /* Clean up the input context for later use by bandwidth
  879. * functions.
  880. */
  881. ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
  882. }
  883. return ret;
  884. }
  885. /*
  886. * non-error returns are a promise to giveback() the urb later
  887. * we drop ownership so next owner (or urb unlink) can get it
  888. */
  889. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  890. {
  891. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  892. unsigned long flags;
  893. int ret = 0;
  894. unsigned int slot_id, ep_index;
  895. struct urb_priv *urb_priv;
  896. int size, i;
  897. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
  898. true, true, __func__) <= 0)
  899. return -EINVAL;
  900. slot_id = urb->dev->slot_id;
  901. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  902. if (!HCD_HW_ACCESSIBLE(hcd)) {
  903. if (!in_interrupt())
  904. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  905. ret = -ESHUTDOWN;
  906. goto exit;
  907. }
  908. if (usb_endpoint_xfer_isoc(&urb->ep->desc))
  909. size = urb->number_of_packets;
  910. else
  911. size = 1;
  912. urb_priv = kzalloc(sizeof(struct urb_priv) +
  913. size * sizeof(struct xhci_td *), mem_flags);
  914. if (!urb_priv)
  915. return -ENOMEM;
  916. for (i = 0; i < size; i++) {
  917. urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
  918. if (!urb_priv->td[i]) {
  919. urb_priv->length = i;
  920. xhci_urb_free_priv(xhci, urb_priv);
  921. return -ENOMEM;
  922. }
  923. }
  924. urb_priv->length = size;
  925. urb_priv->td_cnt = 0;
  926. urb->hcpriv = urb_priv;
  927. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  928. /* Check to see if the max packet size for the default control
  929. * endpoint changed during FS device enumeration
  930. */
  931. if (urb->dev->speed == USB_SPEED_FULL) {
  932. ret = xhci_check_maxpacket(xhci, slot_id,
  933. ep_index, urb);
  934. if (ret < 0)
  935. return ret;
  936. }
  937. /* We have a spinlock and interrupts disabled, so we must pass
  938. * atomic context to this function, which may allocate memory.
  939. */
  940. spin_lock_irqsave(&xhci->lock, flags);
  941. if (xhci->xhc_state & XHCI_STATE_DYING)
  942. goto dying;
  943. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  944. slot_id, ep_index);
  945. spin_unlock_irqrestore(&xhci->lock, flags);
  946. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  947. spin_lock_irqsave(&xhci->lock, flags);
  948. if (xhci->xhc_state & XHCI_STATE_DYING)
  949. goto dying;
  950. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  951. EP_GETTING_STREAMS) {
  952. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  953. "is transitioning to using streams.\n");
  954. ret = -EINVAL;
  955. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  956. EP_GETTING_NO_STREAMS) {
  957. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  958. "is transitioning to "
  959. "not having streams.\n");
  960. ret = -EINVAL;
  961. } else {
  962. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  963. slot_id, ep_index);
  964. }
  965. spin_unlock_irqrestore(&xhci->lock, flags);
  966. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  967. spin_lock_irqsave(&xhci->lock, flags);
  968. if (xhci->xhc_state & XHCI_STATE_DYING)
  969. goto dying;
  970. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  971. slot_id, ep_index);
  972. spin_unlock_irqrestore(&xhci->lock, flags);
  973. } else {
  974. spin_lock_irqsave(&xhci->lock, flags);
  975. if (xhci->xhc_state & XHCI_STATE_DYING)
  976. goto dying;
  977. ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
  978. slot_id, ep_index);
  979. spin_unlock_irqrestore(&xhci->lock, flags);
  980. }
  981. exit:
  982. return ret;
  983. dying:
  984. xhci_urb_free_priv(xhci, urb_priv);
  985. urb->hcpriv = NULL;
  986. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  987. "non-responsive xHCI host.\n",
  988. urb->ep->desc.bEndpointAddress, urb);
  989. spin_unlock_irqrestore(&xhci->lock, flags);
  990. return -ESHUTDOWN;
  991. }
  992. /* Get the right ring for the given URB.
  993. * If the endpoint supports streams, boundary check the URB's stream ID.
  994. * If the endpoint doesn't support streams, return the singular endpoint ring.
  995. */
  996. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  997. struct urb *urb)
  998. {
  999. unsigned int slot_id;
  1000. unsigned int ep_index;
  1001. unsigned int stream_id;
  1002. struct xhci_virt_ep *ep;
  1003. slot_id = urb->dev->slot_id;
  1004. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1005. stream_id = urb->stream_id;
  1006. ep = &xhci->devs[slot_id]->eps[ep_index];
  1007. /* Common case: no streams */
  1008. if (!(ep->ep_state & EP_HAS_STREAMS))
  1009. return ep->ring;
  1010. if (stream_id == 0) {
  1011. xhci_warn(xhci,
  1012. "WARN: Slot ID %u, ep index %u has streams, "
  1013. "but URB has no stream ID.\n",
  1014. slot_id, ep_index);
  1015. return NULL;
  1016. }
  1017. if (stream_id < ep->stream_info->num_streams)
  1018. return ep->stream_info->stream_rings[stream_id];
  1019. xhci_warn(xhci,
  1020. "WARN: Slot ID %u, ep index %u has "
  1021. "stream IDs 1 to %u allocated, "
  1022. "but stream ID %u is requested.\n",
  1023. slot_id, ep_index,
  1024. ep->stream_info->num_streams - 1,
  1025. stream_id);
  1026. return NULL;
  1027. }
  1028. /*
  1029. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  1030. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  1031. * should pick up where it left off in the TD, unless a Set Transfer Ring
  1032. * Dequeue Pointer is issued.
  1033. *
  1034. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  1035. * the ring. Since the ring is a contiguous structure, they can't be physically
  1036. * removed. Instead, there are two options:
  1037. *
  1038. * 1) If the HC is in the middle of processing the URB to be canceled, we
  1039. * simply move the ring's dequeue pointer past those TRBs using the Set
  1040. * Transfer Ring Dequeue Pointer command. This will be the common case,
  1041. * when drivers timeout on the last submitted URB and attempt to cancel.
  1042. *
  1043. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  1044. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  1045. * HC will need to invalidate the any TRBs it has cached after the stop
  1046. * endpoint command, as noted in the xHCI 0.95 errata.
  1047. *
  1048. * 3) The TD may have completed by the time the Stop Endpoint Command
  1049. * completes, so software needs to handle that case too.
  1050. *
  1051. * This function should protect against the TD enqueueing code ringing the
  1052. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  1053. * It also needs to account for multiple cancellations on happening at the same
  1054. * time for the same endpoint.
  1055. *
  1056. * Note that this function can be called in any context, or so says
  1057. * usb_hcd_unlink_urb()
  1058. */
  1059. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  1060. {
  1061. unsigned long flags;
  1062. int ret, i;
  1063. u32 temp;
  1064. struct xhci_hcd *xhci;
  1065. struct urb_priv *urb_priv;
  1066. struct xhci_td *td;
  1067. unsigned int ep_index;
  1068. struct xhci_ring *ep_ring;
  1069. struct xhci_virt_ep *ep;
  1070. xhci = hcd_to_xhci(hcd);
  1071. spin_lock_irqsave(&xhci->lock, flags);
  1072. /* Make sure the URB hasn't completed or been unlinked already */
  1073. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  1074. if (ret || !urb->hcpriv)
  1075. goto done;
  1076. temp = xhci_readl(xhci, &xhci->op_regs->status);
  1077. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
  1078. xhci_dbg(xhci, "HW died, freeing TD.\n");
  1079. urb_priv = urb->hcpriv;
  1080. usb_hcd_unlink_urb_from_ep(hcd, urb);
  1081. spin_unlock_irqrestore(&xhci->lock, flags);
  1082. usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
  1083. xhci_urb_free_priv(xhci, urb_priv);
  1084. return ret;
  1085. }
  1086. if (xhci->xhc_state & XHCI_STATE_DYING) {
  1087. xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
  1088. "non-responsive xHCI host.\n",
  1089. urb->ep->desc.bEndpointAddress, urb);
  1090. /* Let the stop endpoint command watchdog timer (which set this
  1091. * state) finish cleaning up the endpoint TD lists. We must
  1092. * have caught it in the middle of dropping a lock and giving
  1093. * back an URB.
  1094. */
  1095. goto done;
  1096. }
  1097. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  1098. xhci_dbg(xhci, "Event ring:\n");
  1099. xhci_debug_ring(xhci, xhci->event_ring);
  1100. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  1101. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  1102. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  1103. if (!ep_ring) {
  1104. ret = -EINVAL;
  1105. goto done;
  1106. }
  1107. xhci_dbg(xhci, "Endpoint ring:\n");
  1108. xhci_debug_ring(xhci, ep_ring);
  1109. urb_priv = urb->hcpriv;
  1110. for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
  1111. td = urb_priv->td[i];
  1112. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  1113. }
  1114. /* Queue a stop endpoint command, but only if this is
  1115. * the first cancellation to be handled.
  1116. */
  1117. if (!(ep->ep_state & EP_HALT_PENDING)) {
  1118. ep->ep_state |= EP_HALT_PENDING;
  1119. ep->stop_cmds_pending++;
  1120. ep->stop_cmd_timer.expires = jiffies +
  1121. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  1122. add_timer(&ep->stop_cmd_timer);
  1123. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
  1124. xhci_ring_cmd_db(xhci);
  1125. }
  1126. done:
  1127. spin_unlock_irqrestore(&xhci->lock, flags);
  1128. return ret;
  1129. }
  1130. /* Drop an endpoint from a new bandwidth configuration for this device.
  1131. * Only one call to this function is allowed per endpoint before
  1132. * check_bandwidth() or reset_bandwidth() must be called.
  1133. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1134. * add the endpoint to the schedule with possibly new parameters denoted by a
  1135. * different endpoint descriptor in usb_host_endpoint.
  1136. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1137. * not allowed.
  1138. *
  1139. * The USB core will not allow URBs to be queued to an endpoint that is being
  1140. * disabled, so there's no need for mutual exclusion to protect
  1141. * the xhci->devs[slot_id] structure.
  1142. */
  1143. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1144. struct usb_host_endpoint *ep)
  1145. {
  1146. struct xhci_hcd *xhci;
  1147. struct xhci_container_ctx *in_ctx, *out_ctx;
  1148. struct xhci_input_control_ctx *ctrl_ctx;
  1149. struct xhci_slot_ctx *slot_ctx;
  1150. unsigned int last_ctx;
  1151. unsigned int ep_index;
  1152. struct xhci_ep_ctx *ep_ctx;
  1153. u32 drop_flag;
  1154. u32 new_add_flags, new_drop_flags, new_slot_info;
  1155. int ret;
  1156. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1157. if (ret <= 0)
  1158. return ret;
  1159. xhci = hcd_to_xhci(hcd);
  1160. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1161. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  1162. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  1163. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  1164. __func__, drop_flag);
  1165. return 0;
  1166. }
  1167. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1168. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1169. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1170. ep_index = xhci_get_endpoint_index(&ep->desc);
  1171. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1172. /* If the HC already knows the endpoint is disabled,
  1173. * or the HCD has noted it is disabled, ignore this request
  1174. */
  1175. if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  1176. EP_STATE_DISABLED ||
  1177. le32_to_cpu(ctrl_ctx->drop_flags) &
  1178. xhci_get_endpoint_flag(&ep->desc)) {
  1179. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  1180. __func__, ep);
  1181. return 0;
  1182. }
  1183. ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
  1184. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1185. ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
  1186. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1187. last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
  1188. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1189. /* Update the last valid endpoint context, if we deleted the last one */
  1190. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
  1191. LAST_CTX(last_ctx)) {
  1192. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1193. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1194. }
  1195. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1196. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  1197. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1198. (unsigned int) ep->desc.bEndpointAddress,
  1199. udev->slot_id,
  1200. (unsigned int) new_drop_flags,
  1201. (unsigned int) new_add_flags,
  1202. (unsigned int) new_slot_info);
  1203. return 0;
  1204. }
  1205. /* Add an endpoint to a new possible bandwidth configuration for this device.
  1206. * Only one call to this function is allowed per endpoint before
  1207. * check_bandwidth() or reset_bandwidth() must be called.
  1208. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  1209. * add the endpoint to the schedule with possibly new parameters denoted by a
  1210. * different endpoint descriptor in usb_host_endpoint.
  1211. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  1212. * not allowed.
  1213. *
  1214. * The USB core will not allow URBs to be queued to an endpoint until the
  1215. * configuration or alt setting is installed in the device, so there's no need
  1216. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  1217. */
  1218. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  1219. struct usb_host_endpoint *ep)
  1220. {
  1221. struct xhci_hcd *xhci;
  1222. struct xhci_container_ctx *in_ctx, *out_ctx;
  1223. unsigned int ep_index;
  1224. struct xhci_ep_ctx *ep_ctx;
  1225. struct xhci_slot_ctx *slot_ctx;
  1226. struct xhci_input_control_ctx *ctrl_ctx;
  1227. u32 added_ctxs;
  1228. unsigned int last_ctx;
  1229. u32 new_add_flags, new_drop_flags, new_slot_info;
  1230. int ret = 0;
  1231. ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
  1232. if (ret <= 0) {
  1233. /* So we won't queue a reset ep command for a root hub */
  1234. ep->hcpriv = NULL;
  1235. return ret;
  1236. }
  1237. xhci = hcd_to_xhci(hcd);
  1238. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  1239. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  1240. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  1241. /* FIXME when we have to issue an evaluate endpoint command to
  1242. * deal with ep0 max packet size changing once we get the
  1243. * descriptors
  1244. */
  1245. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  1246. __func__, added_ctxs);
  1247. return 0;
  1248. }
  1249. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1250. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1251. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1252. ep_index = xhci_get_endpoint_index(&ep->desc);
  1253. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1254. /* If the HCD has already noted the endpoint is enabled,
  1255. * ignore this request.
  1256. */
  1257. if (le32_to_cpu(ctrl_ctx->add_flags) &
  1258. xhci_get_endpoint_flag(&ep->desc)) {
  1259. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1260. __func__, ep);
  1261. return 0;
  1262. }
  1263. /*
  1264. * Configuration and alternate setting changes must be done in
  1265. * process context, not interrupt context (or so documenation
  1266. * for usb_set_interface() and usb_set_configuration() claim).
  1267. */
  1268. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  1269. udev, ep, GFP_NOIO) < 0) {
  1270. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1271. __func__, ep->desc.bEndpointAddress);
  1272. return -ENOMEM;
  1273. }
  1274. ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
  1275. new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
  1276. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1277. * xHC hasn't been notified yet through the check_bandwidth() call,
  1278. * this re-adds a new state for the endpoint from the new endpoint
  1279. * descriptors. We must drop and re-add this endpoint, so we leave the
  1280. * drop flags alone.
  1281. */
  1282. new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
  1283. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1284. /* Update the last valid endpoint context, if we just added one past */
  1285. if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
  1286. LAST_CTX(last_ctx)) {
  1287. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1288. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
  1289. }
  1290. new_slot_info = le32_to_cpu(slot_ctx->dev_info);
  1291. /* Store the usb_device pointer for later use */
  1292. ep->hcpriv = udev;
  1293. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1294. (unsigned int) ep->desc.bEndpointAddress,
  1295. udev->slot_id,
  1296. (unsigned int) new_drop_flags,
  1297. (unsigned int) new_add_flags,
  1298. (unsigned int) new_slot_info);
  1299. return 0;
  1300. }
  1301. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1302. {
  1303. struct xhci_input_control_ctx *ctrl_ctx;
  1304. struct xhci_ep_ctx *ep_ctx;
  1305. struct xhci_slot_ctx *slot_ctx;
  1306. int i;
  1307. /* When a device's add flag and drop flag are zero, any subsequent
  1308. * configure endpoint command will leave that endpoint's state
  1309. * untouched. Make sure we don't leave any old state in the input
  1310. * endpoint contexts.
  1311. */
  1312. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1313. ctrl_ctx->drop_flags = 0;
  1314. ctrl_ctx->add_flags = 0;
  1315. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1316. slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
  1317. /* Endpoint 0 is always valid */
  1318. slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
  1319. for (i = 1; i < 31; ++i) {
  1320. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1321. ep_ctx->ep_info = 0;
  1322. ep_ctx->ep_info2 = 0;
  1323. ep_ctx->deq = 0;
  1324. ep_ctx->tx_info = 0;
  1325. }
  1326. }
  1327. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1328. struct usb_device *udev, u32 *cmd_status)
  1329. {
  1330. int ret;
  1331. switch (*cmd_status) {
  1332. case COMP_ENOMEM:
  1333. dev_warn(&udev->dev, "Not enough host controller resources "
  1334. "for new device state.\n");
  1335. ret = -ENOMEM;
  1336. /* FIXME: can we allocate more resources for the HC? */
  1337. break;
  1338. case COMP_BW_ERR:
  1339. dev_warn(&udev->dev, "Not enough bandwidth "
  1340. "for new device state.\n");
  1341. ret = -ENOSPC;
  1342. /* FIXME: can we go back to the old state? */
  1343. break;
  1344. case COMP_TRB_ERR:
  1345. /* the HCD set up something wrong */
  1346. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1347. "add flag = 1, "
  1348. "and endpoint is not disabled.\n");
  1349. ret = -EINVAL;
  1350. break;
  1351. case COMP_SUCCESS:
  1352. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  1353. ret = 0;
  1354. break;
  1355. default:
  1356. xhci_err(xhci, "ERROR: unexpected command completion "
  1357. "code 0x%x.\n", *cmd_status);
  1358. ret = -EINVAL;
  1359. break;
  1360. }
  1361. return ret;
  1362. }
  1363. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1364. struct usb_device *udev, u32 *cmd_status)
  1365. {
  1366. int ret;
  1367. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1368. switch (*cmd_status) {
  1369. case COMP_EINVAL:
  1370. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1371. "context command.\n");
  1372. ret = -EINVAL;
  1373. break;
  1374. case COMP_EBADSLT:
  1375. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1376. "evaluate context command.\n");
  1377. case COMP_CTX_STATE:
  1378. dev_warn(&udev->dev, "WARN: invalid context state for "
  1379. "evaluate context command.\n");
  1380. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1381. ret = -EINVAL;
  1382. break;
  1383. case COMP_MEL_ERR:
  1384. /* Max Exit Latency too large error */
  1385. dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
  1386. ret = -EINVAL;
  1387. break;
  1388. case COMP_SUCCESS:
  1389. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  1390. ret = 0;
  1391. break;
  1392. default:
  1393. xhci_err(xhci, "ERROR: unexpected command completion "
  1394. "code 0x%x.\n", *cmd_status);
  1395. ret = -EINVAL;
  1396. break;
  1397. }
  1398. return ret;
  1399. }
  1400. /* Issue a configure endpoint command or evaluate context command
  1401. * and wait for it to finish.
  1402. */
  1403. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1404. struct usb_device *udev,
  1405. struct xhci_command *command,
  1406. bool ctx_change, bool must_succeed)
  1407. {
  1408. int ret;
  1409. int timeleft;
  1410. unsigned long flags;
  1411. struct xhci_container_ctx *in_ctx;
  1412. struct completion *cmd_completion;
  1413. u32 *cmd_status;
  1414. struct xhci_virt_device *virt_dev;
  1415. spin_lock_irqsave(&xhci->lock, flags);
  1416. virt_dev = xhci->devs[udev->slot_id];
  1417. if (command) {
  1418. in_ctx = command->in_ctx;
  1419. cmd_completion = command->completion;
  1420. cmd_status = &command->status;
  1421. command->command_trb = xhci->cmd_ring->enqueue;
  1422. /* Enqueue pointer can be left pointing to the link TRB,
  1423. * we must handle that
  1424. */
  1425. if ((le32_to_cpu(command->command_trb->link.control)
  1426. & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  1427. command->command_trb =
  1428. xhci->cmd_ring->enq_seg->next->trbs;
  1429. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1430. } else {
  1431. in_ctx = virt_dev->in_ctx;
  1432. cmd_completion = &virt_dev->cmd_completion;
  1433. cmd_status = &virt_dev->cmd_status;
  1434. }
  1435. init_completion(cmd_completion);
  1436. if (!ctx_change)
  1437. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1438. udev->slot_id, must_succeed);
  1439. else
  1440. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1441. udev->slot_id);
  1442. if (ret < 0) {
  1443. if (command)
  1444. list_del(&command->cmd_list);
  1445. spin_unlock_irqrestore(&xhci->lock, flags);
  1446. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1447. return -ENOMEM;
  1448. }
  1449. xhci_ring_cmd_db(xhci);
  1450. spin_unlock_irqrestore(&xhci->lock, flags);
  1451. /* Wait for the configure endpoint command to complete */
  1452. timeleft = wait_for_completion_interruptible_timeout(
  1453. cmd_completion,
  1454. USB_CTRL_SET_TIMEOUT);
  1455. if (timeleft <= 0) {
  1456. xhci_warn(xhci, "%s while waiting for %s command\n",
  1457. timeleft == 0 ? "Timeout" : "Signal",
  1458. ctx_change == 0 ?
  1459. "configure endpoint" :
  1460. "evaluate context");
  1461. /* FIXME cancel the configure endpoint command */
  1462. return -ETIME;
  1463. }
  1464. if (!ctx_change)
  1465. return xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1466. return xhci_evaluate_context_result(xhci, udev, cmd_status);
  1467. }
  1468. /* Called after one or more calls to xhci_add_endpoint() or
  1469. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1470. * to call xhci_reset_bandwidth().
  1471. *
  1472. * Since we are in the middle of changing either configuration or
  1473. * installing a new alt setting, the USB core won't allow URBs to be
  1474. * enqueued for any endpoint on the old config or interface. Nothing
  1475. * else should be touching the xhci->devs[slot_id] structure, so we
  1476. * don't need to take the xhci->lock for manipulating that.
  1477. */
  1478. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1479. {
  1480. int i;
  1481. int ret = 0;
  1482. struct xhci_hcd *xhci;
  1483. struct xhci_virt_device *virt_dev;
  1484. struct xhci_input_control_ctx *ctrl_ctx;
  1485. struct xhci_slot_ctx *slot_ctx;
  1486. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1487. if (ret <= 0)
  1488. return ret;
  1489. xhci = hcd_to_xhci(hcd);
  1490. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1491. virt_dev = xhci->devs[udev->slot_id];
  1492. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1493. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1494. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  1495. ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
  1496. ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
  1497. xhci_dbg(xhci, "New Input Control Context:\n");
  1498. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1499. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1500. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  1501. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1502. false, false);
  1503. if (ret) {
  1504. /* Callee should call reset_bandwidth() */
  1505. return ret;
  1506. }
  1507. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1508. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1509. LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
  1510. xhci_zero_in_ctx(xhci, virt_dev);
  1511. /* Install new rings and free or cache any old rings */
  1512. for (i = 1; i < 31; ++i) {
  1513. if (!virt_dev->eps[i].new_ring)
  1514. continue;
  1515. /* Only cache or free the old ring if it exists.
  1516. * It may not if this is the first add of an endpoint.
  1517. */
  1518. if (virt_dev->eps[i].ring) {
  1519. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1520. }
  1521. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1522. virt_dev->eps[i].new_ring = NULL;
  1523. }
  1524. return ret;
  1525. }
  1526. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1527. {
  1528. struct xhci_hcd *xhci;
  1529. struct xhci_virt_device *virt_dev;
  1530. int i, ret;
  1531. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  1532. if (ret <= 0)
  1533. return;
  1534. xhci = hcd_to_xhci(hcd);
  1535. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1536. virt_dev = xhci->devs[udev->slot_id];
  1537. /* Free any rings allocated for added endpoints */
  1538. for (i = 0; i < 31; ++i) {
  1539. if (virt_dev->eps[i].new_ring) {
  1540. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1541. virt_dev->eps[i].new_ring = NULL;
  1542. }
  1543. }
  1544. xhci_zero_in_ctx(xhci, virt_dev);
  1545. }
  1546. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1547. struct xhci_container_ctx *in_ctx,
  1548. struct xhci_container_ctx *out_ctx,
  1549. u32 add_flags, u32 drop_flags)
  1550. {
  1551. struct xhci_input_control_ctx *ctrl_ctx;
  1552. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1553. ctrl_ctx->add_flags = cpu_to_le32(add_flags);
  1554. ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
  1555. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1556. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  1557. xhci_dbg(xhci, "Input Context:\n");
  1558. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1559. }
  1560. static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1561. unsigned int slot_id, unsigned int ep_index,
  1562. struct xhci_dequeue_state *deq_state)
  1563. {
  1564. struct xhci_container_ctx *in_ctx;
  1565. struct xhci_ep_ctx *ep_ctx;
  1566. u32 added_ctxs;
  1567. dma_addr_t addr;
  1568. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1569. xhci->devs[slot_id]->out_ctx, ep_index);
  1570. in_ctx = xhci->devs[slot_id]->in_ctx;
  1571. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1572. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1573. deq_state->new_deq_ptr);
  1574. if (addr == 0) {
  1575. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1576. "reset ep command\n");
  1577. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1578. deq_state->new_deq_seg,
  1579. deq_state->new_deq_ptr);
  1580. return;
  1581. }
  1582. ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
  1583. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1584. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1585. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1586. }
  1587. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1588. struct usb_device *udev, unsigned int ep_index)
  1589. {
  1590. struct xhci_dequeue_state deq_state;
  1591. struct xhci_virt_ep *ep;
  1592. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1593. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1594. /* We need to move the HW's dequeue pointer past this TD,
  1595. * or it will attempt to resend it on the next doorbell ring.
  1596. */
  1597. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1598. ep_index, ep->stopped_stream, ep->stopped_td,
  1599. &deq_state);
  1600. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1601. * issue a configure endpoint command later.
  1602. */
  1603. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1604. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1605. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1606. ep_index, ep->stopped_stream, &deq_state);
  1607. } else {
  1608. /* Better hope no one uses the input context between now and the
  1609. * reset endpoint completion!
  1610. * XXX: No idea how this hardware will react when stream rings
  1611. * are enabled.
  1612. */
  1613. xhci_dbg(xhci, "Setting up input context for "
  1614. "configure endpoint command\n");
  1615. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1616. ep_index, &deq_state);
  1617. }
  1618. }
  1619. /* Deal with stalled endpoints. The core should have sent the control message
  1620. * to clear the halt condition. However, we need to make the xHCI hardware
  1621. * reset its sequence number, since a device will expect a sequence number of
  1622. * zero after the halt condition is cleared.
  1623. * Context: in_interrupt
  1624. */
  1625. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1626. struct usb_host_endpoint *ep)
  1627. {
  1628. struct xhci_hcd *xhci;
  1629. struct usb_device *udev;
  1630. unsigned int ep_index;
  1631. unsigned long flags;
  1632. int ret;
  1633. struct xhci_virt_ep *virt_ep;
  1634. xhci = hcd_to_xhci(hcd);
  1635. udev = (struct usb_device *) ep->hcpriv;
  1636. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1637. * with xhci_add_endpoint()
  1638. */
  1639. if (!ep->hcpriv)
  1640. return;
  1641. ep_index = xhci_get_endpoint_index(&ep->desc);
  1642. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1643. if (!virt_ep->stopped_td) {
  1644. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1645. ep->desc.bEndpointAddress);
  1646. return;
  1647. }
  1648. if (usb_endpoint_xfer_control(&ep->desc)) {
  1649. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1650. return;
  1651. }
  1652. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1653. spin_lock_irqsave(&xhci->lock, flags);
  1654. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1655. /*
  1656. * Can't change the ring dequeue pointer until it's transitioned to the
  1657. * stopped state, which is only upon a successful reset endpoint
  1658. * command. Better hope that last command worked!
  1659. */
  1660. if (!ret) {
  1661. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1662. kfree(virt_ep->stopped_td);
  1663. xhci_ring_cmd_db(xhci);
  1664. }
  1665. virt_ep->stopped_td = NULL;
  1666. virt_ep->stopped_trb = NULL;
  1667. virt_ep->stopped_stream = 0;
  1668. spin_unlock_irqrestore(&xhci->lock, flags);
  1669. if (ret)
  1670. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1671. }
  1672. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  1673. struct usb_device *udev, struct usb_host_endpoint *ep,
  1674. unsigned int slot_id)
  1675. {
  1676. int ret;
  1677. unsigned int ep_index;
  1678. unsigned int ep_state;
  1679. if (!ep)
  1680. return -EINVAL;
  1681. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
  1682. if (ret <= 0)
  1683. return -EINVAL;
  1684. if (ep->ss_ep_comp.bmAttributes == 0) {
  1685. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  1686. " descriptor for ep 0x%x does not support streams\n",
  1687. ep->desc.bEndpointAddress);
  1688. return -EINVAL;
  1689. }
  1690. ep_index = xhci_get_endpoint_index(&ep->desc);
  1691. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1692. if (ep_state & EP_HAS_STREAMS ||
  1693. ep_state & EP_GETTING_STREAMS) {
  1694. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  1695. "already has streams set up.\n",
  1696. ep->desc.bEndpointAddress);
  1697. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  1698. "dynamic stream context array reallocation.\n");
  1699. return -EINVAL;
  1700. }
  1701. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  1702. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  1703. "endpoint 0x%x; URBs are pending.\n",
  1704. ep->desc.bEndpointAddress);
  1705. return -EINVAL;
  1706. }
  1707. return 0;
  1708. }
  1709. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  1710. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  1711. {
  1712. unsigned int max_streams;
  1713. /* The stream context array size must be a power of two */
  1714. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  1715. /*
  1716. * Find out how many primary stream array entries the host controller
  1717. * supports. Later we may use secondary stream arrays (similar to 2nd
  1718. * level page entries), but that's an optional feature for xHCI host
  1719. * controllers. xHCs must support at least 4 stream IDs.
  1720. */
  1721. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  1722. if (*num_stream_ctxs > max_streams) {
  1723. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  1724. max_streams);
  1725. *num_stream_ctxs = max_streams;
  1726. *num_streams = max_streams;
  1727. }
  1728. }
  1729. /* Returns an error code if one of the endpoint already has streams.
  1730. * This does not change any data structures, it only checks and gathers
  1731. * information.
  1732. */
  1733. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  1734. struct usb_device *udev,
  1735. struct usb_host_endpoint **eps, unsigned int num_eps,
  1736. unsigned int *num_streams, u32 *changed_ep_bitmask)
  1737. {
  1738. unsigned int max_streams;
  1739. unsigned int endpoint_flag;
  1740. int i;
  1741. int ret;
  1742. for (i = 0; i < num_eps; i++) {
  1743. ret = xhci_check_streams_endpoint(xhci, udev,
  1744. eps[i], udev->slot_id);
  1745. if (ret < 0)
  1746. return ret;
  1747. max_streams = USB_SS_MAX_STREAMS(
  1748. eps[i]->ss_ep_comp.bmAttributes);
  1749. if (max_streams < (*num_streams - 1)) {
  1750. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  1751. eps[i]->desc.bEndpointAddress,
  1752. max_streams);
  1753. *num_streams = max_streams+1;
  1754. }
  1755. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  1756. if (*changed_ep_bitmask & endpoint_flag)
  1757. return -EINVAL;
  1758. *changed_ep_bitmask |= endpoint_flag;
  1759. }
  1760. return 0;
  1761. }
  1762. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  1763. struct usb_device *udev,
  1764. struct usb_host_endpoint **eps, unsigned int num_eps)
  1765. {
  1766. u32 changed_ep_bitmask = 0;
  1767. unsigned int slot_id;
  1768. unsigned int ep_index;
  1769. unsigned int ep_state;
  1770. int i;
  1771. slot_id = udev->slot_id;
  1772. if (!xhci->devs[slot_id])
  1773. return 0;
  1774. for (i = 0; i < num_eps; i++) {
  1775. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1776. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1777. /* Are streams already being freed for the endpoint? */
  1778. if (ep_state & EP_GETTING_NO_STREAMS) {
  1779. xhci_warn(xhci, "WARN Can't disable streams for "
  1780. "endpoint 0x%x\n, "
  1781. "streams are being disabled already.",
  1782. eps[i]->desc.bEndpointAddress);
  1783. return 0;
  1784. }
  1785. /* Are there actually any streams to free? */
  1786. if (!(ep_state & EP_HAS_STREAMS) &&
  1787. !(ep_state & EP_GETTING_STREAMS)) {
  1788. xhci_warn(xhci, "WARN Can't disable streams for "
  1789. "endpoint 0x%x\n, "
  1790. "streams are already disabled!",
  1791. eps[i]->desc.bEndpointAddress);
  1792. xhci_warn(xhci, "WARN xhci_free_streams() called "
  1793. "with non-streams endpoint\n");
  1794. return 0;
  1795. }
  1796. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  1797. }
  1798. return changed_ep_bitmask;
  1799. }
  1800. /*
  1801. * The USB device drivers use this function (though the HCD interface in USB
  1802. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  1803. * coordinate mass storage command queueing across multiple endpoints (basically
  1804. * a stream ID == a task ID).
  1805. *
  1806. * Setting up streams involves allocating the same size stream context array
  1807. * for each endpoint and issuing a configure endpoint command for all endpoints.
  1808. *
  1809. * Don't allow the call to succeed if one endpoint only supports one stream
  1810. * (which means it doesn't support streams at all).
  1811. *
  1812. * Drivers may get less stream IDs than they asked for, if the host controller
  1813. * hardware or endpoints claim they can't support the number of requested
  1814. * stream IDs.
  1815. */
  1816. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1817. struct usb_host_endpoint **eps, unsigned int num_eps,
  1818. unsigned int num_streams, gfp_t mem_flags)
  1819. {
  1820. int i, ret;
  1821. struct xhci_hcd *xhci;
  1822. struct xhci_virt_device *vdev;
  1823. struct xhci_command *config_cmd;
  1824. unsigned int ep_index;
  1825. unsigned int num_stream_ctxs;
  1826. unsigned long flags;
  1827. u32 changed_ep_bitmask = 0;
  1828. if (!eps)
  1829. return -EINVAL;
  1830. /* Add one to the number of streams requested to account for
  1831. * stream 0 that is reserved for xHCI usage.
  1832. */
  1833. num_streams += 1;
  1834. xhci = hcd_to_xhci(hcd);
  1835. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  1836. num_streams);
  1837. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  1838. if (!config_cmd) {
  1839. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  1840. return -ENOMEM;
  1841. }
  1842. /* Check to make sure all endpoints are not already configured for
  1843. * streams. While we're at it, find the maximum number of streams that
  1844. * all the endpoints will support and check for duplicate endpoints.
  1845. */
  1846. spin_lock_irqsave(&xhci->lock, flags);
  1847. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  1848. num_eps, &num_streams, &changed_ep_bitmask);
  1849. if (ret < 0) {
  1850. xhci_free_command(xhci, config_cmd);
  1851. spin_unlock_irqrestore(&xhci->lock, flags);
  1852. return ret;
  1853. }
  1854. if (num_streams <= 1) {
  1855. xhci_warn(xhci, "WARN: endpoints can't handle "
  1856. "more than one stream.\n");
  1857. xhci_free_command(xhci, config_cmd);
  1858. spin_unlock_irqrestore(&xhci->lock, flags);
  1859. return -EINVAL;
  1860. }
  1861. vdev = xhci->devs[udev->slot_id];
  1862. /* Mark each endpoint as being in transition, so
  1863. * xhci_urb_enqueue() will reject all URBs.
  1864. */
  1865. for (i = 0; i < num_eps; i++) {
  1866. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1867. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  1868. }
  1869. spin_unlock_irqrestore(&xhci->lock, flags);
  1870. /* Setup internal data structures and allocate HW data structures for
  1871. * streams (but don't install the HW structures in the input context
  1872. * until we're sure all memory allocation succeeded).
  1873. */
  1874. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  1875. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  1876. num_stream_ctxs, num_streams);
  1877. for (i = 0; i < num_eps; i++) {
  1878. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1879. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  1880. num_stream_ctxs,
  1881. num_streams, mem_flags);
  1882. if (!vdev->eps[ep_index].stream_info)
  1883. goto cleanup;
  1884. /* Set maxPstreams in endpoint context and update deq ptr to
  1885. * point to stream context array. FIXME
  1886. */
  1887. }
  1888. /* Set up the input context for a configure endpoint command. */
  1889. for (i = 0; i < num_eps; i++) {
  1890. struct xhci_ep_ctx *ep_ctx;
  1891. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1892. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  1893. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  1894. vdev->out_ctx, ep_index);
  1895. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  1896. vdev->eps[ep_index].stream_info);
  1897. }
  1898. /* Tell the HW to drop its old copy of the endpoint context info
  1899. * and add the updated copy from the input context.
  1900. */
  1901. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  1902. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1903. /* Issue and wait for the configure endpoint command */
  1904. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  1905. false, false);
  1906. /* xHC rejected the configure endpoint command for some reason, so we
  1907. * leave the old ring intact and free our internal streams data
  1908. * structure.
  1909. */
  1910. if (ret < 0)
  1911. goto cleanup;
  1912. spin_lock_irqsave(&xhci->lock, flags);
  1913. for (i = 0; i < num_eps; i++) {
  1914. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1915. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1916. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  1917. udev->slot_id, ep_index);
  1918. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  1919. }
  1920. xhci_free_command(xhci, config_cmd);
  1921. spin_unlock_irqrestore(&xhci->lock, flags);
  1922. /* Subtract 1 for stream 0, which drivers can't use */
  1923. return num_streams - 1;
  1924. cleanup:
  1925. /* If it didn't work, free the streams! */
  1926. for (i = 0; i < num_eps; i++) {
  1927. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1928. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1929. vdev->eps[ep_index].stream_info = NULL;
  1930. /* FIXME Unset maxPstreams in endpoint context and
  1931. * update deq ptr to point to normal string ring.
  1932. */
  1933. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1934. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1935. xhci_endpoint_zero(xhci, vdev, eps[i]);
  1936. }
  1937. xhci_free_command(xhci, config_cmd);
  1938. return -ENOMEM;
  1939. }
  1940. /* Transition the endpoint from using streams to being a "normal" endpoint
  1941. * without streams.
  1942. *
  1943. * Modify the endpoint context state, submit a configure endpoint command,
  1944. * and free all endpoint rings for streams if that completes successfully.
  1945. */
  1946. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1947. struct usb_host_endpoint **eps, unsigned int num_eps,
  1948. gfp_t mem_flags)
  1949. {
  1950. int i, ret;
  1951. struct xhci_hcd *xhci;
  1952. struct xhci_virt_device *vdev;
  1953. struct xhci_command *command;
  1954. unsigned int ep_index;
  1955. unsigned long flags;
  1956. u32 changed_ep_bitmask;
  1957. xhci = hcd_to_xhci(hcd);
  1958. vdev = xhci->devs[udev->slot_id];
  1959. /* Set up a configure endpoint command to remove the streams rings */
  1960. spin_lock_irqsave(&xhci->lock, flags);
  1961. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  1962. udev, eps, num_eps);
  1963. if (changed_ep_bitmask == 0) {
  1964. spin_unlock_irqrestore(&xhci->lock, flags);
  1965. return -EINVAL;
  1966. }
  1967. /* Use the xhci_command structure from the first endpoint. We may have
  1968. * allocated too many, but the driver may call xhci_free_streams() for
  1969. * each endpoint it grouped into one call to xhci_alloc_streams().
  1970. */
  1971. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  1972. command = vdev->eps[ep_index].stream_info->free_streams_command;
  1973. for (i = 0; i < num_eps; i++) {
  1974. struct xhci_ep_ctx *ep_ctx;
  1975. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1976. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  1977. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  1978. EP_GETTING_NO_STREAMS;
  1979. xhci_endpoint_copy(xhci, command->in_ctx,
  1980. vdev->out_ctx, ep_index);
  1981. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  1982. &vdev->eps[ep_index]);
  1983. }
  1984. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  1985. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1986. spin_unlock_irqrestore(&xhci->lock, flags);
  1987. /* Issue and wait for the configure endpoint command,
  1988. * which must succeed.
  1989. */
  1990. ret = xhci_configure_endpoint(xhci, udev, command,
  1991. false, true);
  1992. /* xHC rejected the configure endpoint command for some reason, so we
  1993. * leave the streams rings intact.
  1994. */
  1995. if (ret < 0)
  1996. return ret;
  1997. spin_lock_irqsave(&xhci->lock, flags);
  1998. for (i = 0; i < num_eps; i++) {
  1999. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  2000. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  2001. vdev->eps[ep_index].stream_info = NULL;
  2002. /* FIXME Unset maxPstreams in endpoint context and
  2003. * update deq ptr to point to normal string ring.
  2004. */
  2005. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  2006. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  2007. }
  2008. spin_unlock_irqrestore(&xhci->lock, flags);
  2009. return 0;
  2010. }
  2011. /*
  2012. * This submits a Reset Device Command, which will set the device state to 0,
  2013. * set the device address to 0, and disable all the endpoints except the default
  2014. * control endpoint. The USB core should come back and call
  2015. * xhci_address_device(), and then re-set up the configuration. If this is
  2016. * called because of a usb_reset_and_verify_device(), then the old alternate
  2017. * settings will be re-installed through the normal bandwidth allocation
  2018. * functions.
  2019. *
  2020. * Wait for the Reset Device command to finish. Remove all structures
  2021. * associated with the endpoints that were disabled. Clear the input device
  2022. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  2023. *
  2024. * If the virt_dev to be reset does not exist or does not match the udev,
  2025. * it means the device is lost, possibly due to the xHC restore error and
  2026. * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
  2027. * re-allocate the device.
  2028. */
  2029. int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  2030. {
  2031. int ret, i;
  2032. unsigned long flags;
  2033. struct xhci_hcd *xhci;
  2034. unsigned int slot_id;
  2035. struct xhci_virt_device *virt_dev;
  2036. struct xhci_command *reset_device_cmd;
  2037. int timeleft;
  2038. int last_freed_endpoint;
  2039. ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
  2040. if (ret <= 0)
  2041. return ret;
  2042. xhci = hcd_to_xhci(hcd);
  2043. slot_id = udev->slot_id;
  2044. virt_dev = xhci->devs[slot_id];
  2045. if (!virt_dev) {
  2046. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2047. "not exist. Re-allocate the device\n", slot_id);
  2048. ret = xhci_alloc_dev(hcd, udev);
  2049. if (ret == 1)
  2050. return 0;
  2051. else
  2052. return -EINVAL;
  2053. }
  2054. if (virt_dev->udev != udev) {
  2055. /* If the virt_dev and the udev does not match, this virt_dev
  2056. * may belong to another udev.
  2057. * Re-allocate the device.
  2058. */
  2059. xhci_dbg(xhci, "The device to be reset with slot ID %u does "
  2060. "not match the udev. Re-allocate the device\n",
  2061. slot_id);
  2062. ret = xhci_alloc_dev(hcd, udev);
  2063. if (ret == 1)
  2064. return 0;
  2065. else
  2066. return -EINVAL;
  2067. }
  2068. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  2069. /* Allocate the command structure that holds the struct completion.
  2070. * Assume we're in process context, since the normal device reset
  2071. * process has to wait for the device anyway. Storage devices are
  2072. * reset as part of error handling, so use GFP_NOIO instead of
  2073. * GFP_KERNEL.
  2074. */
  2075. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  2076. if (!reset_device_cmd) {
  2077. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  2078. return -ENOMEM;
  2079. }
  2080. /* Attempt to submit the Reset Device command to the command ring */
  2081. spin_lock_irqsave(&xhci->lock, flags);
  2082. reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
  2083. /* Enqueue pointer can be left pointing to the link TRB,
  2084. * we must handle that
  2085. */
  2086. if ((le32_to_cpu(reset_device_cmd->command_trb->link.control)
  2087. & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
  2088. reset_device_cmd->command_trb =
  2089. xhci->cmd_ring->enq_seg->next->trbs;
  2090. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  2091. ret = xhci_queue_reset_device(xhci, slot_id);
  2092. if (ret) {
  2093. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2094. list_del(&reset_device_cmd->cmd_list);
  2095. spin_unlock_irqrestore(&xhci->lock, flags);
  2096. goto command_cleanup;
  2097. }
  2098. xhci_ring_cmd_db(xhci);
  2099. spin_unlock_irqrestore(&xhci->lock, flags);
  2100. /* Wait for the Reset Device command to finish */
  2101. timeleft = wait_for_completion_interruptible_timeout(
  2102. reset_device_cmd->completion,
  2103. USB_CTRL_SET_TIMEOUT);
  2104. if (timeleft <= 0) {
  2105. xhci_warn(xhci, "%s while waiting for reset device command\n",
  2106. timeleft == 0 ? "Timeout" : "Signal");
  2107. spin_lock_irqsave(&xhci->lock, flags);
  2108. /* The timeout might have raced with the event ring handler, so
  2109. * only delete from the list if the item isn't poisoned.
  2110. */
  2111. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  2112. list_del(&reset_device_cmd->cmd_list);
  2113. spin_unlock_irqrestore(&xhci->lock, flags);
  2114. ret = -ETIME;
  2115. goto command_cleanup;
  2116. }
  2117. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  2118. * unless we tried to reset a slot ID that wasn't enabled,
  2119. * or the device wasn't in the addressed or configured state.
  2120. */
  2121. ret = reset_device_cmd->status;
  2122. switch (ret) {
  2123. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  2124. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  2125. xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
  2126. slot_id,
  2127. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  2128. xhci_info(xhci, "Not freeing device rings.\n");
  2129. /* Don't treat this as an error. May change my mind later. */
  2130. ret = 0;
  2131. goto command_cleanup;
  2132. case COMP_SUCCESS:
  2133. xhci_dbg(xhci, "Successful reset device command.\n");
  2134. break;
  2135. default:
  2136. if (xhci_is_vendor_info_code(xhci, ret))
  2137. break;
  2138. xhci_warn(xhci, "Unknown completion code %u for "
  2139. "reset device command.\n", ret);
  2140. ret = -EINVAL;
  2141. goto command_cleanup;
  2142. }
  2143. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  2144. last_freed_endpoint = 1;
  2145. for (i = 1; i < 31; ++i) {
  2146. struct xhci_virt_ep *ep = &virt_dev->eps[i];
  2147. if (ep->ep_state & EP_HAS_STREAMS) {
  2148. xhci_free_stream_info(xhci, ep->stream_info);
  2149. ep->stream_info = NULL;
  2150. ep->ep_state &= ~EP_HAS_STREAMS;
  2151. }
  2152. if (ep->ring) {
  2153. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  2154. last_freed_endpoint = i;
  2155. }
  2156. }
  2157. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  2158. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  2159. ret = 0;
  2160. command_cleanup:
  2161. xhci_free_command(xhci, reset_device_cmd);
  2162. return ret;
  2163. }
  2164. /*
  2165. * At this point, the struct usb_device is about to go away, the device has
  2166. * disconnected, and all traffic has been stopped and the endpoints have been
  2167. * disabled. Free any HC data structures associated with that device.
  2168. */
  2169. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2170. {
  2171. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2172. struct xhci_virt_device *virt_dev;
  2173. unsigned long flags;
  2174. u32 state;
  2175. int i, ret;
  2176. ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
  2177. if (ret <= 0)
  2178. return;
  2179. virt_dev = xhci->devs[udev->slot_id];
  2180. /* Stop any wayward timer functions (which may grab the lock) */
  2181. for (i = 0; i < 31; ++i) {
  2182. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  2183. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  2184. }
  2185. spin_lock_irqsave(&xhci->lock, flags);
  2186. /* Don't disable the slot if the host controller is dead. */
  2187. state = xhci_readl(xhci, &xhci->op_regs->status);
  2188. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  2189. xhci_free_virt_device(xhci, udev->slot_id);
  2190. spin_unlock_irqrestore(&xhci->lock, flags);
  2191. return;
  2192. }
  2193. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  2194. spin_unlock_irqrestore(&xhci->lock, flags);
  2195. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2196. return;
  2197. }
  2198. xhci_ring_cmd_db(xhci);
  2199. spin_unlock_irqrestore(&xhci->lock, flags);
  2200. /*
  2201. * Event command completion handler will free any data structures
  2202. * associated with the slot. XXX Can free sleep?
  2203. */
  2204. }
  2205. /*
  2206. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  2207. * timed out, or allocating memory failed. Returns 1 on success.
  2208. */
  2209. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  2210. {
  2211. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2212. unsigned long flags;
  2213. int timeleft;
  2214. int ret;
  2215. spin_lock_irqsave(&xhci->lock, flags);
  2216. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  2217. if (ret) {
  2218. spin_unlock_irqrestore(&xhci->lock, flags);
  2219. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2220. return 0;
  2221. }
  2222. xhci_ring_cmd_db(xhci);
  2223. spin_unlock_irqrestore(&xhci->lock, flags);
  2224. /* XXX: how much time for xHC slot assignment? */
  2225. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2226. USB_CTRL_SET_TIMEOUT);
  2227. if (timeleft <= 0) {
  2228. xhci_warn(xhci, "%s while waiting for a slot\n",
  2229. timeleft == 0 ? "Timeout" : "Signal");
  2230. /* FIXME cancel the enable slot request */
  2231. return 0;
  2232. }
  2233. if (!xhci->slot_id) {
  2234. xhci_err(xhci, "Error while assigning device slot ID\n");
  2235. return 0;
  2236. }
  2237. /* xhci_alloc_virt_device() does not touch rings; no need to lock.
  2238. * Use GFP_NOIO, since this function can be called from
  2239. * xhci_discover_or_reset_device(), which may be called as part of
  2240. * mass storage driver error handling.
  2241. */
  2242. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
  2243. /* Disable slot, if we can do it without mem alloc */
  2244. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  2245. spin_lock_irqsave(&xhci->lock, flags);
  2246. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  2247. xhci_ring_cmd_db(xhci);
  2248. spin_unlock_irqrestore(&xhci->lock, flags);
  2249. return 0;
  2250. }
  2251. udev->slot_id = xhci->slot_id;
  2252. /* Is this a LS or FS device under a HS hub? */
  2253. /* Hub or peripherial? */
  2254. return 1;
  2255. }
  2256. /*
  2257. * Issue an Address Device command (which will issue a SetAddress request to
  2258. * the device).
  2259. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  2260. * we should only issue and wait on one address command at the same time.
  2261. *
  2262. * We add one to the device address issued by the hardware because the USB core
  2263. * uses address 1 for the root hubs (even though they're not really devices).
  2264. */
  2265. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  2266. {
  2267. unsigned long flags;
  2268. int timeleft;
  2269. struct xhci_virt_device *virt_dev;
  2270. int ret = 0;
  2271. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2272. struct xhci_slot_ctx *slot_ctx;
  2273. struct xhci_input_control_ctx *ctrl_ctx;
  2274. u64 temp_64;
  2275. if (!udev->slot_id) {
  2276. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  2277. return -EINVAL;
  2278. }
  2279. virt_dev = xhci->devs[udev->slot_id];
  2280. if (WARN_ON(!virt_dev)) {
  2281. /*
  2282. * In plug/unplug torture test with an NEC controller,
  2283. * a zero-dereference was observed once due to virt_dev = 0.
  2284. * Print useful debug rather than crash if it is observed again!
  2285. */
  2286. xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
  2287. udev->slot_id);
  2288. return -EINVAL;
  2289. }
  2290. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  2291. /*
  2292. * If this is the first Set Address since device plug-in or
  2293. * virt_device realloaction after a resume with an xHCI power loss,
  2294. * then set up the slot context.
  2295. */
  2296. if (!slot_ctx->dev_info)
  2297. xhci_setup_addressable_virt_dev(xhci, udev);
  2298. /* Otherwise, update the control endpoint ring enqueue pointer. */
  2299. else
  2300. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  2301. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2302. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2303. spin_lock_irqsave(&xhci->lock, flags);
  2304. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  2305. udev->slot_id);
  2306. if (ret) {
  2307. spin_unlock_irqrestore(&xhci->lock, flags);
  2308. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2309. return ret;
  2310. }
  2311. xhci_ring_cmd_db(xhci);
  2312. spin_unlock_irqrestore(&xhci->lock, flags);
  2313. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  2314. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2315. USB_CTRL_SET_TIMEOUT);
  2316. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  2317. * the SetAddress() "recovery interval" required by USB and aborting the
  2318. * command on a timeout.
  2319. */
  2320. if (timeleft <= 0) {
  2321. xhci_warn(xhci, "%s while waiting for a slot\n",
  2322. timeleft == 0 ? "Timeout" : "Signal");
  2323. /* FIXME cancel the address device command */
  2324. return -ETIME;
  2325. }
  2326. switch (virt_dev->cmd_status) {
  2327. case COMP_CTX_STATE:
  2328. case COMP_EBADSLT:
  2329. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  2330. udev->slot_id);
  2331. ret = -EINVAL;
  2332. break;
  2333. case COMP_TX_ERR:
  2334. dev_warn(&udev->dev, "Device not responding to set address.\n");
  2335. ret = -EPROTO;
  2336. break;
  2337. case COMP_SUCCESS:
  2338. xhci_dbg(xhci, "Successful Address Device command\n");
  2339. break;
  2340. default:
  2341. xhci_err(xhci, "ERROR: unexpected command completion "
  2342. "code 0x%x.\n", virt_dev->cmd_status);
  2343. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2344. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2345. ret = -EINVAL;
  2346. break;
  2347. }
  2348. if (ret) {
  2349. return ret;
  2350. }
  2351. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  2352. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  2353. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  2354. udev->slot_id,
  2355. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  2356. (unsigned long long)
  2357. le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
  2358. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  2359. (unsigned long long)virt_dev->out_ctx->dma);
  2360. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2361. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2362. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2363. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2364. /*
  2365. * USB core uses address 1 for the roothubs, so we add one to the
  2366. * address given back to us by the HC.
  2367. */
  2368. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2369. /* Use kernel assigned address for devices; store xHC assigned
  2370. * address locally. */
  2371. virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
  2372. + 1;
  2373. /* Zero the input context control for later use */
  2374. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2375. ctrl_ctx->add_flags = 0;
  2376. ctrl_ctx->drop_flags = 0;
  2377. xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
  2378. return 0;
  2379. }
  2380. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  2381. * internal data structures for the device.
  2382. */
  2383. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  2384. struct usb_tt *tt, gfp_t mem_flags)
  2385. {
  2386. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2387. struct xhci_virt_device *vdev;
  2388. struct xhci_command *config_cmd;
  2389. struct xhci_input_control_ctx *ctrl_ctx;
  2390. struct xhci_slot_ctx *slot_ctx;
  2391. unsigned long flags;
  2392. unsigned think_time;
  2393. int ret;
  2394. /* Ignore root hubs */
  2395. if (!hdev->parent)
  2396. return 0;
  2397. vdev = xhci->devs[hdev->slot_id];
  2398. if (!vdev) {
  2399. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  2400. return -EINVAL;
  2401. }
  2402. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2403. if (!config_cmd) {
  2404. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2405. return -ENOMEM;
  2406. }
  2407. spin_lock_irqsave(&xhci->lock, flags);
  2408. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  2409. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2410. ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
  2411. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  2412. slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
  2413. if (tt->multi)
  2414. slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
  2415. if (xhci->hci_version > 0x95) {
  2416. xhci_dbg(xhci, "xHCI version %x needs hub "
  2417. "TT think time and number of ports\n",
  2418. (unsigned int) xhci->hci_version);
  2419. slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
  2420. /* Set TT think time - convert from ns to FS bit times.
  2421. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  2422. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  2423. *
  2424. * xHCI 1.0: this field shall be 0 if the device is not a
  2425. * High-spped hub.
  2426. */
  2427. think_time = tt->think_time;
  2428. if (think_time != 0)
  2429. think_time = (think_time / 666) - 1;
  2430. if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
  2431. slot_ctx->tt_info |=
  2432. cpu_to_le32(TT_THINK_TIME(think_time));
  2433. } else {
  2434. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  2435. "TT think time or number of ports\n",
  2436. (unsigned int) xhci->hci_version);
  2437. }
  2438. slot_ctx->dev_state = 0;
  2439. spin_unlock_irqrestore(&xhci->lock, flags);
  2440. xhci_dbg(xhci, "Set up %s for hub device.\n",
  2441. (xhci->hci_version > 0x95) ?
  2442. "configure endpoint" : "evaluate context");
  2443. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  2444. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  2445. /* Issue and wait for the configure endpoint or
  2446. * evaluate context command.
  2447. */
  2448. if (xhci->hci_version > 0x95)
  2449. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2450. false, false);
  2451. else
  2452. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2453. true, false);
  2454. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  2455. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  2456. xhci_free_command(xhci, config_cmd);
  2457. return ret;
  2458. }
  2459. int xhci_get_frame(struct usb_hcd *hcd)
  2460. {
  2461. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2462. /* EHCI mods by the periodic size. Why? */
  2463. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  2464. }
  2465. MODULE_DESCRIPTION(DRIVER_DESC);
  2466. MODULE_AUTHOR(DRIVER_AUTHOR);
  2467. MODULE_LICENSE("GPL");
  2468. static int __init xhci_hcd_init(void)
  2469. {
  2470. #ifdef CONFIG_PCI
  2471. int retval = 0;
  2472. retval = xhci_register_pci();
  2473. if (retval < 0) {
  2474. printk(KERN_DEBUG "Problem registering PCI driver.");
  2475. return retval;
  2476. }
  2477. #endif
  2478. /*
  2479. * Check the compiler generated sizes of structures that must be laid
  2480. * out in specific ways for hardware access.
  2481. */
  2482. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2483. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  2484. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  2485. /* xhci_device_control has eight fields, and also
  2486. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  2487. */
  2488. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  2489. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  2490. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  2491. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  2492. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  2493. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  2494. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  2495. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2496. return 0;
  2497. }
  2498. module_init(xhci_hcd_init);
  2499. static void __exit xhci_hcd_cleanup(void)
  2500. {
  2501. #ifdef CONFIG_PCI
  2502. xhci_unregister_pci();
  2503. #endif
  2504. }
  2505. module_exit(xhci_hcd_cleanup);