svm.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include "kvm_svm.h"
  17. #include "x86_emulate.h"
  18. #include "irq.h"
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/vmalloc.h>
  22. #include <linux/highmem.h>
  23. #include <linux/profile.h>
  24. #include <linux/sched.h>
  25. #include <asm/desc.h>
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. #define IOPM_ALLOC_ORDER 2
  29. #define MSRPM_ALLOC_ORDER 1
  30. #define DB_VECTOR 1
  31. #define UD_VECTOR 6
  32. #define GP_VECTOR 13
  33. #define DR7_GD_MASK (1 << 13)
  34. #define DR6_BD_MASK (1 << 13)
  35. #define SEG_TYPE_LDT 2
  36. #define SEG_TYPE_BUSY_TSS16 3
  37. #define KVM_EFER_LMA (1 << 10)
  38. #define KVM_EFER_LME (1 << 8)
  39. #define SVM_FEATURE_NPT (1 << 0)
  40. #define SVM_FEATURE_LBRV (1 << 1)
  41. #define SVM_DEATURE_SVML (1 << 2)
  42. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  43. {
  44. return container_of(vcpu, struct vcpu_svm, vcpu);
  45. }
  46. unsigned long iopm_base;
  47. unsigned long msrpm_base;
  48. struct kvm_ldttss_desc {
  49. u16 limit0;
  50. u16 base0;
  51. unsigned base1 : 8, type : 5, dpl : 2, p : 1;
  52. unsigned limit1 : 4, zero0 : 3, g : 1, base2 : 8;
  53. u32 base3;
  54. u32 zero1;
  55. } __attribute__((packed));
  56. struct svm_cpu_data {
  57. int cpu;
  58. u64 asid_generation;
  59. u32 max_asid;
  60. u32 next_asid;
  61. struct kvm_ldttss_desc *tss_desc;
  62. struct page *save_area;
  63. };
  64. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  65. static uint32_t svm_features;
  66. struct svm_init_data {
  67. int cpu;
  68. int r;
  69. };
  70. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  71. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  72. #define MSRS_RANGE_SIZE 2048
  73. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  74. #define MAX_INST_SIZE 15
  75. static inline u32 svm_has(u32 feat)
  76. {
  77. return svm_features & feat;
  78. }
  79. static inline u8 pop_irq(struct kvm_vcpu *vcpu)
  80. {
  81. int word_index = __ffs(vcpu->irq_summary);
  82. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  83. int irq = word_index * BITS_PER_LONG + bit_index;
  84. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  85. if (!vcpu->irq_pending[word_index])
  86. clear_bit(word_index, &vcpu->irq_summary);
  87. return irq;
  88. }
  89. static inline void push_irq(struct kvm_vcpu *vcpu, u8 irq)
  90. {
  91. set_bit(irq, vcpu->irq_pending);
  92. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  93. }
  94. static inline void clgi(void)
  95. {
  96. asm volatile (SVM_CLGI);
  97. }
  98. static inline void stgi(void)
  99. {
  100. asm volatile (SVM_STGI);
  101. }
  102. static inline void invlpga(unsigned long addr, u32 asid)
  103. {
  104. asm volatile (SVM_INVLPGA :: "a"(addr), "c"(asid));
  105. }
  106. static inline unsigned long kvm_read_cr2(void)
  107. {
  108. unsigned long cr2;
  109. asm volatile ("mov %%cr2, %0" : "=r" (cr2));
  110. return cr2;
  111. }
  112. static inline void kvm_write_cr2(unsigned long val)
  113. {
  114. asm volatile ("mov %0, %%cr2" :: "r" (val));
  115. }
  116. static inline unsigned long read_dr6(void)
  117. {
  118. unsigned long dr6;
  119. asm volatile ("mov %%dr6, %0" : "=r" (dr6));
  120. return dr6;
  121. }
  122. static inline void write_dr6(unsigned long val)
  123. {
  124. asm volatile ("mov %0, %%dr6" :: "r" (val));
  125. }
  126. static inline unsigned long read_dr7(void)
  127. {
  128. unsigned long dr7;
  129. asm volatile ("mov %%dr7, %0" : "=r" (dr7));
  130. return dr7;
  131. }
  132. static inline void write_dr7(unsigned long val)
  133. {
  134. asm volatile ("mov %0, %%dr7" :: "r" (val));
  135. }
  136. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  137. {
  138. to_svm(vcpu)->asid_generation--;
  139. }
  140. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  141. {
  142. force_new_asid(vcpu);
  143. }
  144. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  145. {
  146. if (!(efer & KVM_EFER_LMA))
  147. efer &= ~KVM_EFER_LME;
  148. to_svm(vcpu)->vmcb->save.efer = efer | MSR_EFER_SVME_MASK;
  149. vcpu->shadow_efer = efer;
  150. }
  151. static void svm_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  152. {
  153. struct vcpu_svm *svm = to_svm(vcpu);
  154. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  155. SVM_EVTINJ_VALID_ERR |
  156. SVM_EVTINJ_TYPE_EXEPT |
  157. GP_VECTOR;
  158. svm->vmcb->control.event_inj_err = error_code;
  159. }
  160. static void inject_ud(struct kvm_vcpu *vcpu)
  161. {
  162. to_svm(vcpu)->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  163. SVM_EVTINJ_TYPE_EXEPT |
  164. UD_VECTOR;
  165. }
  166. static int is_page_fault(uint32_t info)
  167. {
  168. info &= SVM_EVTINJ_VEC_MASK | SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  169. return info == (PF_VECTOR | SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_EXEPT);
  170. }
  171. static int is_external_interrupt(u32 info)
  172. {
  173. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  174. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  175. }
  176. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  177. {
  178. struct vcpu_svm *svm = to_svm(vcpu);
  179. if (!svm->next_rip) {
  180. printk(KERN_DEBUG "%s: NOP\n", __FUNCTION__);
  181. return;
  182. }
  183. if (svm->next_rip - svm->vmcb->save.rip > MAX_INST_SIZE) {
  184. printk(KERN_ERR "%s: ip 0x%llx next 0x%llx\n",
  185. __FUNCTION__,
  186. svm->vmcb->save.rip,
  187. svm->next_rip);
  188. }
  189. vcpu->rip = svm->vmcb->save.rip = svm->next_rip;
  190. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  191. vcpu->interrupt_window_open = 1;
  192. }
  193. static int has_svm(void)
  194. {
  195. uint32_t eax, ebx, ecx, edx;
  196. if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) {
  197. printk(KERN_INFO "has_svm: not amd\n");
  198. return 0;
  199. }
  200. cpuid(0x80000000, &eax, &ebx, &ecx, &edx);
  201. if (eax < SVM_CPUID_FUNC) {
  202. printk(KERN_INFO "has_svm: can't execute cpuid_8000000a\n");
  203. return 0;
  204. }
  205. cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
  206. if (!(ecx & (1 << SVM_CPUID_FEATURE_SHIFT))) {
  207. printk(KERN_DEBUG "has_svm: svm not available\n");
  208. return 0;
  209. }
  210. return 1;
  211. }
  212. static void svm_hardware_disable(void *garbage)
  213. {
  214. struct svm_cpu_data *svm_data
  215. = per_cpu(svm_data, raw_smp_processor_id());
  216. if (svm_data) {
  217. uint64_t efer;
  218. wrmsrl(MSR_VM_HSAVE_PA, 0);
  219. rdmsrl(MSR_EFER, efer);
  220. wrmsrl(MSR_EFER, efer & ~MSR_EFER_SVME_MASK);
  221. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  222. __free_page(svm_data->save_area);
  223. kfree(svm_data);
  224. }
  225. }
  226. static void svm_hardware_enable(void *garbage)
  227. {
  228. struct svm_cpu_data *svm_data;
  229. uint64_t efer;
  230. #ifdef CONFIG_X86_64
  231. struct desc_ptr gdt_descr;
  232. #else
  233. struct Xgt_desc_struct gdt_descr;
  234. #endif
  235. struct desc_struct *gdt;
  236. int me = raw_smp_processor_id();
  237. if (!has_svm()) {
  238. printk(KERN_ERR "svm_cpu_init: err EOPNOTSUPP on %d\n", me);
  239. return;
  240. }
  241. svm_data = per_cpu(svm_data, me);
  242. if (!svm_data) {
  243. printk(KERN_ERR "svm_cpu_init: svm_data is NULL on %d\n",
  244. me);
  245. return;
  246. }
  247. svm_data->asid_generation = 1;
  248. svm_data->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  249. svm_data->next_asid = svm_data->max_asid + 1;
  250. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  251. asm volatile ( "sgdt %0" : "=m"(gdt_descr) );
  252. gdt = (struct desc_struct *)gdt_descr.address;
  253. svm_data->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  254. rdmsrl(MSR_EFER, efer);
  255. wrmsrl(MSR_EFER, efer | MSR_EFER_SVME_MASK);
  256. wrmsrl(MSR_VM_HSAVE_PA,
  257. page_to_pfn(svm_data->save_area) << PAGE_SHIFT);
  258. }
  259. static int svm_cpu_init(int cpu)
  260. {
  261. struct svm_cpu_data *svm_data;
  262. int r;
  263. svm_data = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  264. if (!svm_data)
  265. return -ENOMEM;
  266. svm_data->cpu = cpu;
  267. svm_data->save_area = alloc_page(GFP_KERNEL);
  268. r = -ENOMEM;
  269. if (!svm_data->save_area)
  270. goto err_1;
  271. per_cpu(svm_data, cpu) = svm_data;
  272. return 0;
  273. err_1:
  274. kfree(svm_data);
  275. return r;
  276. }
  277. static void set_msr_interception(u32 *msrpm, unsigned msr,
  278. int read, int write)
  279. {
  280. int i;
  281. for (i = 0; i < NUM_MSR_MAPS; i++) {
  282. if (msr >= msrpm_ranges[i] &&
  283. msr < msrpm_ranges[i] + MSRS_IN_RANGE) {
  284. u32 msr_offset = (i * MSRS_IN_RANGE + msr -
  285. msrpm_ranges[i]) * 2;
  286. u32 *base = msrpm + (msr_offset / 32);
  287. u32 msr_shift = msr_offset % 32;
  288. u32 mask = ((write) ? 0 : 2) | ((read) ? 0 : 1);
  289. *base = (*base & ~(0x3 << msr_shift)) |
  290. (mask << msr_shift);
  291. return;
  292. }
  293. }
  294. BUG();
  295. }
  296. static __init int svm_hardware_setup(void)
  297. {
  298. int cpu;
  299. struct page *iopm_pages;
  300. struct page *msrpm_pages;
  301. void *iopm_va, *msrpm_va;
  302. int r;
  303. kvm_emulator_want_group7_invlpg();
  304. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  305. if (!iopm_pages)
  306. return -ENOMEM;
  307. iopm_va = page_address(iopm_pages);
  308. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  309. clear_bit(0x80, iopm_va); /* allow direct access to PC debug port */
  310. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  311. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  312. r = -ENOMEM;
  313. if (!msrpm_pages)
  314. goto err_1;
  315. msrpm_va = page_address(msrpm_pages);
  316. memset(msrpm_va, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  317. msrpm_base = page_to_pfn(msrpm_pages) << PAGE_SHIFT;
  318. #ifdef CONFIG_X86_64
  319. set_msr_interception(msrpm_va, MSR_GS_BASE, 1, 1);
  320. set_msr_interception(msrpm_va, MSR_FS_BASE, 1, 1);
  321. set_msr_interception(msrpm_va, MSR_KERNEL_GS_BASE, 1, 1);
  322. set_msr_interception(msrpm_va, MSR_LSTAR, 1, 1);
  323. set_msr_interception(msrpm_va, MSR_CSTAR, 1, 1);
  324. set_msr_interception(msrpm_va, MSR_SYSCALL_MASK, 1, 1);
  325. #endif
  326. set_msr_interception(msrpm_va, MSR_K6_STAR, 1, 1);
  327. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_CS, 1, 1);
  328. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_ESP, 1, 1);
  329. set_msr_interception(msrpm_va, MSR_IA32_SYSENTER_EIP, 1, 1);
  330. for_each_online_cpu(cpu) {
  331. r = svm_cpu_init(cpu);
  332. if (r)
  333. goto err_2;
  334. }
  335. return 0;
  336. err_2:
  337. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  338. msrpm_base = 0;
  339. err_1:
  340. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  341. iopm_base = 0;
  342. return r;
  343. }
  344. static __exit void svm_hardware_unsetup(void)
  345. {
  346. __free_pages(pfn_to_page(msrpm_base >> PAGE_SHIFT), MSRPM_ALLOC_ORDER);
  347. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  348. iopm_base = msrpm_base = 0;
  349. }
  350. static void init_seg(struct vmcb_seg *seg)
  351. {
  352. seg->selector = 0;
  353. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  354. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  355. seg->limit = 0xffff;
  356. seg->base = 0;
  357. }
  358. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  359. {
  360. seg->selector = 0;
  361. seg->attrib = SVM_SELECTOR_P_MASK | type;
  362. seg->limit = 0xffff;
  363. seg->base = 0;
  364. }
  365. static void init_vmcb(struct vmcb *vmcb)
  366. {
  367. struct vmcb_control_area *control = &vmcb->control;
  368. struct vmcb_save_area *save = &vmcb->save;
  369. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  370. INTERCEPT_CR3_MASK |
  371. INTERCEPT_CR4_MASK;
  372. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  373. INTERCEPT_CR3_MASK |
  374. INTERCEPT_CR4_MASK;
  375. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  376. INTERCEPT_DR1_MASK |
  377. INTERCEPT_DR2_MASK |
  378. INTERCEPT_DR3_MASK;
  379. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  380. INTERCEPT_DR1_MASK |
  381. INTERCEPT_DR2_MASK |
  382. INTERCEPT_DR3_MASK |
  383. INTERCEPT_DR5_MASK |
  384. INTERCEPT_DR7_MASK;
  385. control->intercept_exceptions = 1 << PF_VECTOR;
  386. control->intercept = (1ULL << INTERCEPT_INTR) |
  387. (1ULL << INTERCEPT_NMI) |
  388. (1ULL << INTERCEPT_SMI) |
  389. /*
  390. * selective cr0 intercept bug?
  391. * 0: 0f 22 d8 mov %eax,%cr3
  392. * 3: 0f 20 c0 mov %cr0,%eax
  393. * 6: 0d 00 00 00 80 or $0x80000000,%eax
  394. * b: 0f 22 c0 mov %eax,%cr0
  395. * set cr3 ->interception
  396. * get cr0 ->interception
  397. * set cr0 -> no interception
  398. */
  399. /* (1ULL << INTERCEPT_SELECTIVE_CR0) | */
  400. (1ULL << INTERCEPT_CPUID) |
  401. (1ULL << INTERCEPT_HLT) |
  402. (1ULL << INTERCEPT_INVLPGA) |
  403. (1ULL << INTERCEPT_IOIO_PROT) |
  404. (1ULL << INTERCEPT_MSR_PROT) |
  405. (1ULL << INTERCEPT_TASK_SWITCH) |
  406. (1ULL << INTERCEPT_SHUTDOWN) |
  407. (1ULL << INTERCEPT_VMRUN) |
  408. (1ULL << INTERCEPT_VMMCALL) |
  409. (1ULL << INTERCEPT_VMLOAD) |
  410. (1ULL << INTERCEPT_VMSAVE) |
  411. (1ULL << INTERCEPT_STGI) |
  412. (1ULL << INTERCEPT_CLGI) |
  413. (1ULL << INTERCEPT_SKINIT) |
  414. (1ULL << INTERCEPT_MONITOR) |
  415. (1ULL << INTERCEPT_MWAIT);
  416. control->iopm_base_pa = iopm_base;
  417. control->msrpm_base_pa = msrpm_base;
  418. control->tsc_offset = 0;
  419. control->int_ctl = V_INTR_MASKING_MASK;
  420. init_seg(&save->es);
  421. init_seg(&save->ss);
  422. init_seg(&save->ds);
  423. init_seg(&save->fs);
  424. init_seg(&save->gs);
  425. save->cs.selector = 0xf000;
  426. /* Executable/Readable Code Segment */
  427. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  428. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  429. save->cs.limit = 0xffff;
  430. /*
  431. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  432. * be consistent with it.
  433. *
  434. * Replace when we have real mode working for vmx.
  435. */
  436. save->cs.base = 0xf0000;
  437. save->gdtr.limit = 0xffff;
  438. save->idtr.limit = 0xffff;
  439. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  440. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  441. save->efer = MSR_EFER_SVME_MASK;
  442. save->dr6 = 0xffff0ff0;
  443. save->dr7 = 0x400;
  444. save->rflags = 2;
  445. save->rip = 0x0000fff0;
  446. /*
  447. * cr0 val on cpu init should be 0x60000010, we enable cpu
  448. * cache by default. the orderly way is to enable cache in bios.
  449. */
  450. save->cr0 = 0x00000010 | X86_CR0_PG | X86_CR0_WP;
  451. save->cr4 = X86_CR4_PAE;
  452. /* rdx = ?? */
  453. }
  454. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  455. {
  456. struct vcpu_svm *svm;
  457. struct page *page;
  458. int err;
  459. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  460. if (!svm) {
  461. err = -ENOMEM;
  462. goto out;
  463. }
  464. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  465. if (err)
  466. goto free_svm;
  467. if (irqchip_in_kernel(kvm)) {
  468. err = kvm_create_lapic(&svm->vcpu);
  469. if (err < 0)
  470. goto free_svm;
  471. }
  472. page = alloc_page(GFP_KERNEL);
  473. if (!page) {
  474. err = -ENOMEM;
  475. goto uninit;
  476. }
  477. svm->vmcb = page_address(page);
  478. clear_page(svm->vmcb);
  479. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  480. svm->asid_generation = 0;
  481. memset(svm->db_regs, 0, sizeof(svm->db_regs));
  482. init_vmcb(svm->vmcb);
  483. fx_init(&svm->vcpu);
  484. svm->vcpu.fpu_active = 1;
  485. svm->vcpu.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  486. if (svm->vcpu.vcpu_id == 0)
  487. svm->vcpu.apic_base |= MSR_IA32_APICBASE_BSP;
  488. return &svm->vcpu;
  489. uninit:
  490. kvm_vcpu_uninit(&svm->vcpu);
  491. free_svm:
  492. kmem_cache_free(kvm_vcpu_cache, svm);
  493. out:
  494. return ERR_PTR(err);
  495. }
  496. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  497. {
  498. struct vcpu_svm *svm = to_svm(vcpu);
  499. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  500. kvm_vcpu_uninit(vcpu);
  501. kmem_cache_free(kvm_vcpu_cache, svm);
  502. }
  503. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  504. {
  505. struct vcpu_svm *svm = to_svm(vcpu);
  506. int i;
  507. if (unlikely(cpu != vcpu->cpu)) {
  508. u64 tsc_this, delta;
  509. /*
  510. * Make sure that the guest sees a monotonically
  511. * increasing TSC.
  512. */
  513. rdtscll(tsc_this);
  514. delta = vcpu->host_tsc - tsc_this;
  515. svm->vmcb->control.tsc_offset += delta;
  516. vcpu->cpu = cpu;
  517. }
  518. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  519. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  520. }
  521. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  522. {
  523. struct vcpu_svm *svm = to_svm(vcpu);
  524. int i;
  525. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  526. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  527. rdtscll(vcpu->host_tsc);
  528. }
  529. static void svm_vcpu_decache(struct kvm_vcpu *vcpu)
  530. {
  531. }
  532. static void svm_cache_regs(struct kvm_vcpu *vcpu)
  533. {
  534. struct vcpu_svm *svm = to_svm(vcpu);
  535. vcpu->regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  536. vcpu->regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  537. vcpu->rip = svm->vmcb->save.rip;
  538. }
  539. static void svm_decache_regs(struct kvm_vcpu *vcpu)
  540. {
  541. struct vcpu_svm *svm = to_svm(vcpu);
  542. svm->vmcb->save.rax = vcpu->regs[VCPU_REGS_RAX];
  543. svm->vmcb->save.rsp = vcpu->regs[VCPU_REGS_RSP];
  544. svm->vmcb->save.rip = vcpu->rip;
  545. }
  546. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  547. {
  548. return to_svm(vcpu)->vmcb->save.rflags;
  549. }
  550. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  551. {
  552. to_svm(vcpu)->vmcb->save.rflags = rflags;
  553. }
  554. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  555. {
  556. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  557. switch (seg) {
  558. case VCPU_SREG_CS: return &save->cs;
  559. case VCPU_SREG_DS: return &save->ds;
  560. case VCPU_SREG_ES: return &save->es;
  561. case VCPU_SREG_FS: return &save->fs;
  562. case VCPU_SREG_GS: return &save->gs;
  563. case VCPU_SREG_SS: return &save->ss;
  564. case VCPU_SREG_TR: return &save->tr;
  565. case VCPU_SREG_LDTR: return &save->ldtr;
  566. }
  567. BUG();
  568. return NULL;
  569. }
  570. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  571. {
  572. struct vmcb_seg *s = svm_seg(vcpu, seg);
  573. return s->base;
  574. }
  575. static void svm_get_segment(struct kvm_vcpu *vcpu,
  576. struct kvm_segment *var, int seg)
  577. {
  578. struct vmcb_seg *s = svm_seg(vcpu, seg);
  579. var->base = s->base;
  580. var->limit = s->limit;
  581. var->selector = s->selector;
  582. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  583. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  584. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  585. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  586. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  587. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  588. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  589. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  590. var->unusable = !var->present;
  591. }
  592. static void svm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  593. {
  594. struct vmcb_seg *s = svm_seg(vcpu, VCPU_SREG_CS);
  595. *db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  596. *l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  597. }
  598. static void svm_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  599. {
  600. struct vcpu_svm *svm = to_svm(vcpu);
  601. dt->limit = svm->vmcb->save.idtr.limit;
  602. dt->base = svm->vmcb->save.idtr.base;
  603. }
  604. static void svm_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  605. {
  606. struct vcpu_svm *svm = to_svm(vcpu);
  607. svm->vmcb->save.idtr.limit = dt->limit;
  608. svm->vmcb->save.idtr.base = dt->base ;
  609. }
  610. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  611. {
  612. struct vcpu_svm *svm = to_svm(vcpu);
  613. dt->limit = svm->vmcb->save.gdtr.limit;
  614. dt->base = svm->vmcb->save.gdtr.base;
  615. }
  616. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  617. {
  618. struct vcpu_svm *svm = to_svm(vcpu);
  619. svm->vmcb->save.gdtr.limit = dt->limit;
  620. svm->vmcb->save.gdtr.base = dt->base ;
  621. }
  622. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  623. {
  624. }
  625. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  626. {
  627. struct vcpu_svm *svm = to_svm(vcpu);
  628. #ifdef CONFIG_X86_64
  629. if (vcpu->shadow_efer & KVM_EFER_LME) {
  630. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  631. vcpu->shadow_efer |= KVM_EFER_LMA;
  632. svm->vmcb->save.efer |= KVM_EFER_LMA | KVM_EFER_LME;
  633. }
  634. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG) ) {
  635. vcpu->shadow_efer &= ~KVM_EFER_LMA;
  636. svm->vmcb->save.efer &= ~(KVM_EFER_LMA | KVM_EFER_LME);
  637. }
  638. }
  639. #endif
  640. if ((vcpu->cr0 & X86_CR0_TS) && !(cr0 & X86_CR0_TS)) {
  641. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  642. vcpu->fpu_active = 1;
  643. }
  644. vcpu->cr0 = cr0;
  645. cr0 |= X86_CR0_PG | X86_CR0_WP;
  646. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  647. svm->vmcb->save.cr0 = cr0;
  648. }
  649. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  650. {
  651. vcpu->cr4 = cr4;
  652. to_svm(vcpu)->vmcb->save.cr4 = cr4 | X86_CR4_PAE;
  653. }
  654. static void svm_set_segment(struct kvm_vcpu *vcpu,
  655. struct kvm_segment *var, int seg)
  656. {
  657. struct vcpu_svm *svm = to_svm(vcpu);
  658. struct vmcb_seg *s = svm_seg(vcpu, seg);
  659. s->base = var->base;
  660. s->limit = var->limit;
  661. s->selector = var->selector;
  662. if (var->unusable)
  663. s->attrib = 0;
  664. else {
  665. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  666. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  667. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  668. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  669. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  670. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  671. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  672. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  673. }
  674. if (seg == VCPU_SREG_CS)
  675. svm->vmcb->save.cpl
  676. = (svm->vmcb->save.cs.attrib
  677. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  678. }
  679. /* FIXME:
  680. svm(vcpu)->vmcb->control.int_ctl &= ~V_TPR_MASK;
  681. svm(vcpu)->vmcb->control.int_ctl |= (sregs->cr8 & V_TPR_MASK);
  682. */
  683. static int svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  684. {
  685. return -EOPNOTSUPP;
  686. }
  687. static int svm_get_irq(struct kvm_vcpu *vcpu)
  688. {
  689. struct vcpu_svm *svm = to_svm(vcpu);
  690. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  691. if (is_external_interrupt(exit_int_info))
  692. return exit_int_info & SVM_EVTINJ_VEC_MASK;
  693. return -1;
  694. }
  695. static void load_host_msrs(struct kvm_vcpu *vcpu)
  696. {
  697. #ifdef CONFIG_X86_64
  698. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  699. #endif
  700. }
  701. static void save_host_msrs(struct kvm_vcpu *vcpu)
  702. {
  703. #ifdef CONFIG_X86_64
  704. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  705. #endif
  706. }
  707. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *svm_data)
  708. {
  709. if (svm_data->next_asid > svm_data->max_asid) {
  710. ++svm_data->asid_generation;
  711. svm_data->next_asid = 1;
  712. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  713. }
  714. svm->vcpu.cpu = svm_data->cpu;
  715. svm->asid_generation = svm_data->asid_generation;
  716. svm->vmcb->control.asid = svm_data->next_asid++;
  717. }
  718. static void svm_invlpg(struct kvm_vcpu *vcpu, gva_t address)
  719. {
  720. invlpga(address, to_svm(vcpu)->vmcb->control.asid); // is needed?
  721. }
  722. static unsigned long svm_get_dr(struct kvm_vcpu *vcpu, int dr)
  723. {
  724. return to_svm(vcpu)->db_regs[dr];
  725. }
  726. static void svm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long value,
  727. int *exception)
  728. {
  729. struct vcpu_svm *svm = to_svm(vcpu);
  730. *exception = 0;
  731. if (svm->vmcb->save.dr7 & DR7_GD_MASK) {
  732. svm->vmcb->save.dr7 &= ~DR7_GD_MASK;
  733. svm->vmcb->save.dr6 |= DR6_BD_MASK;
  734. *exception = DB_VECTOR;
  735. return;
  736. }
  737. switch (dr) {
  738. case 0 ... 3:
  739. svm->db_regs[dr] = value;
  740. return;
  741. case 4 ... 5:
  742. if (vcpu->cr4 & X86_CR4_DE) {
  743. *exception = UD_VECTOR;
  744. return;
  745. }
  746. case 7: {
  747. if (value & ~((1ULL << 32) - 1)) {
  748. *exception = GP_VECTOR;
  749. return;
  750. }
  751. svm->vmcb->save.dr7 = value;
  752. return;
  753. }
  754. default:
  755. printk(KERN_DEBUG "%s: unexpected dr %u\n",
  756. __FUNCTION__, dr);
  757. *exception = UD_VECTOR;
  758. return;
  759. }
  760. }
  761. static int pf_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  762. {
  763. u32 exit_int_info = svm->vmcb->control.exit_int_info;
  764. struct kvm *kvm = svm->vcpu.kvm;
  765. u64 fault_address;
  766. u32 error_code;
  767. enum emulation_result er;
  768. int r;
  769. if (!irqchip_in_kernel(kvm) &&
  770. is_external_interrupt(exit_int_info))
  771. push_irq(&svm->vcpu, exit_int_info & SVM_EVTINJ_VEC_MASK);
  772. mutex_lock(&kvm->lock);
  773. fault_address = svm->vmcb->control.exit_info_2;
  774. error_code = svm->vmcb->control.exit_info_1;
  775. r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  776. if (r < 0) {
  777. mutex_unlock(&kvm->lock);
  778. return r;
  779. }
  780. if (!r) {
  781. mutex_unlock(&kvm->lock);
  782. return 1;
  783. }
  784. er = emulate_instruction(&svm->vcpu, kvm_run, fault_address,
  785. error_code);
  786. mutex_unlock(&kvm->lock);
  787. switch (er) {
  788. case EMULATE_DONE:
  789. return 1;
  790. case EMULATE_DO_MMIO:
  791. ++svm->vcpu.stat.mmio_exits;
  792. return 0;
  793. case EMULATE_FAIL:
  794. vcpu_printf(&svm->vcpu, "%s: emulate fail\n", __FUNCTION__);
  795. break;
  796. default:
  797. BUG();
  798. }
  799. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  800. return 0;
  801. }
  802. static int nm_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  803. {
  804. svm->vmcb->control.intercept_exceptions &= ~(1 << NM_VECTOR);
  805. if (!(svm->vcpu.cr0 & X86_CR0_TS))
  806. svm->vmcb->save.cr0 &= ~X86_CR0_TS;
  807. svm->vcpu.fpu_active = 1;
  808. return 1;
  809. }
  810. static int shutdown_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  811. {
  812. /*
  813. * VMCB is undefined after a SHUTDOWN intercept
  814. * so reinitialize it.
  815. */
  816. clear_page(svm->vmcb);
  817. init_vmcb(svm->vmcb);
  818. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  819. return 0;
  820. }
  821. static int io_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  822. {
  823. u32 io_info = svm->vmcb->control.exit_info_1; //address size bug?
  824. int size, down, in, string, rep;
  825. unsigned port;
  826. ++svm->vcpu.stat.io_exits;
  827. svm->next_rip = svm->vmcb->control.exit_info_2;
  828. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  829. if (string) {
  830. if (emulate_instruction(&svm->vcpu, kvm_run, 0, 0) == EMULATE_DO_MMIO)
  831. return 0;
  832. return 1;
  833. }
  834. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  835. port = io_info >> 16;
  836. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  837. rep = (io_info & SVM_IOIO_REP_MASK) != 0;
  838. down = (svm->vmcb->save.rflags & X86_EFLAGS_DF) != 0;
  839. return kvm_emulate_pio(&svm->vcpu, kvm_run, in, size, port);
  840. }
  841. static int nop_on_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  842. {
  843. return 1;
  844. }
  845. static int halt_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  846. {
  847. svm->next_rip = svm->vmcb->save.rip + 1;
  848. skip_emulated_instruction(&svm->vcpu);
  849. return kvm_emulate_halt(&svm->vcpu);
  850. }
  851. static int vmmcall_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  852. {
  853. svm->next_rip = svm->vmcb->save.rip + 3;
  854. skip_emulated_instruction(&svm->vcpu);
  855. return kvm_hypercall(&svm->vcpu, kvm_run);
  856. }
  857. static int invalid_op_interception(struct vcpu_svm *svm,
  858. struct kvm_run *kvm_run)
  859. {
  860. inject_ud(&svm->vcpu);
  861. return 1;
  862. }
  863. static int task_switch_interception(struct vcpu_svm *svm,
  864. struct kvm_run *kvm_run)
  865. {
  866. pr_unimpl(&svm->vcpu, "%s: task switch is unsupported\n", __FUNCTION__);
  867. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  868. return 0;
  869. }
  870. static int cpuid_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  871. {
  872. svm->next_rip = svm->vmcb->save.rip + 2;
  873. kvm_emulate_cpuid(&svm->vcpu);
  874. return 1;
  875. }
  876. static int emulate_on_interception(struct vcpu_svm *svm,
  877. struct kvm_run *kvm_run)
  878. {
  879. if (emulate_instruction(&svm->vcpu, NULL, 0, 0) != EMULATE_DONE)
  880. pr_unimpl(&svm->vcpu, "%s: failed\n", __FUNCTION__);
  881. return 1;
  882. }
  883. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  884. {
  885. struct vcpu_svm *svm = to_svm(vcpu);
  886. switch (ecx) {
  887. case MSR_IA32_TIME_STAMP_COUNTER: {
  888. u64 tsc;
  889. rdtscll(tsc);
  890. *data = svm->vmcb->control.tsc_offset + tsc;
  891. break;
  892. }
  893. case MSR_K6_STAR:
  894. *data = svm->vmcb->save.star;
  895. break;
  896. #ifdef CONFIG_X86_64
  897. case MSR_LSTAR:
  898. *data = svm->vmcb->save.lstar;
  899. break;
  900. case MSR_CSTAR:
  901. *data = svm->vmcb->save.cstar;
  902. break;
  903. case MSR_KERNEL_GS_BASE:
  904. *data = svm->vmcb->save.kernel_gs_base;
  905. break;
  906. case MSR_SYSCALL_MASK:
  907. *data = svm->vmcb->save.sfmask;
  908. break;
  909. #endif
  910. case MSR_IA32_SYSENTER_CS:
  911. *data = svm->vmcb->save.sysenter_cs;
  912. break;
  913. case MSR_IA32_SYSENTER_EIP:
  914. *data = svm->vmcb->save.sysenter_eip;
  915. break;
  916. case MSR_IA32_SYSENTER_ESP:
  917. *data = svm->vmcb->save.sysenter_esp;
  918. break;
  919. default:
  920. return kvm_get_msr_common(vcpu, ecx, data);
  921. }
  922. return 0;
  923. }
  924. static int rdmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  925. {
  926. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  927. u64 data;
  928. if (svm_get_msr(&svm->vcpu, ecx, &data))
  929. svm_inject_gp(&svm->vcpu, 0);
  930. else {
  931. svm->vmcb->save.rax = data & 0xffffffff;
  932. svm->vcpu.regs[VCPU_REGS_RDX] = data >> 32;
  933. svm->next_rip = svm->vmcb->save.rip + 2;
  934. skip_emulated_instruction(&svm->vcpu);
  935. }
  936. return 1;
  937. }
  938. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  939. {
  940. struct vcpu_svm *svm = to_svm(vcpu);
  941. switch (ecx) {
  942. case MSR_IA32_TIME_STAMP_COUNTER: {
  943. u64 tsc;
  944. rdtscll(tsc);
  945. svm->vmcb->control.tsc_offset = data - tsc;
  946. break;
  947. }
  948. case MSR_K6_STAR:
  949. svm->vmcb->save.star = data;
  950. break;
  951. #ifdef CONFIG_X86_64
  952. case MSR_LSTAR:
  953. svm->vmcb->save.lstar = data;
  954. break;
  955. case MSR_CSTAR:
  956. svm->vmcb->save.cstar = data;
  957. break;
  958. case MSR_KERNEL_GS_BASE:
  959. svm->vmcb->save.kernel_gs_base = data;
  960. break;
  961. case MSR_SYSCALL_MASK:
  962. svm->vmcb->save.sfmask = data;
  963. break;
  964. #endif
  965. case MSR_IA32_SYSENTER_CS:
  966. svm->vmcb->save.sysenter_cs = data;
  967. break;
  968. case MSR_IA32_SYSENTER_EIP:
  969. svm->vmcb->save.sysenter_eip = data;
  970. break;
  971. case MSR_IA32_SYSENTER_ESP:
  972. svm->vmcb->save.sysenter_esp = data;
  973. break;
  974. default:
  975. return kvm_set_msr_common(vcpu, ecx, data);
  976. }
  977. return 0;
  978. }
  979. static int wrmsr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  980. {
  981. u32 ecx = svm->vcpu.regs[VCPU_REGS_RCX];
  982. u64 data = (svm->vmcb->save.rax & -1u)
  983. | ((u64)(svm->vcpu.regs[VCPU_REGS_RDX] & -1u) << 32);
  984. svm->next_rip = svm->vmcb->save.rip + 2;
  985. if (svm_set_msr(&svm->vcpu, ecx, data))
  986. svm_inject_gp(&svm->vcpu, 0);
  987. else
  988. skip_emulated_instruction(&svm->vcpu);
  989. return 1;
  990. }
  991. static int msr_interception(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  992. {
  993. if (svm->vmcb->control.exit_info_1)
  994. return wrmsr_interception(svm, kvm_run);
  995. else
  996. return rdmsr_interception(svm, kvm_run);
  997. }
  998. static int interrupt_window_interception(struct vcpu_svm *svm,
  999. struct kvm_run *kvm_run)
  1000. {
  1001. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  1002. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1003. /*
  1004. * If the user space waits to inject interrupts, exit as soon as
  1005. * possible
  1006. */
  1007. if (kvm_run->request_interrupt_window &&
  1008. !svm->vcpu.irq_summary) {
  1009. ++svm->vcpu.stat.irq_window_exits;
  1010. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1011. return 0;
  1012. }
  1013. return 1;
  1014. }
  1015. static int (*svm_exit_handlers[])(struct vcpu_svm *svm,
  1016. struct kvm_run *kvm_run) = {
  1017. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  1018. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  1019. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  1020. /* for now: */
  1021. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  1022. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  1023. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  1024. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  1025. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  1026. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  1027. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  1028. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  1029. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  1030. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  1031. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  1032. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  1033. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  1034. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  1035. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  1036. [SVM_EXIT_INTR] = nop_on_interception,
  1037. [SVM_EXIT_NMI] = nop_on_interception,
  1038. [SVM_EXIT_SMI] = nop_on_interception,
  1039. [SVM_EXIT_INIT] = nop_on_interception,
  1040. [SVM_EXIT_VINTR] = interrupt_window_interception,
  1041. /* [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception, */
  1042. [SVM_EXIT_CPUID] = cpuid_interception,
  1043. [SVM_EXIT_HLT] = halt_interception,
  1044. [SVM_EXIT_INVLPG] = emulate_on_interception,
  1045. [SVM_EXIT_INVLPGA] = invalid_op_interception,
  1046. [SVM_EXIT_IOIO] = io_interception,
  1047. [SVM_EXIT_MSR] = msr_interception,
  1048. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  1049. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  1050. [SVM_EXIT_VMRUN] = invalid_op_interception,
  1051. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  1052. [SVM_EXIT_VMLOAD] = invalid_op_interception,
  1053. [SVM_EXIT_VMSAVE] = invalid_op_interception,
  1054. [SVM_EXIT_STGI] = invalid_op_interception,
  1055. [SVM_EXIT_CLGI] = invalid_op_interception,
  1056. [SVM_EXIT_SKINIT] = invalid_op_interception,
  1057. [SVM_EXIT_MONITOR] = invalid_op_interception,
  1058. [SVM_EXIT_MWAIT] = invalid_op_interception,
  1059. };
  1060. static int handle_exit(struct vcpu_svm *svm, struct kvm_run *kvm_run)
  1061. {
  1062. u32 exit_code = svm->vmcb->control.exit_code;
  1063. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  1064. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR)
  1065. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  1066. "exit_code 0x%x\n",
  1067. __FUNCTION__, svm->vmcb->control.exit_int_info,
  1068. exit_code);
  1069. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  1070. || svm_exit_handlers[exit_code] == 0) {
  1071. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1072. kvm_run->hw.hardware_exit_reason = exit_code;
  1073. return 0;
  1074. }
  1075. return svm_exit_handlers[exit_code](svm, kvm_run);
  1076. }
  1077. static void reload_tss(struct kvm_vcpu *vcpu)
  1078. {
  1079. int cpu = raw_smp_processor_id();
  1080. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1081. svm_data->tss_desc->type = 9; //available 32/64-bit TSS
  1082. load_TR_desc();
  1083. }
  1084. static void pre_svm_run(struct vcpu_svm *svm)
  1085. {
  1086. int cpu = raw_smp_processor_id();
  1087. struct svm_cpu_data *svm_data = per_cpu(svm_data, cpu);
  1088. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  1089. if (svm->vcpu.cpu != cpu ||
  1090. svm->asid_generation != svm_data->asid_generation)
  1091. new_asid(svm, svm_data);
  1092. }
  1093. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  1094. {
  1095. struct vmcb_control_area *control;
  1096. control = &svm->vmcb->control;
  1097. control->int_vector = irq;
  1098. control->int_ctl &= ~V_INTR_PRIO_MASK;
  1099. control->int_ctl |= V_IRQ_MASK |
  1100. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  1101. }
  1102. static void svm_set_irq(struct kvm_vcpu *vcpu, int irq)
  1103. {
  1104. struct vcpu_svm *svm = to_svm(vcpu);
  1105. svm_inject_irq(svm, irq);
  1106. }
  1107. static void svm_intr_assist(struct vcpu_svm *svm)
  1108. {
  1109. struct vmcb *vmcb = svm->vmcb;
  1110. int intr_vector = -1;
  1111. struct kvm_vcpu *vcpu = &svm->vcpu;
  1112. kvm_inject_pending_timer_irqs(vcpu);
  1113. if ((vmcb->control.exit_int_info & SVM_EVTINJ_VALID) &&
  1114. ((vmcb->control.exit_int_info & SVM_EVTINJ_TYPE_MASK) == 0)) {
  1115. intr_vector = vmcb->control.exit_int_info &
  1116. SVM_EVTINJ_VEC_MASK;
  1117. vmcb->control.exit_int_info = 0;
  1118. svm_inject_irq(svm, intr_vector);
  1119. return;
  1120. }
  1121. if (vmcb->control.int_ctl & V_IRQ_MASK)
  1122. return;
  1123. if (!kvm_cpu_has_interrupt(vcpu))
  1124. return;
  1125. if (!(vmcb->save.rflags & X86_EFLAGS_IF) ||
  1126. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
  1127. (vmcb->control.event_inj & SVM_EVTINJ_VALID)) {
  1128. /* unable to deliver irq, set pending irq */
  1129. vmcb->control.intercept |= (1ULL << INTERCEPT_VINTR);
  1130. svm_inject_irq(svm, 0x0);
  1131. return;
  1132. }
  1133. /* Okay, we can deliver the interrupt: grab it and update PIC state. */
  1134. intr_vector = kvm_cpu_get_interrupt(vcpu);
  1135. svm_inject_irq(svm, intr_vector);
  1136. kvm_timer_intr_post(vcpu, intr_vector);
  1137. }
  1138. static void kvm_reput_irq(struct vcpu_svm *svm)
  1139. {
  1140. struct vmcb_control_area *control = &svm->vmcb->control;
  1141. if ((control->int_ctl & V_IRQ_MASK)
  1142. && !irqchip_in_kernel(svm->vcpu.kvm)) {
  1143. control->int_ctl &= ~V_IRQ_MASK;
  1144. push_irq(&svm->vcpu, control->int_vector);
  1145. }
  1146. svm->vcpu.interrupt_window_open =
  1147. !(control->int_state & SVM_INTERRUPT_SHADOW_MASK);
  1148. }
  1149. static void svm_do_inject_vector(struct vcpu_svm *svm)
  1150. {
  1151. struct kvm_vcpu *vcpu = &svm->vcpu;
  1152. int word_index = __ffs(vcpu->irq_summary);
  1153. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1154. int irq = word_index * BITS_PER_LONG + bit_index;
  1155. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1156. if (!vcpu->irq_pending[word_index])
  1157. clear_bit(word_index, &vcpu->irq_summary);
  1158. svm_inject_irq(svm, irq);
  1159. }
  1160. static void do_interrupt_requests(struct vcpu_svm *svm,
  1161. struct kvm_run *kvm_run)
  1162. {
  1163. struct vmcb_control_area *control = &svm->vmcb->control;
  1164. svm->vcpu.interrupt_window_open =
  1165. (!(control->int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  1166. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1167. if (svm->vcpu.interrupt_window_open && svm->vcpu.irq_summary)
  1168. /*
  1169. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1170. */
  1171. svm_do_inject_vector(svm);
  1172. /*
  1173. * Interrupts blocked. Wait for unblock.
  1174. */
  1175. if (!svm->vcpu.interrupt_window_open &&
  1176. (svm->vcpu.irq_summary || kvm_run->request_interrupt_window)) {
  1177. control->intercept |= 1ULL << INTERCEPT_VINTR;
  1178. } else
  1179. control->intercept &= ~(1ULL << INTERCEPT_VINTR);
  1180. }
  1181. static void post_kvm_run_save(struct vcpu_svm *svm,
  1182. struct kvm_run *kvm_run)
  1183. {
  1184. if (irqchip_in_kernel(svm->vcpu.kvm))
  1185. kvm_run->ready_for_interrupt_injection = 1;
  1186. else
  1187. kvm_run->ready_for_interrupt_injection =
  1188. (svm->vcpu.interrupt_window_open &&
  1189. svm->vcpu.irq_summary == 0);
  1190. kvm_run->if_flag = (svm->vmcb->save.rflags & X86_EFLAGS_IF) != 0;
  1191. kvm_run->cr8 = get_cr8(&svm->vcpu);
  1192. kvm_run->apic_base = kvm_get_apic_base(&svm->vcpu);
  1193. }
  1194. /*
  1195. * Check if userspace requested an interrupt window, and that the
  1196. * interrupt window is open.
  1197. *
  1198. * No need to exit to userspace if we already have an interrupt queued.
  1199. */
  1200. static int dm_request_for_irq_injection(struct vcpu_svm *svm,
  1201. struct kvm_run *kvm_run)
  1202. {
  1203. return (!svm->vcpu.irq_summary &&
  1204. kvm_run->request_interrupt_window &&
  1205. svm->vcpu.interrupt_window_open &&
  1206. (svm->vmcb->save.rflags & X86_EFLAGS_IF));
  1207. }
  1208. static void save_db_regs(unsigned long *db_regs)
  1209. {
  1210. asm volatile ("mov %%dr0, %0" : "=r"(db_regs[0]));
  1211. asm volatile ("mov %%dr1, %0" : "=r"(db_regs[1]));
  1212. asm volatile ("mov %%dr2, %0" : "=r"(db_regs[2]));
  1213. asm volatile ("mov %%dr3, %0" : "=r"(db_regs[3]));
  1214. }
  1215. static void load_db_regs(unsigned long *db_regs)
  1216. {
  1217. asm volatile ("mov %0, %%dr0" : : "r"(db_regs[0]));
  1218. asm volatile ("mov %0, %%dr1" : : "r"(db_regs[1]));
  1219. asm volatile ("mov %0, %%dr2" : : "r"(db_regs[2]));
  1220. asm volatile ("mov %0, %%dr3" : : "r"(db_regs[3]));
  1221. }
  1222. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  1223. {
  1224. force_new_asid(vcpu);
  1225. }
  1226. static int svm_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1227. {
  1228. struct vcpu_svm *svm = to_svm(vcpu);
  1229. u16 fs_selector;
  1230. u16 gs_selector;
  1231. u16 ldt_selector;
  1232. int r;
  1233. again:
  1234. r = kvm_mmu_reload(vcpu);
  1235. if (unlikely(r))
  1236. return r;
  1237. clgi();
  1238. if (signal_pending(current)) {
  1239. stgi();
  1240. ++vcpu->stat.signal_exits;
  1241. post_kvm_run_save(svm, kvm_run);
  1242. kvm_run->exit_reason = KVM_EXIT_INTR;
  1243. return -EINTR;
  1244. }
  1245. if (irqchip_in_kernel(vcpu->kvm))
  1246. svm_intr_assist(svm);
  1247. else if (!vcpu->mmio_read_completed)
  1248. do_interrupt_requests(svm, kvm_run);
  1249. vcpu->guest_mode = 1;
  1250. if (vcpu->requests)
  1251. if (test_and_clear_bit(KVM_TLB_FLUSH, &vcpu->requests))
  1252. svm_flush_tlb(vcpu);
  1253. pre_svm_run(svm);
  1254. save_host_msrs(vcpu);
  1255. fs_selector = read_fs();
  1256. gs_selector = read_gs();
  1257. ldt_selector = read_ldt();
  1258. svm->host_cr2 = kvm_read_cr2();
  1259. svm->host_dr6 = read_dr6();
  1260. svm->host_dr7 = read_dr7();
  1261. svm->vmcb->save.cr2 = vcpu->cr2;
  1262. if (svm->vmcb->save.dr7 & 0xff) {
  1263. write_dr7(0);
  1264. save_db_regs(svm->host_db_regs);
  1265. load_db_regs(svm->db_regs);
  1266. }
  1267. if (vcpu->fpu_active) {
  1268. fx_save(&vcpu->host_fx_image);
  1269. fx_restore(&vcpu->guest_fx_image);
  1270. }
  1271. asm volatile (
  1272. #ifdef CONFIG_X86_64
  1273. "push %%rbx; push %%rcx; push %%rdx;"
  1274. "push %%rsi; push %%rdi; push %%rbp;"
  1275. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1276. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1277. #else
  1278. "push %%ebx; push %%ecx; push %%edx;"
  1279. "push %%esi; push %%edi; push %%ebp;"
  1280. #endif
  1281. #ifdef CONFIG_X86_64
  1282. "mov %c[rbx](%[svm]), %%rbx \n\t"
  1283. "mov %c[rcx](%[svm]), %%rcx \n\t"
  1284. "mov %c[rdx](%[svm]), %%rdx \n\t"
  1285. "mov %c[rsi](%[svm]), %%rsi \n\t"
  1286. "mov %c[rdi](%[svm]), %%rdi \n\t"
  1287. "mov %c[rbp](%[svm]), %%rbp \n\t"
  1288. "mov %c[r8](%[svm]), %%r8 \n\t"
  1289. "mov %c[r9](%[svm]), %%r9 \n\t"
  1290. "mov %c[r10](%[svm]), %%r10 \n\t"
  1291. "mov %c[r11](%[svm]), %%r11 \n\t"
  1292. "mov %c[r12](%[svm]), %%r12 \n\t"
  1293. "mov %c[r13](%[svm]), %%r13 \n\t"
  1294. "mov %c[r14](%[svm]), %%r14 \n\t"
  1295. "mov %c[r15](%[svm]), %%r15 \n\t"
  1296. #else
  1297. "mov %c[rbx](%[svm]), %%ebx \n\t"
  1298. "mov %c[rcx](%[svm]), %%ecx \n\t"
  1299. "mov %c[rdx](%[svm]), %%edx \n\t"
  1300. "mov %c[rsi](%[svm]), %%esi \n\t"
  1301. "mov %c[rdi](%[svm]), %%edi \n\t"
  1302. "mov %c[rbp](%[svm]), %%ebp \n\t"
  1303. #endif
  1304. #ifdef CONFIG_X86_64
  1305. /* Enter guest mode */
  1306. "push %%rax \n\t"
  1307. "mov %c[vmcb](%[svm]), %%rax \n\t"
  1308. SVM_VMLOAD "\n\t"
  1309. SVM_VMRUN "\n\t"
  1310. SVM_VMSAVE "\n\t"
  1311. "pop %%rax \n\t"
  1312. #else
  1313. /* Enter guest mode */
  1314. "push %%eax \n\t"
  1315. "mov %c[vmcb](%[svm]), %%eax \n\t"
  1316. SVM_VMLOAD "\n\t"
  1317. SVM_VMRUN "\n\t"
  1318. SVM_VMSAVE "\n\t"
  1319. "pop %%eax \n\t"
  1320. #endif
  1321. /* Save guest registers, load host registers */
  1322. #ifdef CONFIG_X86_64
  1323. "mov %%rbx, %c[rbx](%[svm]) \n\t"
  1324. "mov %%rcx, %c[rcx](%[svm]) \n\t"
  1325. "mov %%rdx, %c[rdx](%[svm]) \n\t"
  1326. "mov %%rsi, %c[rsi](%[svm]) \n\t"
  1327. "mov %%rdi, %c[rdi](%[svm]) \n\t"
  1328. "mov %%rbp, %c[rbp](%[svm]) \n\t"
  1329. "mov %%r8, %c[r8](%[svm]) \n\t"
  1330. "mov %%r9, %c[r9](%[svm]) \n\t"
  1331. "mov %%r10, %c[r10](%[svm]) \n\t"
  1332. "mov %%r11, %c[r11](%[svm]) \n\t"
  1333. "mov %%r12, %c[r12](%[svm]) \n\t"
  1334. "mov %%r13, %c[r13](%[svm]) \n\t"
  1335. "mov %%r14, %c[r14](%[svm]) \n\t"
  1336. "mov %%r15, %c[r15](%[svm]) \n\t"
  1337. "pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1338. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1339. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1340. "pop %%rdx; pop %%rcx; pop %%rbx; \n\t"
  1341. #else
  1342. "mov %%ebx, %c[rbx](%[svm]) \n\t"
  1343. "mov %%ecx, %c[rcx](%[svm]) \n\t"
  1344. "mov %%edx, %c[rdx](%[svm]) \n\t"
  1345. "mov %%esi, %c[rsi](%[svm]) \n\t"
  1346. "mov %%edi, %c[rdi](%[svm]) \n\t"
  1347. "mov %%ebp, %c[rbp](%[svm]) \n\t"
  1348. "pop %%ebp; pop %%edi; pop %%esi;"
  1349. "pop %%edx; pop %%ecx; pop %%ebx; \n\t"
  1350. #endif
  1351. :
  1352. : [svm]"a"(svm),
  1353. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  1354. [rbx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBX])),
  1355. [rcx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RCX])),
  1356. [rdx]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDX])),
  1357. [rsi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RSI])),
  1358. [rdi]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RDI])),
  1359. [rbp]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_RBP]))
  1360. #ifdef CONFIG_X86_64
  1361. ,[r8 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R8])),
  1362. [r9 ]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R9 ])),
  1363. [r10]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R10])),
  1364. [r11]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R11])),
  1365. [r12]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R12])),
  1366. [r13]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R13])),
  1367. [r14]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R14])),
  1368. [r15]"i"(offsetof(struct vcpu_svm,vcpu.regs[VCPU_REGS_R15]))
  1369. #endif
  1370. : "cc", "memory" );
  1371. vcpu->guest_mode = 0;
  1372. if (vcpu->fpu_active) {
  1373. fx_save(&vcpu->guest_fx_image);
  1374. fx_restore(&vcpu->host_fx_image);
  1375. }
  1376. if ((svm->vmcb->save.dr7 & 0xff))
  1377. load_db_regs(svm->host_db_regs);
  1378. vcpu->cr2 = svm->vmcb->save.cr2;
  1379. write_dr6(svm->host_dr6);
  1380. write_dr7(svm->host_dr7);
  1381. kvm_write_cr2(svm->host_cr2);
  1382. load_fs(fs_selector);
  1383. load_gs(gs_selector);
  1384. load_ldt(ldt_selector);
  1385. load_host_msrs(vcpu);
  1386. reload_tss(vcpu);
  1387. /*
  1388. * Profile KVM exit RIPs:
  1389. */
  1390. if (unlikely(prof_on == KVM_PROFILING))
  1391. profile_hit(KVM_PROFILING,
  1392. (void *)(unsigned long)svm->vmcb->save.rip);
  1393. stgi();
  1394. kvm_reput_irq(svm);
  1395. svm->next_rip = 0;
  1396. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  1397. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1398. kvm_run->fail_entry.hardware_entry_failure_reason
  1399. = svm->vmcb->control.exit_code;
  1400. post_kvm_run_save(svm, kvm_run);
  1401. return 0;
  1402. }
  1403. r = handle_exit(svm, kvm_run);
  1404. if (r > 0) {
  1405. if (dm_request_for_irq_injection(svm, kvm_run)) {
  1406. ++vcpu->stat.request_irq_exits;
  1407. post_kvm_run_save(svm, kvm_run);
  1408. kvm_run->exit_reason = KVM_EXIT_INTR;
  1409. return -EINTR;
  1410. }
  1411. kvm_resched(vcpu);
  1412. goto again;
  1413. }
  1414. post_kvm_run_save(svm, kvm_run);
  1415. return r;
  1416. }
  1417. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  1418. {
  1419. struct vcpu_svm *svm = to_svm(vcpu);
  1420. svm->vmcb->save.cr3 = root;
  1421. force_new_asid(vcpu);
  1422. if (vcpu->fpu_active) {
  1423. svm->vmcb->control.intercept_exceptions |= (1 << NM_VECTOR);
  1424. svm->vmcb->save.cr0 |= X86_CR0_TS;
  1425. vcpu->fpu_active = 0;
  1426. }
  1427. }
  1428. static void svm_inject_page_fault(struct kvm_vcpu *vcpu,
  1429. unsigned long addr,
  1430. uint32_t err_code)
  1431. {
  1432. struct vcpu_svm *svm = to_svm(vcpu);
  1433. uint32_t exit_int_info = svm->vmcb->control.exit_int_info;
  1434. ++vcpu->stat.pf_guest;
  1435. if (is_page_fault(exit_int_info)) {
  1436. svm->vmcb->control.event_inj_err = 0;
  1437. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1438. SVM_EVTINJ_VALID_ERR |
  1439. SVM_EVTINJ_TYPE_EXEPT |
  1440. DF_VECTOR;
  1441. return;
  1442. }
  1443. vcpu->cr2 = addr;
  1444. svm->vmcb->save.cr2 = addr;
  1445. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID |
  1446. SVM_EVTINJ_VALID_ERR |
  1447. SVM_EVTINJ_TYPE_EXEPT |
  1448. PF_VECTOR;
  1449. svm->vmcb->control.event_inj_err = err_code;
  1450. }
  1451. static int is_disabled(void)
  1452. {
  1453. u64 vm_cr;
  1454. rdmsrl(MSR_VM_CR, vm_cr);
  1455. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  1456. return 1;
  1457. return 0;
  1458. }
  1459. static void
  1460. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1461. {
  1462. /*
  1463. * Patch in the VMMCALL instruction:
  1464. */
  1465. hypercall[0] = 0x0f;
  1466. hypercall[1] = 0x01;
  1467. hypercall[2] = 0xd9;
  1468. hypercall[3] = 0xc3;
  1469. }
  1470. static void svm_check_processor_compat(void *rtn)
  1471. {
  1472. *(int *)rtn = 0;
  1473. }
  1474. static struct kvm_arch_ops svm_arch_ops = {
  1475. .cpu_has_kvm_support = has_svm,
  1476. .disabled_by_bios = is_disabled,
  1477. .hardware_setup = svm_hardware_setup,
  1478. .hardware_unsetup = svm_hardware_unsetup,
  1479. .check_processor_compatibility = svm_check_processor_compat,
  1480. .hardware_enable = svm_hardware_enable,
  1481. .hardware_disable = svm_hardware_disable,
  1482. .vcpu_create = svm_create_vcpu,
  1483. .vcpu_free = svm_free_vcpu,
  1484. .vcpu_load = svm_vcpu_load,
  1485. .vcpu_put = svm_vcpu_put,
  1486. .vcpu_decache = svm_vcpu_decache,
  1487. .set_guest_debug = svm_guest_debug,
  1488. .get_msr = svm_get_msr,
  1489. .set_msr = svm_set_msr,
  1490. .get_segment_base = svm_get_segment_base,
  1491. .get_segment = svm_get_segment,
  1492. .set_segment = svm_set_segment,
  1493. .get_cs_db_l_bits = svm_get_cs_db_l_bits,
  1494. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  1495. .set_cr0 = svm_set_cr0,
  1496. .set_cr3 = svm_set_cr3,
  1497. .set_cr4 = svm_set_cr4,
  1498. .set_efer = svm_set_efer,
  1499. .get_idt = svm_get_idt,
  1500. .set_idt = svm_set_idt,
  1501. .get_gdt = svm_get_gdt,
  1502. .set_gdt = svm_set_gdt,
  1503. .get_dr = svm_get_dr,
  1504. .set_dr = svm_set_dr,
  1505. .cache_regs = svm_cache_regs,
  1506. .decache_regs = svm_decache_regs,
  1507. .get_rflags = svm_get_rflags,
  1508. .set_rflags = svm_set_rflags,
  1509. .invlpg = svm_invlpg,
  1510. .tlb_flush = svm_flush_tlb,
  1511. .inject_page_fault = svm_inject_page_fault,
  1512. .inject_gp = svm_inject_gp,
  1513. .run = svm_vcpu_run,
  1514. .skip_emulated_instruction = skip_emulated_instruction,
  1515. .patch_hypercall = svm_patch_hypercall,
  1516. .get_irq = svm_get_irq,
  1517. .set_irq = svm_set_irq,
  1518. };
  1519. static int __init svm_init(void)
  1520. {
  1521. return kvm_init_arch(&svm_arch_ops, sizeof(struct vcpu_svm),
  1522. THIS_MODULE);
  1523. }
  1524. static void __exit svm_exit(void)
  1525. {
  1526. kvm_exit_arch();
  1527. }
  1528. module_init(svm_init)
  1529. module_exit(svm_exit)