lapic.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. *
  8. * Authors:
  9. * Dor Laor <dor.laor@qumranet.com>
  10. * Gregory Haskins <ghaskins@novell.com>
  11. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  12. *
  13. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. */
  18. #include "kvm.h"
  19. #include <linux/kvm.h>
  20. #include <linux/mm.h>
  21. #include <linux/highmem.h>
  22. #include <linux/smp.h>
  23. #include <linux/hrtimer.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <asm/processor.h>
  27. #include <asm/msr.h>
  28. #include <asm/page.h>
  29. #include <asm/current.h>
  30. #include <asm/apicdef.h>
  31. #include <asm/atomic.h>
  32. #include <asm/div64.h>
  33. #include "irq.h"
  34. #define PRId64 "d"
  35. #define PRIx64 "llx"
  36. #define PRIu64 "u"
  37. #define PRIo64 "o"
  38. #define APIC_BUS_CYCLE_NS 1
  39. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  40. #define apic_debug(fmt, arg...)
  41. #define APIC_LVT_NUM 6
  42. /* 14 is the version for Xeon and Pentium 8.4.8*/
  43. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  44. #define LAPIC_MMIO_LENGTH (1 << 12)
  45. /* followed define is not in apicdef.h */
  46. #define APIC_SHORT_MASK 0xc0000
  47. #define APIC_DEST_NOSHORT 0x0
  48. #define APIC_DEST_MASK 0x800
  49. #define MAX_APIC_VECTOR 256
  50. #define VEC_POS(v) ((v) & (32 - 1))
  51. #define REG_POS(v) (((v) >> 5) << 4)
  52. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  53. {
  54. return *((u32 *) (apic->regs + reg_off));
  55. }
  56. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  57. {
  58. *((u32 *) (apic->regs + reg_off)) = val;
  59. }
  60. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  61. {
  62. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  63. }
  64. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  65. {
  66. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  67. }
  68. static inline void apic_set_vector(int vec, void *bitmap)
  69. {
  70. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  71. }
  72. static inline void apic_clear_vector(int vec, void *bitmap)
  73. {
  74. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  77. {
  78. return (apic)->vcpu->apic_base & MSR_IA32_APICBASE_ENABLE;
  79. }
  80. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  81. {
  82. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  83. }
  84. static inline int apic_enabled(struct kvm_lapic *apic)
  85. {
  86. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  87. }
  88. #define LVT_MASK \
  89. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  90. #define LINT_MASK \
  91. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  92. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  93. static inline int kvm_apic_id(struct kvm_lapic *apic)
  94. {
  95. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  96. }
  97. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  98. {
  99. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  100. }
  101. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  102. {
  103. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  104. }
  105. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  106. {
  107. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  108. }
  109. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  110. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  111. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  112. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  113. LINT_MASK, LINT_MASK, /* LVT0-1 */
  114. LVT_MASK /* LVTERR */
  115. };
  116. static int find_highest_vector(void *bitmap)
  117. {
  118. u32 *word = bitmap;
  119. int word_offset = MAX_APIC_VECTOR >> 5;
  120. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  121. continue;
  122. if (likely(!word_offset && !word[0]))
  123. return -1;
  124. else
  125. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  126. }
  127. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  128. {
  129. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  130. }
  131. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  132. {
  133. apic_clear_vector(vec, apic->regs + APIC_IRR);
  134. }
  135. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  136. {
  137. int result;
  138. result = find_highest_vector(apic->regs + APIC_IRR);
  139. ASSERT(result == -1 || result >= 16);
  140. return result;
  141. }
  142. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  143. {
  144. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  145. int highest_irr;
  146. if (!apic)
  147. return 0;
  148. highest_irr = apic_find_highest_irr(apic);
  149. return highest_irr;
  150. }
  151. EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
  152. int kvm_apic_set_irq(struct kvm_lapic *apic, u8 vec, u8 trig)
  153. {
  154. if (!apic_test_and_set_irr(vec, apic)) {
  155. /* a new pending irq is set in IRR */
  156. if (trig)
  157. apic_set_vector(vec, apic->regs + APIC_TMR);
  158. else
  159. apic_clear_vector(vec, apic->regs + APIC_TMR);
  160. kvm_vcpu_kick(apic->vcpu);
  161. return 1;
  162. }
  163. return 0;
  164. }
  165. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  166. {
  167. int result;
  168. result = find_highest_vector(apic->regs + APIC_ISR);
  169. ASSERT(result == -1 || result >= 16);
  170. return result;
  171. }
  172. static void apic_update_ppr(struct kvm_lapic *apic)
  173. {
  174. u32 tpr, isrv, ppr;
  175. int isr;
  176. tpr = apic_get_reg(apic, APIC_TASKPRI);
  177. isr = apic_find_highest_isr(apic);
  178. isrv = (isr != -1) ? isr : 0;
  179. if ((tpr & 0xf0) >= (isrv & 0xf0))
  180. ppr = tpr & 0xff;
  181. else
  182. ppr = isrv & 0xf0;
  183. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  184. apic, ppr, isr, isrv);
  185. apic_set_reg(apic, APIC_PROCPRI, ppr);
  186. }
  187. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  188. {
  189. apic_set_reg(apic, APIC_TASKPRI, tpr);
  190. apic_update_ppr(apic);
  191. }
  192. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  193. {
  194. return kvm_apic_id(apic) == dest;
  195. }
  196. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  197. {
  198. int result = 0;
  199. u8 logical_id;
  200. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  201. switch (apic_get_reg(apic, APIC_DFR)) {
  202. case APIC_DFR_FLAT:
  203. if (logical_id & mda)
  204. result = 1;
  205. break;
  206. case APIC_DFR_CLUSTER:
  207. if (((logical_id >> 4) == (mda >> 0x4))
  208. && (logical_id & mda & 0xf))
  209. result = 1;
  210. break;
  211. default:
  212. printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
  213. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  214. break;
  215. }
  216. return result;
  217. }
  218. static int apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  219. int short_hand, int dest, int dest_mode)
  220. {
  221. int result = 0;
  222. struct kvm_lapic *target = vcpu->apic;
  223. apic_debug("target %p, source %p, dest 0x%x, "
  224. "dest_mode 0x%x, short_hand 0x%x",
  225. target, source, dest, dest_mode, short_hand);
  226. ASSERT(!target);
  227. switch (short_hand) {
  228. case APIC_DEST_NOSHORT:
  229. if (dest_mode == 0) {
  230. /* Physical mode. */
  231. if ((dest == 0xFF) || (dest == kvm_apic_id(target)))
  232. result = 1;
  233. } else
  234. /* Logical mode. */
  235. result = kvm_apic_match_logical_addr(target, dest);
  236. break;
  237. case APIC_DEST_SELF:
  238. if (target == source)
  239. result = 1;
  240. break;
  241. case APIC_DEST_ALLINC:
  242. result = 1;
  243. break;
  244. case APIC_DEST_ALLBUT:
  245. if (target != source)
  246. result = 1;
  247. break;
  248. default:
  249. printk(KERN_WARNING "Bad dest shorthand value %x\n",
  250. short_hand);
  251. break;
  252. }
  253. return result;
  254. }
  255. /*
  256. * Add a pending IRQ into lapic.
  257. * Return 1 if successfully added and 0 if discarded.
  258. */
  259. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  260. int vector, int level, int trig_mode)
  261. {
  262. int result = 0;
  263. int orig_irr;
  264. switch (delivery_mode) {
  265. case APIC_DM_FIXED:
  266. case APIC_DM_LOWEST:
  267. /* FIXME add logic for vcpu on reset */
  268. if (unlikely(!apic_enabled(apic)))
  269. break;
  270. orig_irr = apic_test_and_set_irr(vector, apic);
  271. if (orig_irr && trig_mode) {
  272. apic_debug("level trig mode repeatedly for vector %d",
  273. vector);
  274. break;
  275. }
  276. if (trig_mode) {
  277. apic_debug("level trig mode for vector %d", vector);
  278. apic_set_vector(vector, apic->regs + APIC_TMR);
  279. } else
  280. apic_clear_vector(vector, apic->regs + APIC_TMR);
  281. kvm_vcpu_kick(apic->vcpu);
  282. result = (orig_irr == 0);
  283. break;
  284. case APIC_DM_REMRD:
  285. printk(KERN_DEBUG "Ignoring delivery mode 3\n");
  286. break;
  287. case APIC_DM_SMI:
  288. printk(KERN_DEBUG "Ignoring guest SMI\n");
  289. break;
  290. case APIC_DM_NMI:
  291. printk(KERN_DEBUG "Ignoring guest NMI\n");
  292. break;
  293. case APIC_DM_INIT:
  294. printk(KERN_DEBUG "Ignoring guest INIT\n");
  295. break;
  296. case APIC_DM_STARTUP:
  297. printk(KERN_DEBUG "Ignoring guest STARTUP\n");
  298. break;
  299. default:
  300. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  301. delivery_mode);
  302. break;
  303. }
  304. return result;
  305. }
  306. struct kvm_lapic *kvm_apic_round_robin(struct kvm *kvm, u8 vector,
  307. unsigned long bitmap)
  308. {
  309. int vcpu_id;
  310. /* TODO for real round robin */
  311. vcpu_id = fls(bitmap) - 1;
  312. if (vcpu_id < 0)
  313. printk(KERN_DEBUG "vcpu not ready for apic_round_robin\n");
  314. return kvm->vcpus[vcpu_id]->apic;
  315. }
  316. static void apic_set_eoi(struct kvm_lapic *apic)
  317. {
  318. int vector = apic_find_highest_isr(apic);
  319. /*
  320. * Not every write EOI will has corresponding ISR,
  321. * one example is when Kernel check timer on setup_IO_APIC
  322. */
  323. if (vector == -1)
  324. return;
  325. apic_clear_vector(vector, apic->regs + APIC_ISR);
  326. apic_update_ppr(apic);
  327. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  328. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector);
  329. }
  330. static void apic_send_ipi(struct kvm_lapic *apic)
  331. {
  332. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  333. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  334. unsigned int dest = GET_APIC_DEST_FIELD(icr_high);
  335. unsigned int short_hand = icr_low & APIC_SHORT_MASK;
  336. unsigned int trig_mode = icr_low & APIC_INT_LEVELTRIG;
  337. unsigned int level = icr_low & APIC_INT_ASSERT;
  338. unsigned int dest_mode = icr_low & APIC_DEST_MASK;
  339. unsigned int delivery_mode = icr_low & APIC_MODE_MASK;
  340. unsigned int vector = icr_low & APIC_VECTOR_MASK;
  341. struct kvm_lapic *target;
  342. struct kvm_vcpu *vcpu;
  343. unsigned long lpr_map = 0;
  344. int i;
  345. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  346. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  347. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  348. icr_high, icr_low, short_hand, dest,
  349. trig_mode, level, dest_mode, delivery_mode, vector);
  350. for (i = 0; i < KVM_MAX_VCPUS; i++) {
  351. vcpu = apic->vcpu->kvm->vcpus[i];
  352. if (!vcpu)
  353. continue;
  354. if (vcpu->apic &&
  355. apic_match_dest(vcpu, apic, short_hand, dest, dest_mode)) {
  356. if (delivery_mode == APIC_DM_LOWEST)
  357. set_bit(vcpu->vcpu_id, &lpr_map);
  358. else
  359. __apic_accept_irq(vcpu->apic, delivery_mode,
  360. vector, level, trig_mode);
  361. }
  362. }
  363. if (delivery_mode == APIC_DM_LOWEST) {
  364. target = kvm_apic_round_robin(vcpu->kvm, vector, lpr_map);
  365. if (target != NULL)
  366. __apic_accept_irq(target, delivery_mode,
  367. vector, level, trig_mode);
  368. }
  369. }
  370. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  371. {
  372. u32 counter_passed;
  373. ktime_t passed, now = apic->timer.dev.base->get_time();
  374. u32 tmcct = apic_get_reg(apic, APIC_TMICT);
  375. ASSERT(apic != NULL);
  376. if (unlikely(ktime_to_ns(now) <=
  377. ktime_to_ns(apic->timer.last_update))) {
  378. /* Wrap around */
  379. passed = ktime_add(( {
  380. (ktime_t) {
  381. .tv64 = KTIME_MAX -
  382. (apic->timer.last_update).tv64}; }
  383. ), now);
  384. apic_debug("time elapsed\n");
  385. } else
  386. passed = ktime_sub(now, apic->timer.last_update);
  387. counter_passed = div64_64(ktime_to_ns(passed),
  388. (APIC_BUS_CYCLE_NS * apic->timer.divide_count));
  389. tmcct -= counter_passed;
  390. if (tmcct <= 0) {
  391. if (unlikely(!apic_lvtt_period(apic)))
  392. tmcct = 0;
  393. else
  394. do {
  395. tmcct += apic_get_reg(apic, APIC_TMICT);
  396. } while (tmcct <= 0);
  397. }
  398. return tmcct;
  399. }
  400. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  401. {
  402. u32 val = 0;
  403. if (offset >= LAPIC_MMIO_LENGTH)
  404. return 0;
  405. switch (offset) {
  406. case APIC_ARBPRI:
  407. printk(KERN_WARNING "Access APIC ARBPRI register "
  408. "which is for P6\n");
  409. break;
  410. case APIC_TMCCT: /* Timer CCR */
  411. val = apic_get_tmcct(apic);
  412. break;
  413. default:
  414. apic_update_ppr(apic);
  415. val = apic_get_reg(apic, offset);
  416. break;
  417. }
  418. return val;
  419. }
  420. static void apic_mmio_read(struct kvm_io_device *this,
  421. gpa_t address, int len, void *data)
  422. {
  423. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  424. unsigned int offset = address - apic->base_address;
  425. unsigned char alignment = offset & 0xf;
  426. u32 result;
  427. if ((alignment + len) > 4) {
  428. printk(KERN_ERR "KVM_APIC_READ: alignment error %lx %d",
  429. (unsigned long)address, len);
  430. return;
  431. }
  432. result = __apic_read(apic, offset & ~0xf);
  433. switch (len) {
  434. case 1:
  435. case 2:
  436. case 4:
  437. memcpy(data, (char *)&result + alignment, len);
  438. break;
  439. default:
  440. printk(KERN_ERR "Local APIC read with len = %x, "
  441. "should be 1,2, or 4 instead\n", len);
  442. break;
  443. }
  444. }
  445. static void update_divide_count(struct kvm_lapic *apic)
  446. {
  447. u32 tmp1, tmp2, tdcr;
  448. tdcr = apic_get_reg(apic, APIC_TDCR);
  449. tmp1 = tdcr & 0xf;
  450. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  451. apic->timer.divide_count = 0x1 << (tmp2 & 0x7);
  452. apic_debug("timer divide count is 0x%x\n",
  453. apic->timer.divide_count);
  454. }
  455. static void start_apic_timer(struct kvm_lapic *apic)
  456. {
  457. ktime_t now = apic->timer.dev.base->get_time();
  458. apic->timer.last_update = now;
  459. apic->timer.period = apic_get_reg(apic, APIC_TMICT) *
  460. APIC_BUS_CYCLE_NS * apic->timer.divide_count;
  461. atomic_set(&apic->timer.pending, 0);
  462. hrtimer_start(&apic->timer.dev,
  463. ktime_add_ns(now, apic->timer.period),
  464. HRTIMER_MODE_ABS);
  465. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  466. PRIx64 ", "
  467. "timer initial count 0x%x, period %lldns, "
  468. "expire @ 0x%016" PRIx64 ".\n", __FUNCTION__,
  469. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  470. apic_get_reg(apic, APIC_TMICT),
  471. apic->timer.period,
  472. ktime_to_ns(ktime_add_ns(now,
  473. apic->timer.period)));
  474. }
  475. static void apic_mmio_write(struct kvm_io_device *this,
  476. gpa_t address, int len, const void *data)
  477. {
  478. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  479. unsigned int offset = address - apic->base_address;
  480. unsigned char alignment = offset & 0xf;
  481. u32 val;
  482. /*
  483. * APIC register must be aligned on 128-bits boundary.
  484. * 32/64/128 bits registers must be accessed thru 32 bits.
  485. * Refer SDM 8.4.1
  486. */
  487. if (len != 4 || alignment) {
  488. if (printk_ratelimit())
  489. printk(KERN_ERR "apic write: bad size=%d %lx\n",
  490. len, (long)address);
  491. return;
  492. }
  493. val = *(u32 *) data;
  494. /* too common printing */
  495. if (offset != APIC_EOI)
  496. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  497. "0x%x\n", __FUNCTION__, offset, len, val);
  498. offset &= 0xff0;
  499. switch (offset) {
  500. case APIC_ID: /* Local APIC ID */
  501. apic_set_reg(apic, APIC_ID, val);
  502. break;
  503. case APIC_TASKPRI:
  504. apic_set_tpr(apic, val & 0xff);
  505. break;
  506. case APIC_EOI:
  507. apic_set_eoi(apic);
  508. break;
  509. case APIC_LDR:
  510. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  511. break;
  512. case APIC_DFR:
  513. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  514. break;
  515. case APIC_SPIV:
  516. apic_set_reg(apic, APIC_SPIV, val & 0x3ff);
  517. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  518. int i;
  519. u32 lvt_val;
  520. for (i = 0; i < APIC_LVT_NUM; i++) {
  521. lvt_val = apic_get_reg(apic,
  522. APIC_LVTT + 0x10 * i);
  523. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  524. lvt_val | APIC_LVT_MASKED);
  525. }
  526. atomic_set(&apic->timer.pending, 0);
  527. }
  528. break;
  529. case APIC_ICR:
  530. /* No delay here, so we always clear the pending bit */
  531. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  532. apic_send_ipi(apic);
  533. break;
  534. case APIC_ICR2:
  535. apic_set_reg(apic, APIC_ICR2, val & 0xff000000);
  536. break;
  537. case APIC_LVTT:
  538. case APIC_LVTTHMR:
  539. case APIC_LVTPC:
  540. case APIC_LVT0:
  541. case APIC_LVT1:
  542. case APIC_LVTERR:
  543. /* TODO: Check vector */
  544. if (!apic_sw_enabled(apic))
  545. val |= APIC_LVT_MASKED;
  546. val &= apic_lvt_mask[(offset - APIC_LVTT) >> 4];
  547. apic_set_reg(apic, offset, val);
  548. break;
  549. case APIC_TMICT:
  550. hrtimer_cancel(&apic->timer.dev);
  551. apic_set_reg(apic, APIC_TMICT, val);
  552. start_apic_timer(apic);
  553. return;
  554. case APIC_TDCR:
  555. if (val & 4)
  556. printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
  557. apic_set_reg(apic, APIC_TDCR, val);
  558. update_divide_count(apic);
  559. break;
  560. default:
  561. apic_debug("Local APIC Write to read-only register %x\n",
  562. offset);
  563. break;
  564. }
  565. }
  566. static int apic_mmio_range(struct kvm_io_device *this, gpa_t addr)
  567. {
  568. struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
  569. int ret = 0;
  570. if (apic_hw_enabled(apic) &&
  571. (addr >= apic->base_address) &&
  572. (addr < (apic->base_address + LAPIC_MMIO_LENGTH)))
  573. ret = 1;
  574. return ret;
  575. }
  576. void kvm_free_apic(struct kvm_lapic *apic)
  577. {
  578. if (!apic)
  579. return;
  580. hrtimer_cancel(&apic->timer.dev);
  581. if (apic->regs_page) {
  582. __free_page(apic->regs_page);
  583. apic->regs_page = 0;
  584. }
  585. kfree(apic);
  586. }
  587. /*
  588. *----------------------------------------------------------------------
  589. * LAPIC interface
  590. *----------------------------------------------------------------------
  591. */
  592. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  593. {
  594. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  595. if (!apic)
  596. return;
  597. apic_set_tpr(apic, ((cr8 & 0x0f) << 4));
  598. }
  599. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  600. {
  601. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  602. u64 tpr;
  603. if (!apic)
  604. return 0;
  605. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  606. return (tpr & 0xf0) >> 4;
  607. }
  608. EXPORT_SYMBOL_GPL(kvm_lapic_get_cr8);
  609. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  610. {
  611. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  612. if (!apic) {
  613. value |= MSR_IA32_APICBASE_BSP;
  614. vcpu->apic_base = value;
  615. return;
  616. }
  617. if (apic->vcpu->vcpu_id)
  618. value &= ~MSR_IA32_APICBASE_BSP;
  619. vcpu->apic_base = value;
  620. apic->base_address = apic->vcpu->apic_base &
  621. MSR_IA32_APICBASE_BASE;
  622. /* with FSB delivery interrupt, we can restart APIC functionality */
  623. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  624. "0x%lx.\n", apic->apic_base, apic->base_address);
  625. }
  626. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu)
  627. {
  628. return vcpu->apic_base;
  629. }
  630. EXPORT_SYMBOL_GPL(kvm_lapic_get_base);
  631. static void lapic_reset(struct kvm_vcpu *vcpu)
  632. {
  633. struct kvm_lapic *apic;
  634. int i;
  635. apic_debug("%s\n", __FUNCTION__);
  636. ASSERT(vcpu);
  637. apic = vcpu->apic;
  638. ASSERT(apic != NULL);
  639. /* Stop the timer in case it's a reset to an active apic */
  640. hrtimer_cancel(&apic->timer.dev);
  641. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  642. apic_set_reg(apic, APIC_LVR, APIC_VERSION);
  643. for (i = 0; i < APIC_LVT_NUM; i++)
  644. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  645. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  646. apic_set_reg(apic, APIC_SPIV, 0xff);
  647. apic_set_reg(apic, APIC_TASKPRI, 0);
  648. apic_set_reg(apic, APIC_LDR, 0);
  649. apic_set_reg(apic, APIC_ESR, 0);
  650. apic_set_reg(apic, APIC_ICR, 0);
  651. apic_set_reg(apic, APIC_ICR2, 0);
  652. apic_set_reg(apic, APIC_TDCR, 0);
  653. apic_set_reg(apic, APIC_TMICT, 0);
  654. for (i = 0; i < 8; i++) {
  655. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  656. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  657. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  658. }
  659. apic->timer.divide_count = 0;
  660. atomic_set(&apic->timer.pending, 0);
  661. if (vcpu->vcpu_id == 0)
  662. vcpu->apic_base |= MSR_IA32_APICBASE_BSP;
  663. apic_update_ppr(apic);
  664. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  665. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __FUNCTION__,
  666. vcpu, kvm_apic_id(apic),
  667. vcpu->apic_base, apic->base_address);
  668. }
  669. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  670. {
  671. struct kvm_lapic *apic = (struct kvm_lapic *)vcpu->apic;
  672. int ret = 0;
  673. if (!apic)
  674. return 0;
  675. ret = apic_enabled(apic);
  676. return ret;
  677. }
  678. EXPORT_SYMBOL_GPL(kvm_lapic_enabled);
  679. /*
  680. *----------------------------------------------------------------------
  681. * timer interface
  682. *----------------------------------------------------------------------
  683. */
  684. /* TODO: make sure __apic_timer_fn runs in current pCPU */
  685. static int __apic_timer_fn(struct kvm_lapic *apic)
  686. {
  687. int result = 0;
  688. wait_queue_head_t *q = &apic->vcpu->wq;
  689. atomic_inc(&apic->timer.pending);
  690. if (waitqueue_active(q))
  691. wake_up_interruptible(q);
  692. if (apic_lvtt_period(apic)) {
  693. result = 1;
  694. apic->timer.dev.expires = ktime_add_ns(
  695. apic->timer.dev.expires,
  696. apic->timer.period);
  697. }
  698. return result;
  699. }
  700. static int __inject_apic_timer_irq(struct kvm_lapic *apic)
  701. {
  702. int vector;
  703. vector = apic_lvt_vector(apic, APIC_LVTT);
  704. return __apic_accept_irq(apic, APIC_DM_FIXED, vector, 1, 0);
  705. }
  706. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  707. {
  708. struct kvm_lapic *apic;
  709. int restart_timer = 0;
  710. apic = container_of(data, struct kvm_lapic, timer.dev);
  711. restart_timer = __apic_timer_fn(apic);
  712. if (restart_timer)
  713. return HRTIMER_RESTART;
  714. else
  715. return HRTIMER_NORESTART;
  716. }
  717. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  718. {
  719. struct kvm_lapic *apic;
  720. ASSERT(vcpu != NULL);
  721. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  722. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  723. if (!apic)
  724. goto nomem;
  725. vcpu->apic = apic;
  726. apic->regs_page = alloc_page(GFP_KERNEL);
  727. if (apic->regs_page == NULL) {
  728. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  729. vcpu->vcpu_id);
  730. goto nomem;
  731. }
  732. apic->regs = page_address(apic->regs_page);
  733. memset(apic->regs, 0, PAGE_SIZE);
  734. apic->vcpu = vcpu;
  735. hrtimer_init(&apic->timer.dev, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
  736. apic->timer.dev.function = apic_timer_fn;
  737. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  738. vcpu->apic_base = APIC_DEFAULT_PHYS_BASE;
  739. lapic_reset(vcpu);
  740. apic->dev.read = apic_mmio_read;
  741. apic->dev.write = apic_mmio_write;
  742. apic->dev.in_range = apic_mmio_range;
  743. apic->dev.private = apic;
  744. return 0;
  745. nomem:
  746. kvm_free_apic(apic);
  747. return -ENOMEM;
  748. }
  749. EXPORT_SYMBOL_GPL(kvm_create_lapic);
  750. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  751. {
  752. struct kvm_lapic *apic = vcpu->apic;
  753. int highest_irr;
  754. if (!apic || !apic_enabled(apic))
  755. return -1;
  756. apic_update_ppr(apic);
  757. highest_irr = apic_find_highest_irr(apic);
  758. if ((highest_irr == -1) ||
  759. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  760. return -1;
  761. return highest_irr;
  762. }
  763. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  764. {
  765. struct kvm_lapic *apic = vcpu->apic;
  766. if (apic && apic_lvt_enabled(apic, APIC_LVTT) &&
  767. atomic_read(&apic->timer.pending) > 0) {
  768. if (__inject_apic_timer_irq(apic))
  769. atomic_dec(&apic->timer.pending);
  770. }
  771. }
  772. void kvm_apic_timer_intr_post(struct kvm_vcpu *vcpu, int vec)
  773. {
  774. struct kvm_lapic *apic = vcpu->apic;
  775. if (apic && apic_lvt_vector(apic, APIC_LVTT) == vec)
  776. apic->timer.last_update = ktime_add_ns(
  777. apic->timer.last_update,
  778. apic->timer.period);
  779. }
  780. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  781. {
  782. int vector = kvm_apic_has_interrupt(vcpu);
  783. struct kvm_lapic *apic = vcpu->apic;
  784. if (vector == -1)
  785. return -1;
  786. apic_set_vector(vector, apic->regs + APIC_ISR);
  787. apic_update_ppr(apic);
  788. apic_clear_irr(vector, apic);
  789. return vector;
  790. }
  791. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  792. {
  793. struct kvm_lapic *apic = vcpu->apic;
  794. apic->base_address = vcpu->apic_base &
  795. MSR_IA32_APICBASE_BASE;
  796. apic_set_reg(apic, APIC_LVR, APIC_VERSION);
  797. apic_update_ppr(apic);
  798. hrtimer_cancel(&apic->timer.dev);
  799. update_divide_count(apic);
  800. start_apic_timer(apic);
  801. }