rtsx_pci_sdmmc.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include <linux/highmem.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/card.h>
  31. #include <linux/mfd/rtsx_pci.h>
  32. #include <asm/unaligned.h>
  33. /* SD Tuning Data Structure
  34. * Record continuous timing phase path
  35. */
  36. struct timing_phase_path {
  37. int start;
  38. int end;
  39. int mid;
  40. int len;
  41. };
  42. struct realtek_pci_sdmmc {
  43. struct platform_device *pdev;
  44. struct rtsx_pcr *pcr;
  45. struct mmc_host *mmc;
  46. struct mmc_request *mrq;
  47. struct mutex host_mutex;
  48. u8 ssc_depth;
  49. unsigned int clock;
  50. bool vpclk;
  51. bool double_clk;
  52. bool eject;
  53. bool initial_mode;
  54. int power_state;
  55. #define SDMMC_POWER_ON 1
  56. #define SDMMC_POWER_OFF 0
  57. };
  58. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  59. {
  60. return &(host->pdev->dev);
  61. }
  62. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  63. {
  64. rtsx_pci_write_register(host->pcr, CARD_STOP,
  65. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  66. }
  67. #ifdef DEBUG
  68. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  69. {
  70. struct rtsx_pcr *pcr = host->pcr;
  71. u16 i;
  72. u8 *ptr;
  73. /* Print SD host internal registers */
  74. rtsx_pci_init_cmd(pcr);
  75. for (i = 0xFDA0; i <= 0xFDAE; i++)
  76. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  77. for (i = 0xFD52; i <= 0xFD69; i++)
  78. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  79. rtsx_pci_send_cmd(pcr, 100);
  80. ptr = rtsx_pci_get_cmd_data(pcr);
  81. for (i = 0xFDA0; i <= 0xFDAE; i++)
  82. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  83. for (i = 0xFD52; i <= 0xFD69; i++)
  84. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  85. }
  86. #else
  87. #define sd_print_debug_regs(host)
  88. #endif /* DEBUG */
  89. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  90. u8 *buf, int buf_len, int timeout)
  91. {
  92. struct rtsx_pcr *pcr = host->pcr;
  93. int err, i;
  94. u8 trans_mode;
  95. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  96. if (!buf)
  97. buf_len = 0;
  98. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  99. trans_mode = SD_TM_AUTO_TUNING;
  100. else
  101. trans_mode = SD_TM_NORMAL_READ;
  102. rtsx_pci_init_cmd(pcr);
  103. for (i = 0; i < 5; i++)
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  107. 0xFF, (u8)(byte_cnt >> 8));
  108. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  109. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  111. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  112. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  113. if (trans_mode != SD_TM_AUTO_TUNING)
  114. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  115. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  116. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  117. 0xFF, trans_mode | SD_TRANSFER_START);
  118. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  119. SD_TRANSFER_END, SD_TRANSFER_END);
  120. err = rtsx_pci_send_cmd(pcr, timeout);
  121. if (err < 0) {
  122. sd_print_debug_regs(host);
  123. dev_dbg(sdmmc_dev(host),
  124. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  125. return err;
  126. }
  127. if (buf && buf_len) {
  128. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  129. if (err < 0) {
  130. dev_dbg(sdmmc_dev(host),
  131. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  132. return err;
  133. }
  134. }
  135. return 0;
  136. }
  137. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  138. u8 *buf, int buf_len, int timeout)
  139. {
  140. struct rtsx_pcr *pcr = host->pcr;
  141. int err, i;
  142. u8 trans_mode;
  143. if (!buf)
  144. buf_len = 0;
  145. if (buf && buf_len) {
  146. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  147. if (err < 0) {
  148. dev_dbg(sdmmc_dev(host),
  149. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  150. return err;
  151. }
  152. }
  153. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  154. rtsx_pci_init_cmd(pcr);
  155. if (cmd) {
  156. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  157. cmd[0] - 0x40);
  158. for (i = 0; i < 5; i++)
  159. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  160. SD_CMD0 + i, 0xFF, cmd[i]);
  161. }
  162. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  164. 0xFF, (u8)(byte_cnt >> 8));
  165. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  166. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  168. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  169. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  170. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  171. trans_mode | SD_TRANSFER_START);
  172. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  173. SD_TRANSFER_END, SD_TRANSFER_END);
  174. err = rtsx_pci_send_cmd(pcr, timeout);
  175. if (err < 0) {
  176. sd_print_debug_regs(host);
  177. dev_dbg(sdmmc_dev(host),
  178. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  179. return err;
  180. }
  181. return 0;
  182. }
  183. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  184. struct mmc_command *cmd)
  185. {
  186. struct rtsx_pcr *pcr = host->pcr;
  187. u8 cmd_idx = (u8)cmd->opcode;
  188. u32 arg = cmd->arg;
  189. int err = 0;
  190. int timeout = 100;
  191. int i;
  192. u8 *ptr;
  193. int stat_idx = 0;
  194. u8 rsp_type;
  195. int rsp_len = 5;
  196. bool clock_toggled = false;
  197. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  198. __func__, cmd_idx, arg);
  199. /* Response type:
  200. * R0
  201. * R1, R5, R6, R7
  202. * R1b
  203. * R2
  204. * R3, R4
  205. */
  206. switch (mmc_resp_type(cmd)) {
  207. case MMC_RSP_NONE:
  208. rsp_type = SD_RSP_TYPE_R0;
  209. rsp_len = 0;
  210. break;
  211. case MMC_RSP_R1:
  212. rsp_type = SD_RSP_TYPE_R1;
  213. break;
  214. case MMC_RSP_R1B:
  215. rsp_type = SD_RSP_TYPE_R1b;
  216. break;
  217. case MMC_RSP_R2:
  218. rsp_type = SD_RSP_TYPE_R2;
  219. rsp_len = 16;
  220. break;
  221. case MMC_RSP_R3:
  222. rsp_type = SD_RSP_TYPE_R3;
  223. break;
  224. default:
  225. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  226. err = -EINVAL;
  227. goto out;
  228. }
  229. if (rsp_type == SD_RSP_TYPE_R1b)
  230. timeout = 3000;
  231. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  232. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  233. 0xFF, SD_CLK_TOGGLE_EN);
  234. if (err < 0)
  235. goto out;
  236. clock_toggled = true;
  237. }
  238. rtsx_pci_init_cmd(pcr);
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  241. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  242. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  243. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  244. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  245. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  246. 0x01, PINGPONG_BUFFER);
  247. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  248. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  249. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  250. SD_TRANSFER_END | SD_STAT_IDLE,
  251. SD_TRANSFER_END | SD_STAT_IDLE);
  252. if (rsp_type == SD_RSP_TYPE_R2) {
  253. /* Read data from ping-pong buffer */
  254. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  255. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  256. stat_idx = 16;
  257. } else if (rsp_type != SD_RSP_TYPE_R0) {
  258. /* Read data from SD_CMDx registers */
  259. for (i = SD_CMD0; i <= SD_CMD4; i++)
  260. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  261. stat_idx = 5;
  262. }
  263. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  264. err = rtsx_pci_send_cmd(pcr, timeout);
  265. if (err < 0) {
  266. sd_print_debug_regs(host);
  267. sd_clear_error(host);
  268. dev_dbg(sdmmc_dev(host),
  269. "rtsx_pci_send_cmd error (err = %d)\n", err);
  270. goto out;
  271. }
  272. if (rsp_type == SD_RSP_TYPE_R0) {
  273. err = 0;
  274. goto out;
  275. }
  276. /* Eliminate returned value of CHECK_REG_CMD */
  277. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  278. /* Check (Start,Transmission) bit of Response */
  279. if ((ptr[0] & 0xC0) != 0) {
  280. err = -EILSEQ;
  281. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  282. goto out;
  283. }
  284. /* Check CRC7 */
  285. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  286. if (ptr[stat_idx] & SD_CRC7_ERR) {
  287. err = -EILSEQ;
  288. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  289. goto out;
  290. }
  291. }
  292. if (rsp_type == SD_RSP_TYPE_R2) {
  293. for (i = 0; i < 4; i++) {
  294. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  295. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  296. i, cmd->resp[i]);
  297. }
  298. } else {
  299. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  300. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  301. cmd->resp[0]);
  302. }
  303. out:
  304. cmd->error = err;
  305. if (err && clock_toggled)
  306. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  307. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  308. }
  309. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  310. {
  311. struct rtsx_pcr *pcr = host->pcr;
  312. struct mmc_host *mmc = host->mmc;
  313. struct mmc_card *card = mmc->card;
  314. struct mmc_data *data = mrq->data;
  315. int uhs = mmc_sd_card_uhs(card);
  316. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  317. u8 cfg2, trans_mode;
  318. int err;
  319. size_t data_len = data->blksz * data->blocks;
  320. if (read) {
  321. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  322. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  323. trans_mode = SD_TM_AUTO_READ_3;
  324. } else {
  325. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  326. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  327. trans_mode = SD_TM_AUTO_WRITE_3;
  328. }
  329. if (!uhs)
  330. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  331. rtsx_pci_init_cmd(pcr);
  332. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  333. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  334. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  335. 0xFF, (u8)data->blocks);
  336. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  337. 0xFF, (u8)(data->blocks >> 8));
  338. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  339. DMA_DONE_INT, DMA_DONE_INT);
  340. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  341. 0xFF, (u8)(data_len >> 24));
  342. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  343. 0xFF, (u8)(data_len >> 16));
  344. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  345. 0xFF, (u8)(data_len >> 8));
  346. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  347. if (read) {
  348. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  349. 0x03 | DMA_PACK_SIZE_MASK,
  350. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  351. } else {
  352. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  353. 0x03 | DMA_PACK_SIZE_MASK,
  354. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  355. }
  356. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  357. 0x01, RING_BUFFER);
  358. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  359. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  360. trans_mode | SD_TRANSFER_START);
  361. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  362. SD_TRANSFER_END, SD_TRANSFER_END);
  363. rtsx_pci_send_cmd_no_wait(pcr);
  364. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  365. if (err < 0) {
  366. sd_clear_error(host);
  367. return err;
  368. }
  369. return 0;
  370. }
  371. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  372. {
  373. rtsx_pci_write_register(host->pcr, SD_CFG1,
  374. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  375. }
  376. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  377. {
  378. rtsx_pci_write_register(host->pcr, SD_CFG1,
  379. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  380. }
  381. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  382. struct mmc_request *mrq)
  383. {
  384. struct mmc_command *cmd = mrq->cmd;
  385. struct mmc_data *data = mrq->data;
  386. u8 _cmd[5], *buf;
  387. _cmd[0] = 0x40 | (u8)cmd->opcode;
  388. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  389. buf = kzalloc(data->blksz, GFP_NOIO);
  390. if (!buf) {
  391. cmd->error = -ENOMEM;
  392. return;
  393. }
  394. if (data->flags & MMC_DATA_READ) {
  395. if (host->initial_mode)
  396. sd_disable_initial_mode(host);
  397. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  398. data->blksz, 200);
  399. if (host->initial_mode)
  400. sd_enable_initial_mode(host);
  401. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  402. } else {
  403. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  404. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  405. data->blksz, 200);
  406. }
  407. kfree(buf);
  408. }
  409. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  410. u8 sample_point, bool rx)
  411. {
  412. struct rtsx_pcr *pcr = host->pcr;
  413. int err;
  414. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  415. __func__, rx ? "RX" : "TX", sample_point);
  416. rtsx_pci_init_cmd(pcr);
  417. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  418. if (rx)
  419. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  420. SD_VPRX_CTL, 0x1F, sample_point);
  421. else
  422. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  423. SD_VPTX_CTL, 0x1F, sample_point);
  424. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  425. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  426. PHASE_NOT_RESET, PHASE_NOT_RESET);
  427. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  428. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  429. err = rtsx_pci_send_cmd(pcr, 100);
  430. if (err < 0)
  431. return err;
  432. return 0;
  433. }
  434. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  435. {
  436. struct timing_phase_path path[MAX_PHASE + 1];
  437. int i, j, cont_path_cnt;
  438. int new_block, max_len, final_path_idx;
  439. u8 final_phase = 0xFF;
  440. /* Parse phase_map, take it as a bit-ring */
  441. cont_path_cnt = 0;
  442. new_block = 1;
  443. j = 0;
  444. for (i = 0; i < MAX_PHASE + 1; i++) {
  445. if (phase_map & (1 << i)) {
  446. if (new_block) {
  447. new_block = 0;
  448. j = cont_path_cnt++;
  449. path[j].start = i;
  450. path[j].end = i;
  451. } else {
  452. path[j].end = i;
  453. }
  454. } else {
  455. new_block = 1;
  456. if (cont_path_cnt) {
  457. /* Calculate path length and middle point */
  458. int idx = cont_path_cnt - 1;
  459. path[idx].len =
  460. path[idx].end - path[idx].start + 1;
  461. path[idx].mid =
  462. path[idx].start + path[idx].len / 2;
  463. }
  464. }
  465. }
  466. if (cont_path_cnt == 0) {
  467. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  468. goto finish;
  469. } else {
  470. /* Calculate last continuous path length and middle point */
  471. int idx = cont_path_cnt - 1;
  472. path[idx].len = path[idx].end - path[idx].start + 1;
  473. path[idx].mid = path[idx].start + path[idx].len / 2;
  474. }
  475. /* Connect the first and last continuous paths if they are adjacent */
  476. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  477. /* Using negative index */
  478. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  479. path[0].len += path[cont_path_cnt - 1].len;
  480. path[0].mid = path[0].start + path[0].len / 2;
  481. /* Convert negative middle point index to positive one */
  482. if (path[0].mid < 0)
  483. path[0].mid += MAX_PHASE + 1;
  484. cont_path_cnt--;
  485. }
  486. /* Choose the longest continuous phase path */
  487. max_len = 0;
  488. final_phase = 0;
  489. final_path_idx = 0;
  490. for (i = 0; i < cont_path_cnt; i++) {
  491. if (path[i].len > max_len) {
  492. max_len = path[i].len;
  493. final_phase = (u8)path[i].mid;
  494. final_path_idx = i;
  495. }
  496. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  497. i, path[i].start);
  498. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  499. i, path[i].end);
  500. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  501. i, path[i].len);
  502. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  503. i, path[i].mid);
  504. }
  505. finish:
  506. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  507. return final_phase;
  508. }
  509. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  510. {
  511. int err, i;
  512. u8 val = 0;
  513. for (i = 0; i < 100; i++) {
  514. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  515. if (val & SD_DATA_IDLE)
  516. return;
  517. udelay(100);
  518. }
  519. }
  520. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  521. u8 opcode, u8 sample_point)
  522. {
  523. int err;
  524. u8 cmd[5] = {0};
  525. err = sd_change_phase(host, sample_point, true);
  526. if (err < 0)
  527. return err;
  528. cmd[0] = 0x40 | opcode;
  529. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  530. if (err < 0) {
  531. /* Wait till SD DATA IDLE */
  532. sd_wait_data_idle(host);
  533. sd_clear_error(host);
  534. return err;
  535. }
  536. return 0;
  537. }
  538. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  539. u8 opcode, u32 *phase_map)
  540. {
  541. int err, i;
  542. u32 raw_phase_map = 0;
  543. for (i = MAX_PHASE; i >= 0; i--) {
  544. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  545. if (err == 0)
  546. raw_phase_map |= 1 << i;
  547. }
  548. if (phase_map)
  549. *phase_map = raw_phase_map;
  550. return 0;
  551. }
  552. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  553. {
  554. int err, i;
  555. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  556. u8 final_phase;
  557. for (i = 0; i < RX_TUNING_CNT; i++) {
  558. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  559. if (err < 0)
  560. return err;
  561. if (raw_phase_map[i] == 0)
  562. break;
  563. }
  564. phase_map = 0xFFFFFFFF;
  565. for (i = 0; i < RX_TUNING_CNT; i++) {
  566. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  567. i, raw_phase_map[i]);
  568. phase_map &= raw_phase_map[i];
  569. }
  570. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  571. if (phase_map) {
  572. final_phase = sd_search_final_phase(host, phase_map);
  573. if (final_phase == 0xFF)
  574. return -EINVAL;
  575. err = sd_change_phase(host, final_phase, true);
  576. if (err < 0)
  577. return err;
  578. } else {
  579. return -EINVAL;
  580. }
  581. return 0;
  582. }
  583. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  584. {
  585. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  586. struct rtsx_pcr *pcr = host->pcr;
  587. struct mmc_command *cmd = mrq->cmd;
  588. struct mmc_data *data = mrq->data;
  589. unsigned int data_size = 0;
  590. int err;
  591. if (host->eject) {
  592. cmd->error = -ENOMEDIUM;
  593. goto finish;
  594. }
  595. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  596. if (err) {
  597. cmd->error = err;
  598. goto finish;
  599. }
  600. mutex_lock(&pcr->pcr_mutex);
  601. rtsx_pci_start_run(pcr);
  602. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  603. host->initial_mode, host->double_clk, host->vpclk);
  604. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  605. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  606. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  607. mutex_lock(&host->host_mutex);
  608. host->mrq = mrq;
  609. mutex_unlock(&host->host_mutex);
  610. if (mrq->data)
  611. data_size = data->blocks * data->blksz;
  612. if (!data_size || mmc_op_multi(cmd->opcode) ||
  613. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  614. (cmd->opcode == MMC_WRITE_BLOCK)) {
  615. sd_send_cmd_get_rsp(host, cmd);
  616. if (!cmd->error && data_size) {
  617. sd_rw_multi(host, mrq);
  618. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  619. sd_send_cmd_get_rsp(host, mrq->stop);
  620. }
  621. } else {
  622. sd_normal_rw(host, mrq);
  623. }
  624. if (mrq->data) {
  625. if (cmd->error || data->error)
  626. data->bytes_xfered = 0;
  627. else
  628. data->bytes_xfered = data->blocks * data->blksz;
  629. }
  630. mutex_unlock(&pcr->pcr_mutex);
  631. finish:
  632. if (cmd->error)
  633. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  634. mutex_lock(&host->host_mutex);
  635. host->mrq = NULL;
  636. mutex_unlock(&host->host_mutex);
  637. mmc_request_done(mmc, mrq);
  638. }
  639. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  640. unsigned char bus_width)
  641. {
  642. int err = 0;
  643. u8 width[] = {
  644. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  645. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  646. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  647. };
  648. if (bus_width <= MMC_BUS_WIDTH_8)
  649. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  650. 0x03, width[bus_width]);
  651. return err;
  652. }
  653. static int sd_power_on(struct realtek_pci_sdmmc *host)
  654. {
  655. struct rtsx_pcr *pcr = host->pcr;
  656. int err;
  657. if (host->power_state == SDMMC_POWER_ON)
  658. return 0;
  659. rtsx_pci_init_cmd(pcr);
  660. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  661. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  662. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  663. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  664. SD_CLK_EN, SD_CLK_EN);
  665. err = rtsx_pci_send_cmd(pcr, 100);
  666. if (err < 0)
  667. return err;
  668. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  669. if (err < 0)
  670. return err;
  671. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  672. if (err < 0)
  673. return err;
  674. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  675. if (err < 0)
  676. return err;
  677. host->power_state = SDMMC_POWER_ON;
  678. return 0;
  679. }
  680. static int sd_power_off(struct realtek_pci_sdmmc *host)
  681. {
  682. struct rtsx_pcr *pcr = host->pcr;
  683. int err;
  684. host->power_state = SDMMC_POWER_OFF;
  685. rtsx_pci_init_cmd(pcr);
  686. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  687. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  688. err = rtsx_pci_send_cmd(pcr, 100);
  689. if (err < 0)
  690. return err;
  691. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  692. if (err < 0)
  693. return err;
  694. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  695. }
  696. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  697. unsigned char power_mode)
  698. {
  699. int err;
  700. if (power_mode == MMC_POWER_OFF)
  701. err = sd_power_off(host);
  702. else
  703. err = sd_power_on(host);
  704. return err;
  705. }
  706. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  707. {
  708. struct rtsx_pcr *pcr = host->pcr;
  709. int err = 0;
  710. rtsx_pci_init_cmd(pcr);
  711. switch (timing) {
  712. case MMC_TIMING_UHS_SDR104:
  713. case MMC_TIMING_UHS_SDR50:
  714. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  715. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  716. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  717. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  718. CLK_LOW_FREQ, CLK_LOW_FREQ);
  719. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  720. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  721. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  722. break;
  723. case MMC_TIMING_UHS_DDR50:
  724. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  725. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  726. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  727. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  728. CLK_LOW_FREQ, CLK_LOW_FREQ);
  729. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  730. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  731. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  732. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  733. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  734. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  735. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  736. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  737. break;
  738. case MMC_TIMING_MMC_HS:
  739. case MMC_TIMING_SD_HS:
  740. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  741. 0x0C, SD_20_MODE);
  742. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  743. CLK_LOW_FREQ, CLK_LOW_FREQ);
  744. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  745. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  746. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  747. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  748. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  749. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  750. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  751. break;
  752. default:
  753. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  754. SD_CFG1, 0x0C, SD_20_MODE);
  755. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  756. CLK_LOW_FREQ, CLK_LOW_FREQ);
  757. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  758. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  759. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  760. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  761. SD_PUSH_POINT_CTL, 0xFF, 0);
  762. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  763. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  764. break;
  765. }
  766. err = rtsx_pci_send_cmd(pcr, 100);
  767. return err;
  768. }
  769. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  770. {
  771. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  772. struct rtsx_pcr *pcr = host->pcr;
  773. if (host->eject)
  774. return;
  775. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  776. return;
  777. mutex_lock(&pcr->pcr_mutex);
  778. rtsx_pci_start_run(pcr);
  779. sd_set_bus_width(host, ios->bus_width);
  780. sd_set_power_mode(host, ios->power_mode);
  781. sd_set_timing(host, ios->timing);
  782. host->vpclk = false;
  783. host->double_clk = true;
  784. switch (ios->timing) {
  785. case MMC_TIMING_UHS_SDR104:
  786. case MMC_TIMING_UHS_SDR50:
  787. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  788. host->vpclk = true;
  789. host->double_clk = false;
  790. break;
  791. case MMC_TIMING_UHS_DDR50:
  792. case MMC_TIMING_UHS_SDR25:
  793. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  794. break;
  795. default:
  796. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  797. break;
  798. }
  799. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  800. host->clock = ios->clock;
  801. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  802. host->initial_mode, host->double_clk, host->vpclk);
  803. mutex_unlock(&pcr->pcr_mutex);
  804. }
  805. static int sdmmc_get_ro(struct mmc_host *mmc)
  806. {
  807. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  808. struct rtsx_pcr *pcr = host->pcr;
  809. int ro = 0;
  810. u32 val;
  811. if (host->eject)
  812. return -ENOMEDIUM;
  813. mutex_lock(&pcr->pcr_mutex);
  814. rtsx_pci_start_run(pcr);
  815. /* Check SD mechanical write-protect switch */
  816. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  817. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  818. if (val & SD_WRITE_PROTECT)
  819. ro = 1;
  820. mutex_unlock(&pcr->pcr_mutex);
  821. return ro;
  822. }
  823. static int sdmmc_get_cd(struct mmc_host *mmc)
  824. {
  825. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  826. struct rtsx_pcr *pcr = host->pcr;
  827. int cd = 0;
  828. u32 val;
  829. if (host->eject)
  830. return -ENOMEDIUM;
  831. mutex_lock(&pcr->pcr_mutex);
  832. rtsx_pci_start_run(pcr);
  833. /* Check SD card detect */
  834. val = rtsx_pci_card_exist(pcr);
  835. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  836. if (val & SD_EXIST)
  837. cd = 1;
  838. mutex_unlock(&pcr->pcr_mutex);
  839. return cd;
  840. }
  841. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  842. {
  843. struct rtsx_pcr *pcr = host->pcr;
  844. int err;
  845. u8 stat;
  846. /* Reference to Signal Voltage Switch Sequence in SD spec.
  847. * Wait for a period of time so that the card can drive SD_CMD and
  848. * SD_DAT[3:0] to low after sending back CMD11 response.
  849. */
  850. mdelay(1);
  851. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  852. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  853. * abort the voltage switch sequence;
  854. */
  855. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  856. if (err < 0)
  857. return err;
  858. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  859. SD_DAT1_STATUS | SD_DAT0_STATUS))
  860. return -EINVAL;
  861. /* Stop toggle SD clock */
  862. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  863. 0xFF, SD_CLK_FORCE_STOP);
  864. if (err < 0)
  865. return err;
  866. return 0;
  867. }
  868. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  869. {
  870. struct rtsx_pcr *pcr = host->pcr;
  871. int err;
  872. u8 stat, mask, val;
  873. /* Wait 1.8V output of voltage regulator in card stable */
  874. msleep(50);
  875. /* Toggle SD clock again */
  876. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  877. if (err < 0)
  878. return err;
  879. /* Wait for a period of time so that the card can drive
  880. * SD_DAT[3:0] to high at 1.8V
  881. */
  882. msleep(20);
  883. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  884. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  885. if (err < 0)
  886. return err;
  887. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  888. SD_DAT1_STATUS | SD_DAT0_STATUS;
  889. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  890. SD_DAT1_STATUS | SD_DAT0_STATUS;
  891. if ((stat & mask) != val) {
  892. dev_dbg(sdmmc_dev(host),
  893. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  894. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  895. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  896. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  897. return -EINVAL;
  898. }
  899. return 0;
  900. }
  901. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  902. {
  903. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  904. struct rtsx_pcr *pcr = host->pcr;
  905. int err = 0;
  906. u8 voltage;
  907. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  908. __func__, ios->signal_voltage);
  909. if (host->eject)
  910. return -ENOMEDIUM;
  911. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  912. if (err)
  913. return err;
  914. mutex_lock(&pcr->pcr_mutex);
  915. rtsx_pci_start_run(pcr);
  916. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  917. voltage = OUTPUT_3V3;
  918. else
  919. voltage = OUTPUT_1V8;
  920. if (voltage == OUTPUT_1V8) {
  921. err = sd_wait_voltage_stable_1(host);
  922. if (err < 0)
  923. goto out;
  924. }
  925. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  926. if (err < 0)
  927. goto out;
  928. if (voltage == OUTPUT_1V8) {
  929. err = sd_wait_voltage_stable_2(host);
  930. if (err < 0)
  931. goto out;
  932. }
  933. out:
  934. /* Stop toggle SD clock in idle */
  935. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  936. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  937. mutex_unlock(&pcr->pcr_mutex);
  938. return err;
  939. }
  940. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  941. {
  942. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  943. struct rtsx_pcr *pcr = host->pcr;
  944. int err = 0;
  945. if (host->eject)
  946. return -ENOMEDIUM;
  947. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  948. if (err)
  949. return err;
  950. mutex_lock(&pcr->pcr_mutex);
  951. rtsx_pci_start_run(pcr);
  952. /* Set initial TX phase */
  953. switch (mmc->ios.timing) {
  954. case MMC_TIMING_UHS_SDR104:
  955. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  956. break;
  957. case MMC_TIMING_UHS_SDR50:
  958. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  959. break;
  960. case MMC_TIMING_UHS_DDR50:
  961. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  962. break;
  963. default:
  964. err = 0;
  965. }
  966. if (err)
  967. goto out;
  968. /* Tuning RX phase */
  969. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  970. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  971. err = sd_tuning_rx(host, opcode);
  972. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  973. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  974. out:
  975. mutex_unlock(&pcr->pcr_mutex);
  976. return err;
  977. }
  978. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  979. .request = sdmmc_request,
  980. .set_ios = sdmmc_set_ios,
  981. .get_ro = sdmmc_get_ro,
  982. .get_cd = sdmmc_get_cd,
  983. .start_signal_voltage_switch = sdmmc_switch_voltage,
  984. .execute_tuning = sdmmc_execute_tuning,
  985. };
  986. #ifdef CONFIG_PM
  987. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  988. pm_message_t state)
  989. {
  990. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  991. struct mmc_host *mmc = host->mmc;
  992. int err;
  993. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  994. err = mmc_suspend_host(mmc);
  995. if (err)
  996. return err;
  997. return 0;
  998. }
  999. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  1000. {
  1001. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1002. struct mmc_host *mmc = host->mmc;
  1003. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  1004. return mmc_resume_host(mmc);
  1005. }
  1006. #else /* CONFIG_PM */
  1007. #define rtsx_pci_sdmmc_suspend NULL
  1008. #define rtsx_pci_sdmmc_resume NULL
  1009. #endif /* CONFIG_PM */
  1010. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1011. {
  1012. struct mmc_host *mmc = host->mmc;
  1013. struct rtsx_pcr *pcr = host->pcr;
  1014. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1015. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1016. mmc->caps |= MMC_CAP_UHS_SDR50;
  1017. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1018. mmc->caps |= MMC_CAP_UHS_SDR104;
  1019. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1020. mmc->caps |= MMC_CAP_UHS_DDR50;
  1021. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1022. mmc->caps |= MMC_CAP_1_8V_DDR;
  1023. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1024. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1025. }
  1026. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1027. {
  1028. struct mmc_host *mmc = host->mmc;
  1029. mmc->f_min = 250000;
  1030. mmc->f_max = 208000000;
  1031. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1032. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1033. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1034. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1035. mmc->max_current_330 = 400;
  1036. mmc->max_current_180 = 800;
  1037. mmc->ops = &realtek_pci_sdmmc_ops;
  1038. init_extra_caps(host);
  1039. mmc->max_segs = 256;
  1040. mmc->max_seg_size = 65536;
  1041. mmc->max_blk_size = 512;
  1042. mmc->max_blk_count = 65535;
  1043. mmc->max_req_size = 524288;
  1044. }
  1045. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1046. {
  1047. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1048. mmc_detect_change(host->mmc, 0);
  1049. }
  1050. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1051. {
  1052. struct mmc_host *mmc;
  1053. struct realtek_pci_sdmmc *host;
  1054. struct rtsx_pcr *pcr;
  1055. struct pcr_handle *handle = pdev->dev.platform_data;
  1056. if (!handle)
  1057. return -ENXIO;
  1058. pcr = handle->pcr;
  1059. if (!pcr)
  1060. return -ENXIO;
  1061. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1062. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1063. if (!mmc)
  1064. return -ENOMEM;
  1065. host = mmc_priv(mmc);
  1066. host->pcr = pcr;
  1067. host->mmc = mmc;
  1068. host->pdev = pdev;
  1069. host->power_state = SDMMC_POWER_OFF;
  1070. platform_set_drvdata(pdev, host);
  1071. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1072. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1073. mutex_init(&host->host_mutex);
  1074. realtek_init_host(host);
  1075. mmc_add_host(mmc);
  1076. return 0;
  1077. }
  1078. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1079. {
  1080. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1081. struct rtsx_pcr *pcr;
  1082. struct mmc_host *mmc;
  1083. if (!host)
  1084. return 0;
  1085. pcr = host->pcr;
  1086. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1087. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1088. mmc = host->mmc;
  1089. host->eject = true;
  1090. mutex_lock(&host->host_mutex);
  1091. if (host->mrq) {
  1092. dev_dbg(&(pdev->dev),
  1093. "%s: Controller removed during transfer\n",
  1094. mmc_hostname(mmc));
  1095. rtsx_pci_complete_unfinished_transfer(pcr);
  1096. host->mrq->cmd->error = -ENOMEDIUM;
  1097. if (host->mrq->stop)
  1098. host->mrq->stop->error = -ENOMEDIUM;
  1099. mmc_request_done(mmc, host->mrq);
  1100. }
  1101. mutex_unlock(&host->host_mutex);
  1102. mmc_remove_host(mmc);
  1103. mmc_free_host(mmc);
  1104. dev_dbg(&(pdev->dev),
  1105. ": Realtek PCI-E SDMMC controller has been removed\n");
  1106. return 0;
  1107. }
  1108. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1109. {
  1110. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1111. }, {
  1112. /* sentinel */
  1113. }
  1114. };
  1115. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1116. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1117. .probe = rtsx_pci_sdmmc_drv_probe,
  1118. .remove = rtsx_pci_sdmmc_drv_remove,
  1119. .id_table = rtsx_pci_sdmmc_ids,
  1120. .suspend = rtsx_pci_sdmmc_suspend,
  1121. .resume = rtsx_pci_sdmmc_resume,
  1122. .driver = {
  1123. .owner = THIS_MODULE,
  1124. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1125. },
  1126. };
  1127. module_platform_driver(rtsx_pci_sdmmc_driver);
  1128. MODULE_LICENSE("GPL");
  1129. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1130. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");