tx4938.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. /*
  2. * Definitions for TX4937/TX4938
  3. * Copyright (C) 2000-2001 Toshiba Corporation
  4. *
  5. * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
  6. * terms of the GNU General Public License version 2. This program is
  7. * licensed "as is" without any warranty of any kind, whether express
  8. * or implied.
  9. *
  10. * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
  11. */
  12. #ifndef __ASM_TXX9_TX4938_H
  13. #define __ASM_TXX9_TX4938_H
  14. /* some controllers are compatible with 4927 */
  15. #include <asm/txx9/tx4927.h>
  16. #define tx4938_read_nfmc(addr) (*(volatile unsigned int *)(addr))
  17. #define tx4938_write_nfmc(b, addr) (*(volatile unsigned int *)(addr)) = (b)
  18. #define TX4938_PCIIO_0 0x10000000
  19. #define TX4938_PCIIO_1 0x01010000
  20. #define TX4938_PCIMEM_0 0x08000000
  21. #define TX4938_PCIMEM_1 0x11000000
  22. #define TX4938_PCIIO_SIZE_0 0x01000000
  23. #define TX4938_PCIIO_SIZE_1 0x00010000
  24. #define TX4938_PCIMEM_SIZE_0 0x08000000
  25. #define TX4938_PCIMEM_SIZE_1 0x00010000
  26. #define TX4938_REG_BASE 0xff1f0000 /* == TX4937_REG_BASE */
  27. #define TX4938_REG_SIZE 0x00010000 /* == TX4937_REG_SIZE */
  28. /* NDFMC, SRAMC, PCIC1, SPIC: TX4938 only */
  29. #define TX4938_NDFMC_REG (TX4938_REG_BASE + 0x5000)
  30. #define TX4938_SRAMC_REG (TX4938_REG_BASE + 0x6000)
  31. #define TX4938_PCIC1_REG (TX4938_REG_BASE + 0x7000)
  32. #define TX4938_SDRAMC_REG (TX4938_REG_BASE + 0x8000)
  33. #define TX4938_EBUSC_REG (TX4938_REG_BASE + 0x9000)
  34. #define TX4938_DMA_REG(ch) (TX4938_REG_BASE + 0xb000 + (ch) * 0x800)
  35. #define TX4938_PCIC_REG (TX4938_REG_BASE + 0xd000)
  36. #define TX4938_CCFG_REG (TX4938_REG_BASE + 0xe000)
  37. #define TX4938_NR_TMR 3
  38. #define TX4938_TMR_REG(ch) ((TX4938_REG_BASE + 0xf000) + (ch) * 0x100)
  39. #define TX4938_NR_SIO 2
  40. #define TX4938_SIO_REG(ch) ((TX4938_REG_BASE + 0xf300) + (ch) * 0x100)
  41. #define TX4938_PIO_REG (TX4938_REG_BASE + 0xf500)
  42. #define TX4938_IRC_REG (TX4938_REG_BASE + 0xf600)
  43. #define TX4938_ACLC_REG (TX4938_REG_BASE + 0xf700)
  44. #define TX4938_SPI_REG (TX4938_REG_BASE + 0xf800)
  45. #define _CONST64(c) c##ull
  46. #include <asm/byteorder.h>
  47. #ifdef __BIG_ENDIAN
  48. #define endian_def_l2(e1, e2) \
  49. volatile unsigned long e1, e2
  50. #define endian_def_s2(e1, e2) \
  51. volatile unsigned short e1, e2
  52. #define endian_def_sb2(e1, e2, e3) \
  53. volatile unsigned short e1;volatile unsigned char e2, e3
  54. #define endian_def_b2s(e1, e2, e3) \
  55. volatile unsigned char e1, e2;volatile unsigned short e3
  56. #define endian_def_b4(e1, e2, e3, e4) \
  57. volatile unsigned char e1, e2, e3, e4
  58. #else
  59. #define endian_def_l2(e1, e2) \
  60. volatile unsigned long e2, e1
  61. #define endian_def_s2(e1, e2) \
  62. volatile unsigned short e2, e1
  63. #define endian_def_sb2(e1, e2, e3) \
  64. volatile unsigned char e3, e2;volatile unsigned short e1
  65. #define endian_def_b2s(e1, e2, e3) \
  66. volatile unsigned short e3;volatile unsigned char e2, e1
  67. #define endian_def_b4(e1, e2, e3, e4) \
  68. volatile unsigned char e4, e3, e2, e1
  69. #endif
  70. struct tx4938_sdramc_reg {
  71. volatile unsigned long long cr[4];
  72. volatile unsigned long long unused0[4];
  73. volatile unsigned long long tr;
  74. volatile unsigned long long unused1[2];
  75. volatile unsigned long long cmd;
  76. volatile unsigned long long sfcmd;
  77. };
  78. struct tx4938_ebusc_reg {
  79. volatile unsigned long long cr[8];
  80. };
  81. struct tx4938_dma_reg {
  82. struct tx4938_dma_ch_reg {
  83. volatile unsigned long long cha;
  84. volatile unsigned long long sar;
  85. volatile unsigned long long dar;
  86. endian_def_l2(unused0, cntr);
  87. endian_def_l2(unused1, sair);
  88. endian_def_l2(unused2, dair);
  89. endian_def_l2(unused3, ccr);
  90. endian_def_l2(unused4, csr);
  91. } ch[4];
  92. volatile unsigned long long dbr[8];
  93. volatile unsigned long long tdhr;
  94. volatile unsigned long long midr;
  95. endian_def_l2(unused0, mcr);
  96. };
  97. struct tx4938_aclc_reg {
  98. volatile unsigned long acctlen;
  99. volatile unsigned long acctldis;
  100. volatile unsigned long acregacc;
  101. volatile unsigned long unused0;
  102. volatile unsigned long acintsts;
  103. volatile unsigned long acintmsts;
  104. volatile unsigned long acinten;
  105. volatile unsigned long acintdis;
  106. volatile unsigned long acsemaph;
  107. volatile unsigned long unused1[7];
  108. volatile unsigned long acgpidat;
  109. volatile unsigned long acgpodat;
  110. volatile unsigned long acslten;
  111. volatile unsigned long acsltdis;
  112. volatile unsigned long acfifosts;
  113. volatile unsigned long unused2[11];
  114. volatile unsigned long acdmasts;
  115. volatile unsigned long acdmasel;
  116. volatile unsigned long unused3[6];
  117. volatile unsigned long acaudodat;
  118. volatile unsigned long acsurrdat;
  119. volatile unsigned long accentdat;
  120. volatile unsigned long aclfedat;
  121. volatile unsigned long acaudiat;
  122. volatile unsigned long unused4;
  123. volatile unsigned long acmodoat;
  124. volatile unsigned long acmodidat;
  125. volatile unsigned long unused5[15];
  126. volatile unsigned long acrevid;
  127. };
  128. struct tx4938_tmr_reg {
  129. volatile unsigned long tcr;
  130. volatile unsigned long tisr;
  131. volatile unsigned long cpra;
  132. volatile unsigned long cprb;
  133. volatile unsigned long itmr;
  134. volatile unsigned long unused0[3];
  135. volatile unsigned long ccdr;
  136. volatile unsigned long unused1[3];
  137. volatile unsigned long pgmr;
  138. volatile unsigned long unused2[3];
  139. volatile unsigned long wtmr;
  140. volatile unsigned long unused3[43];
  141. volatile unsigned long trr;
  142. };
  143. struct tx4938_sio_reg {
  144. volatile unsigned long lcr;
  145. volatile unsigned long dicr;
  146. volatile unsigned long disr;
  147. volatile unsigned long cisr;
  148. volatile unsigned long fcr;
  149. volatile unsigned long flcr;
  150. volatile unsigned long bgr;
  151. volatile unsigned long tfifo;
  152. volatile unsigned long rfifo;
  153. };
  154. struct tx4938_ndfmc_reg {
  155. endian_def_l2(unused0, dtr);
  156. endian_def_l2(unused1, mcr);
  157. endian_def_l2(unused2, sr);
  158. endian_def_l2(unused3, isr);
  159. endian_def_l2(unused4, imr);
  160. endian_def_l2(unused5, spr);
  161. endian_def_l2(unused6, rstr);
  162. };
  163. struct tx4938_spi_reg {
  164. volatile unsigned long mcr;
  165. volatile unsigned long cr0;
  166. volatile unsigned long cr1;
  167. volatile unsigned long fs;
  168. volatile unsigned long unused1;
  169. volatile unsigned long sr;
  170. volatile unsigned long dr;
  171. volatile unsigned long unused2;
  172. };
  173. struct tx4938_sramc_reg {
  174. volatile unsigned long long cr;
  175. };
  176. struct tx4938_ccfg_reg {
  177. u64 ccfg;
  178. u64 crir;
  179. u64 pcfg;
  180. u64 toea;
  181. u64 clkctr;
  182. u64 unused0;
  183. u64 garbc;
  184. u64 unused1;
  185. u64 unused2;
  186. u64 ramp;
  187. u64 unused3;
  188. u64 jmpadr;
  189. };
  190. #undef endian_def_l2
  191. #undef endian_def_s2
  192. #undef endian_def_sb2
  193. #undef endian_def_b2s
  194. #undef endian_def_b4
  195. /*
  196. * NDFMC
  197. */
  198. /* NDFMCR : NDFMC Mode Control */
  199. #define TX4938_NDFMCR_WE 0x80
  200. #define TX4938_NDFMCR_ECC_ALL 0x60
  201. #define TX4938_NDFMCR_ECC_RESET 0x60
  202. #define TX4938_NDFMCR_ECC_READ 0x40
  203. #define TX4938_NDFMCR_ECC_ON 0x20
  204. #define TX4938_NDFMCR_ECC_OFF 0x00
  205. #define TX4938_NDFMCR_CE 0x10
  206. #define TX4938_NDFMCR_BSPRT 0x04
  207. #define TX4938_NDFMCR_ALE 0x02
  208. #define TX4938_NDFMCR_CLE 0x01
  209. /* NDFMCR : NDFMC Status */
  210. #define TX4938_NDFSR_BUSY 0x80
  211. /* NDFMCR : NDFMC Reset */
  212. #define TX4938_NDFRSTR_RST 0x01
  213. /*
  214. * IRC
  215. */
  216. #define TX4938_IR_ECCERR 0
  217. #define TX4938_IR_WTOERR 1
  218. #define TX4938_NUM_IR_INT 6
  219. #define TX4938_IR_INT(n) (2 + (n))
  220. #define TX4938_NUM_IR_SIO 2
  221. #define TX4938_IR_SIO(n) (8 + (n))
  222. #define TX4938_NUM_IR_DMA 4
  223. #define TX4938_IR_DMA(ch, n) ((ch ? 27 : 10) + (n)) /* 10-13, 27-30 */
  224. #define TX4938_IR_PIO 14
  225. #define TX4938_IR_PDMAC 15
  226. #define TX4938_IR_PCIC 16
  227. #define TX4938_NUM_IR_TMR 3
  228. #define TX4938_IR_TMR(n) (17 + (n))
  229. #define TX4938_IR_NDFMC 21
  230. #define TX4938_IR_PCIERR 22
  231. #define TX4938_IR_PCIPME 23
  232. #define TX4938_IR_ACLC 24
  233. #define TX4938_IR_ACLCPME 25
  234. #define TX4938_IR_PCIC1 26
  235. #define TX4938_IR_SPI 31
  236. #define TX4938_NUM_IR 32
  237. /* multiplex */
  238. #define TX4938_IR_ETH0 TX4938_IR_INT(4)
  239. #define TX4938_IR_ETH1 TX4938_IR_INT(3)
  240. #define TX4938_IRC_INT 2 /* IP[2] in Status register */
  241. /*
  242. * CCFG
  243. */
  244. /* CCFG : Chip Configuration */
  245. #define TX4938_CCFG_WDRST _CONST64(0x0000020000000000)
  246. #define TX4938_CCFG_WDREXEN _CONST64(0x0000010000000000)
  247. #define TX4938_CCFG_BCFG_MASK _CONST64(0x000000ff00000000)
  248. #define TX4938_CCFG_TINTDIS 0x01000000
  249. #define TX4938_CCFG_PCI66 0x00800000
  250. #define TX4938_CCFG_PCIMODE 0x00400000
  251. #define TX4938_CCFG_PCI1_66 0x00200000
  252. #define TX4938_CCFG_DIVMODE_MASK 0x001e0000
  253. #define TX4938_CCFG_DIVMODE_2 (0x4 << 17)
  254. #define TX4938_CCFG_DIVMODE_2_5 (0xf << 17)
  255. #define TX4938_CCFG_DIVMODE_3 (0x5 << 17)
  256. #define TX4938_CCFG_DIVMODE_4 (0x6 << 17)
  257. #define TX4938_CCFG_DIVMODE_4_5 (0xd << 17)
  258. #define TX4938_CCFG_DIVMODE_8 (0x0 << 17)
  259. #define TX4938_CCFG_DIVMODE_10 (0xb << 17)
  260. #define TX4938_CCFG_DIVMODE_12 (0x1 << 17)
  261. #define TX4938_CCFG_DIVMODE_16 (0x2 << 17)
  262. #define TX4938_CCFG_DIVMODE_18 (0x9 << 17)
  263. #define TX4938_CCFG_BEOW 0x00010000
  264. #define TX4938_CCFG_WR 0x00008000
  265. #define TX4938_CCFG_TOE 0x00004000
  266. #define TX4938_CCFG_PCIARB 0x00002000
  267. #define TX4938_CCFG_PCIDIVMODE_MASK 0x00001c00
  268. #define TX4938_CCFG_PCIDIVMODE_4 (0x1 << 10)
  269. #define TX4938_CCFG_PCIDIVMODE_4_5 (0x3 << 10)
  270. #define TX4938_CCFG_PCIDIVMODE_5 (0x5 << 10)
  271. #define TX4938_CCFG_PCIDIVMODE_5_5 (0x7 << 10)
  272. #define TX4938_CCFG_PCIDIVMODE_8 (0x0 << 10)
  273. #define TX4938_CCFG_PCIDIVMODE_9 (0x2 << 10)
  274. #define TX4938_CCFG_PCIDIVMODE_10 (0x4 << 10)
  275. #define TX4938_CCFG_PCIDIVMODE_11 (0x6 << 10)
  276. #define TX4938_CCFG_PCI1DMD 0x00000100
  277. #define TX4938_CCFG_SYSSP_MASK 0x000000c0
  278. #define TX4938_CCFG_ENDIAN 0x00000004
  279. #define TX4938_CCFG_HALT 0x00000002
  280. #define TX4938_CCFG_ACEHOLD 0x00000001
  281. /* PCFG : Pin Configuration */
  282. #define TX4938_PCFG_ETH0_SEL _CONST64(0x8000000000000000)
  283. #define TX4938_PCFG_ETH1_SEL _CONST64(0x4000000000000000)
  284. #define TX4938_PCFG_ATA_SEL _CONST64(0x2000000000000000)
  285. #define TX4938_PCFG_ISA_SEL _CONST64(0x1000000000000000)
  286. #define TX4938_PCFG_SPI_SEL _CONST64(0x0800000000000000)
  287. #define TX4938_PCFG_NDF_SEL _CONST64(0x0400000000000000)
  288. #define TX4938_PCFG_SDCLKDLY_MASK 0x30000000
  289. #define TX4938_PCFG_SDCLKDLY(d) ((d)<<28)
  290. #define TX4938_PCFG_SYSCLKEN 0x08000000
  291. #define TX4938_PCFG_SDCLKEN_ALL 0x07800000
  292. #define TX4938_PCFG_SDCLKEN(ch) (0x00800000<<(ch))
  293. #define TX4938_PCFG_PCICLKEN_ALL 0x003f0000
  294. #define TX4938_PCFG_PCICLKEN(ch) (0x00010000<<(ch))
  295. #define TX4938_PCFG_SEL2 0x00000200
  296. #define TX4938_PCFG_SEL1 0x00000100
  297. #define TX4938_PCFG_DMASEL_ALL 0x0000000f
  298. #define TX4938_PCFG_DMASEL0_DRQ0 0x00000000
  299. #define TX4938_PCFG_DMASEL0_SIO1 0x00000001
  300. #define TX4938_PCFG_DMASEL1_DRQ1 0x00000000
  301. #define TX4938_PCFG_DMASEL1_SIO1 0x00000002
  302. #define TX4938_PCFG_DMASEL2_DRQ2 0x00000000
  303. #define TX4938_PCFG_DMASEL2_SIO0 0x00000004
  304. #define TX4938_PCFG_DMASEL3_DRQ3 0x00000000
  305. #define TX4938_PCFG_DMASEL3_SIO0 0x00000008
  306. /* CLKCTR : Clock Control */
  307. #define TX4938_CLKCTR_NDFCKD _CONST64(0x0001000000000000)
  308. #define TX4938_CLKCTR_NDFRST _CONST64(0x0000000100000000)
  309. #define TX4938_CLKCTR_ETH1CKD 0x80000000
  310. #define TX4938_CLKCTR_ETH0CKD 0x40000000
  311. #define TX4938_CLKCTR_SPICKD 0x20000000
  312. #define TX4938_CLKCTR_SRAMCKD 0x10000000
  313. #define TX4938_CLKCTR_PCIC1CKD 0x08000000
  314. #define TX4938_CLKCTR_DMA1CKD 0x04000000
  315. #define TX4938_CLKCTR_ACLCKD 0x02000000
  316. #define TX4938_CLKCTR_PIOCKD 0x01000000
  317. #define TX4938_CLKCTR_DMACKD 0x00800000
  318. #define TX4938_CLKCTR_PCICKD 0x00400000
  319. #define TX4938_CLKCTR_TM0CKD 0x00100000
  320. #define TX4938_CLKCTR_TM1CKD 0x00080000
  321. #define TX4938_CLKCTR_TM2CKD 0x00040000
  322. #define TX4938_CLKCTR_SIO0CKD 0x00020000
  323. #define TX4938_CLKCTR_SIO1CKD 0x00010000
  324. #define TX4938_CLKCTR_ETH1RST 0x00008000
  325. #define TX4938_CLKCTR_ETH0RST 0x00004000
  326. #define TX4938_CLKCTR_SPIRST 0x00002000
  327. #define TX4938_CLKCTR_SRAMRST 0x00001000
  328. #define TX4938_CLKCTR_PCIC1RST 0x00000800
  329. #define TX4938_CLKCTR_DMA1RST 0x00000400
  330. #define TX4938_CLKCTR_ACLRST 0x00000200
  331. #define TX4938_CLKCTR_PIORST 0x00000100
  332. #define TX4938_CLKCTR_DMARST 0x00000080
  333. #define TX4938_CLKCTR_PCIRST 0x00000040
  334. #define TX4938_CLKCTR_TM0RST 0x00000010
  335. #define TX4938_CLKCTR_TM1RST 0x00000008
  336. #define TX4938_CLKCTR_TM2RST 0x00000004
  337. #define TX4938_CLKCTR_SIO0RST 0x00000002
  338. #define TX4938_CLKCTR_SIO1RST 0x00000001
  339. /*
  340. * DMA
  341. */
  342. /* bits for MCR */
  343. #define TX4938_DMA_MCR_EIS(ch) (0x10000000<<(ch))
  344. #define TX4938_DMA_MCR_DIS(ch) (0x01000000<<(ch))
  345. #define TX4938_DMA_MCR_RSFIF 0x00000080
  346. #define TX4938_DMA_MCR_FIFUM(ch) (0x00000008<<(ch))
  347. #define TX4938_DMA_MCR_RPRT 0x00000002
  348. #define TX4938_DMA_MCR_MSTEN 0x00000001
  349. /* bits for CCRn */
  350. #define TX4938_DMA_CCR_IMMCHN 0x20000000
  351. #define TX4938_DMA_CCR_USEXFSZ 0x10000000
  352. #define TX4938_DMA_CCR_LE 0x08000000
  353. #define TX4938_DMA_CCR_DBINH 0x04000000
  354. #define TX4938_DMA_CCR_SBINH 0x02000000
  355. #define TX4938_DMA_CCR_CHRST 0x01000000
  356. #define TX4938_DMA_CCR_RVBYTE 0x00800000
  357. #define TX4938_DMA_CCR_ACKPOL 0x00400000
  358. #define TX4938_DMA_CCR_REQPL 0x00200000
  359. #define TX4938_DMA_CCR_EGREQ 0x00100000
  360. #define TX4938_DMA_CCR_CHDN 0x00080000
  361. #define TX4938_DMA_CCR_DNCTL 0x00060000
  362. #define TX4938_DMA_CCR_EXTRQ 0x00010000
  363. #define TX4938_DMA_CCR_INTRQD 0x0000e000
  364. #define TX4938_DMA_CCR_INTENE 0x00001000
  365. #define TX4938_DMA_CCR_INTENC 0x00000800
  366. #define TX4938_DMA_CCR_INTENT 0x00000400
  367. #define TX4938_DMA_CCR_CHNEN 0x00000200
  368. #define TX4938_DMA_CCR_XFACT 0x00000100
  369. #define TX4938_DMA_CCR_SMPCHN 0x00000020
  370. #define TX4938_DMA_CCR_XFSZ(order) (((order) << 2) & 0x0000001c)
  371. #define TX4938_DMA_CCR_XFSZ_1W TX4938_DMA_CCR_XFSZ(2)
  372. #define TX4938_DMA_CCR_XFSZ_2W TX4938_DMA_CCR_XFSZ(3)
  373. #define TX4938_DMA_CCR_XFSZ_4W TX4938_DMA_CCR_XFSZ(4)
  374. #define TX4938_DMA_CCR_XFSZ_8W TX4938_DMA_CCR_XFSZ(5)
  375. #define TX4938_DMA_CCR_XFSZ_16W TX4938_DMA_CCR_XFSZ(6)
  376. #define TX4938_DMA_CCR_XFSZ_32W TX4938_DMA_CCR_XFSZ(7)
  377. #define TX4938_DMA_CCR_MEMIO 0x00000002
  378. #define TX4938_DMA_CCR_SNGAD 0x00000001
  379. /* bits for CSRn */
  380. #define TX4938_DMA_CSR_CHNEN 0x00000400
  381. #define TX4938_DMA_CSR_STLXFER 0x00000200
  382. #define TX4938_DMA_CSR_CHNACT 0x00000100
  383. #define TX4938_DMA_CSR_ABCHC 0x00000080
  384. #define TX4938_DMA_CSR_NCHNC 0x00000040
  385. #define TX4938_DMA_CSR_NTRNFC 0x00000020
  386. #define TX4938_DMA_CSR_EXTDN 0x00000010
  387. #define TX4938_DMA_CSR_CFERR 0x00000008
  388. #define TX4938_DMA_CSR_CHERR 0x00000004
  389. #define TX4938_DMA_CSR_DESERR 0x00000002
  390. #define TX4938_DMA_CSR_SORERR 0x00000001
  391. #define tx4938_sdramcptr ((struct tx4938_sdramc_reg *)TX4938_SDRAMC_REG)
  392. #define tx4938_ebuscptr ((struct tx4938_ebusc_reg *)TX4938_EBUSC_REG)
  393. #define tx4938_dmaptr(ch) ((struct tx4938_dma_reg *)TX4938_DMA_REG(ch))
  394. #define tx4938_ndfmcptr ((struct tx4938_ndfmc_reg *)TX4938_NDFMC_REG)
  395. #define tx4938_pcicptr tx4927_pcicptr
  396. #define tx4938_pcic1ptr \
  397. ((struct tx4927_pcic_reg __iomem *)TX4938_PCIC1_REG)
  398. #define tx4938_ccfgptr \
  399. ((struct tx4938_ccfg_reg __iomem *)TX4938_CCFG_REG)
  400. #define tx4938_sioptr(ch) ((struct tx4938_sio_reg *)TX4938_SIO_REG(ch))
  401. #define tx4938_pioptr ((struct txx9_pio_reg __iomem *)TX4938_PIO_REG)
  402. #define tx4938_aclcptr ((struct tx4938_aclc_reg *)TX4938_ACLC_REG)
  403. #define tx4938_spiptr ((struct tx4938_spi_reg *)TX4938_SPI_REG)
  404. #define tx4938_sramcptr ((struct tx4938_sramc_reg *)TX4938_SRAMC_REG)
  405. #define TX4938_REV_PCODE() \
  406. ((__u32)__raw_readq(&tx4938_ccfgptr->crir) >> 16)
  407. #define tx4938_ccfg_clear(bits) tx4927_ccfg_clear(bits)
  408. #define tx4938_ccfg_set(bits) tx4927_ccfg_set(bits)
  409. #define tx4938_ccfg_change(change, new) tx4927_ccfg_change(change, new)
  410. #define TX4938_SDRAMC_BA(ch) ((tx4938_sdramcptr->cr[ch] >> 49) << 21)
  411. #define TX4938_SDRAMC_SIZE(ch) (((tx4938_sdramcptr->cr[ch] >> 33) + 1) << 21)
  412. #define TX4938_EBUSC_CR(ch) __raw_readq(&tx4938_ebuscptr->cr[(ch)])
  413. #define TX4938_EBUSC_BA(ch) ((tx4938_ebuscptr->cr[ch] >> 48) << 20)
  414. #define TX4938_EBUSC_SIZE(ch) \
  415. (0x00100000 << ((unsigned long)(tx4938_ebuscptr->cr[ch] >> 8) & 0xf))
  416. int tx4938_report_pciclk(void);
  417. void tx4938_report_pci1clk(void);
  418. int tx4938_pciclk66_setup(void);
  419. struct pci_dev;
  420. int tx4938_pcic1_map_irq(const struct pci_dev *dev, u8 slot);
  421. void tx4938_irq_init(void);
  422. #endif