wanxl.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * wanXL serial card driver for Linux
  3. * host part
  4. *
  5. * Copyright (C) 2003 Krzysztof Halasa <khc@pm.waw.pl>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of version 2 of the GNU General Public License
  9. * as published by the Free Software Foundation.
  10. *
  11. * Status:
  12. * - Only DTE (external clock) support with NRZ and NRZI encodings
  13. * - wanXL100 will require minor driver modifications, no access to hw
  14. */
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/sched.h>
  19. #include <linux/types.h>
  20. #include <linux/fcntl.h>
  21. #include <linux/string.h>
  22. #include <linux/errno.h>
  23. #include <linux/init.h>
  24. #include <linux/ioport.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/hdlc.h>
  27. #include <linux/pci.h>
  28. #include <asm/io.h>
  29. #include <asm/delay.h>
  30. #include "wanxl.h"
  31. static const char* version = "wanXL serial card driver version: 0.48";
  32. #define PLX_CTL_RESET 0x40000000 /* adapter reset */
  33. #undef DEBUG_PKT
  34. #undef DEBUG_PCI
  35. /* MAILBOX #1 - PUTS COMMANDS */
  36. #define MBX1_CMD_ABORTJ 0x85000000 /* Abort and Jump */
  37. #ifdef __LITTLE_ENDIAN
  38. #define MBX1_CMD_BSWAP 0x8C000001 /* little-endian Byte Swap Mode */
  39. #else
  40. #define MBX1_CMD_BSWAP 0x8C000000 /* big-endian Byte Swap Mode */
  41. #endif
  42. /* MAILBOX #2 - DRAM SIZE */
  43. #define MBX2_MEMSZ_MASK 0xFFFF0000 /* PUTS Memory Size Register mask */
  44. typedef struct {
  45. struct net_device *dev;
  46. struct card_t *card;
  47. spinlock_t lock; /* for wanxl_xmit */
  48. int node; /* physical port #0 - 3 */
  49. unsigned int clock_type;
  50. int tx_in, tx_out;
  51. struct sk_buff *tx_skbs[TX_BUFFERS];
  52. }port_t;
  53. typedef struct {
  54. desc_t rx_descs[RX_QUEUE_LENGTH];
  55. port_status_t port_status[4];
  56. }card_status_t;
  57. typedef struct card_t {
  58. int n_ports; /* 1, 2 or 4 ports */
  59. u8 irq;
  60. u8 __iomem *plx; /* PLX PCI9060 virtual base address */
  61. struct pci_dev *pdev; /* for pci_name(pdev) */
  62. int rx_in;
  63. struct sk_buff *rx_skbs[RX_QUEUE_LENGTH];
  64. card_status_t *status; /* shared between host and card */
  65. dma_addr_t status_address;
  66. port_t ports[0]; /* 1 - 4 port_t structures follow */
  67. }card_t;
  68. static inline port_t* dev_to_port(struct net_device *dev)
  69. {
  70. return (port_t *)dev_to_hdlc(dev)->priv;
  71. }
  72. static inline port_status_t* get_status(port_t *port)
  73. {
  74. return &port->card->status->port_status[port->node];
  75. }
  76. #ifdef DEBUG_PCI
  77. static inline dma_addr_t pci_map_single_debug(struct pci_dev *pdev, void *ptr,
  78. size_t size, int direction)
  79. {
  80. dma_addr_t addr = pci_map_single(pdev, ptr, size, direction);
  81. if (addr + size > 0x100000000LL)
  82. printk(KERN_CRIT "wanXL %s: pci_map_single() returned memory"
  83. " at 0x%LX!\n", pci_name(pdev),
  84. (unsigned long long)addr);
  85. return addr;
  86. }
  87. #undef pci_map_single
  88. #define pci_map_single pci_map_single_debug
  89. #endif
  90. /* Cable and/or personality module change interrupt service */
  91. static inline void wanxl_cable_intr(port_t *port)
  92. {
  93. u32 value = get_status(port)->cable;
  94. int valid = 1;
  95. const char *cable, *pm, *dte = "", *dsr = "", *dcd = "";
  96. switch(value & 0x7) {
  97. case STATUS_CABLE_V35: cable = "V.35"; break;
  98. case STATUS_CABLE_X21: cable = "X.21"; break;
  99. case STATUS_CABLE_V24: cable = "V.24"; break;
  100. case STATUS_CABLE_EIA530: cable = "EIA530"; break;
  101. case STATUS_CABLE_NONE: cable = "no"; break;
  102. default: cable = "invalid";
  103. }
  104. switch((value >> STATUS_CABLE_PM_SHIFT) & 0x7) {
  105. case STATUS_CABLE_V35: pm = "V.35"; break;
  106. case STATUS_CABLE_X21: pm = "X.21"; break;
  107. case STATUS_CABLE_V24: pm = "V.24"; break;
  108. case STATUS_CABLE_EIA530: pm = "EIA530"; break;
  109. case STATUS_CABLE_NONE: pm = "no personality"; valid = 0; break;
  110. default: pm = "invalid personality"; valid = 0;
  111. }
  112. if (valid) {
  113. if ((value & 7) == ((value >> STATUS_CABLE_PM_SHIFT) & 7)) {
  114. dsr = (value & STATUS_CABLE_DSR) ? ", DSR ON" :
  115. ", DSR off";
  116. dcd = (value & STATUS_CABLE_DCD) ? ", carrier ON" :
  117. ", carrier off";
  118. }
  119. dte = (value & STATUS_CABLE_DCE) ? " DCE" : " DTE";
  120. }
  121. printk(KERN_INFO "%s: %s%s module, %s cable%s%s\n",
  122. port->dev->name, pm, dte, cable, dsr, dcd);
  123. hdlc_set_carrier(value & STATUS_CABLE_DCD, port->dev);
  124. }
  125. /* Transmit complete interrupt service */
  126. static inline void wanxl_tx_intr(port_t *port)
  127. {
  128. struct net_device *dev = port->dev;
  129. struct net_device_stats *stats = hdlc_stats(dev);
  130. while (1) {
  131. desc_t *desc = &get_status(port)->tx_descs[port->tx_in];
  132. struct sk_buff *skb = port->tx_skbs[port->tx_in];
  133. switch (desc->stat) {
  134. case PACKET_FULL:
  135. case PACKET_EMPTY:
  136. netif_wake_queue(dev);
  137. return;
  138. case PACKET_UNDERRUN:
  139. stats->tx_errors++;
  140. stats->tx_fifo_errors++;
  141. break;
  142. default:
  143. stats->tx_packets++;
  144. stats->tx_bytes += skb->len;
  145. }
  146. desc->stat = PACKET_EMPTY; /* Free descriptor */
  147. pci_unmap_single(port->card->pdev, desc->address, skb->len,
  148. PCI_DMA_TODEVICE);
  149. dev_kfree_skb_irq(skb);
  150. port->tx_in = (port->tx_in + 1) % TX_BUFFERS;
  151. }
  152. }
  153. /* Receive complete interrupt service */
  154. static inline void wanxl_rx_intr(card_t *card)
  155. {
  156. desc_t *desc;
  157. while (desc = &card->status->rx_descs[card->rx_in],
  158. desc->stat != PACKET_EMPTY) {
  159. if ((desc->stat & PACKET_PORT_MASK) > card->n_ports)
  160. printk(KERN_CRIT "wanXL %s: received packet for"
  161. " nonexistent port\n", pci_name(card->pdev));
  162. else {
  163. struct sk_buff *skb = card->rx_skbs[card->rx_in];
  164. port_t *port = &card->ports[desc->stat &
  165. PACKET_PORT_MASK];
  166. struct net_device *dev = port->dev;
  167. struct net_device_stats *stats = hdlc_stats(dev);
  168. if (!skb)
  169. stats->rx_dropped++;
  170. else {
  171. pci_unmap_single(card->pdev, desc->address,
  172. BUFFER_LENGTH,
  173. PCI_DMA_FROMDEVICE);
  174. skb_put(skb, desc->length);
  175. #ifdef DEBUG_PKT
  176. printk(KERN_DEBUG "%s RX(%i):", dev->name,
  177. skb->len);
  178. debug_frame(skb);
  179. #endif
  180. stats->rx_packets++;
  181. stats->rx_bytes += skb->len;
  182. dev->last_rx = jiffies;
  183. skb->protocol = hdlc_type_trans(skb, dev);
  184. netif_rx(skb);
  185. skb = NULL;
  186. }
  187. if (!skb) {
  188. skb = dev_alloc_skb(BUFFER_LENGTH);
  189. desc->address = skb ?
  190. pci_map_single(card->pdev, skb->data,
  191. BUFFER_LENGTH,
  192. PCI_DMA_FROMDEVICE) : 0;
  193. card->rx_skbs[card->rx_in] = skb;
  194. }
  195. }
  196. desc->stat = PACKET_EMPTY; /* Free descriptor */
  197. card->rx_in = (card->rx_in + 1) % RX_QUEUE_LENGTH;
  198. }
  199. }
  200. static irqreturn_t wanxl_intr(int irq, void* dev_id, struct pt_regs *regs)
  201. {
  202. card_t *card = dev_id;
  203. int i;
  204. u32 stat;
  205. int handled = 0;
  206. while((stat = readl(card->plx + PLX_DOORBELL_FROM_CARD)) != 0) {
  207. handled = 1;
  208. writel(stat, card->plx + PLX_DOORBELL_FROM_CARD);
  209. for (i = 0; i < card->n_ports; i++) {
  210. if (stat & (1 << (DOORBELL_FROM_CARD_TX_0 + i)))
  211. wanxl_tx_intr(&card->ports[i]);
  212. if (stat & (1 << (DOORBELL_FROM_CARD_CABLE_0 + i)))
  213. wanxl_cable_intr(&card->ports[i]);
  214. }
  215. if (stat & (1 << DOORBELL_FROM_CARD_RX))
  216. wanxl_rx_intr(card);
  217. }
  218. return IRQ_RETVAL(handled);
  219. }
  220. static int wanxl_xmit(struct sk_buff *skb, struct net_device *dev)
  221. {
  222. port_t *port = dev_to_port(dev);
  223. desc_t *desc;
  224. spin_lock(&port->lock);
  225. desc = &get_status(port)->tx_descs[port->tx_out];
  226. if (desc->stat != PACKET_EMPTY) {
  227. /* should never happen - previous xmit should stop queue */
  228. #ifdef DEBUG_PKT
  229. printk(KERN_DEBUG "%s: transmitter buffer full\n", dev->name);
  230. #endif
  231. netif_stop_queue(dev);
  232. spin_unlock_irq(&port->lock);
  233. return 1; /* request packet to be queued */
  234. }
  235. #ifdef DEBUG_PKT
  236. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  237. debug_frame(skb);
  238. #endif
  239. port->tx_skbs[port->tx_out] = skb;
  240. desc->address = pci_map_single(port->card->pdev, skb->data, skb->len,
  241. PCI_DMA_TODEVICE);
  242. desc->length = skb->len;
  243. desc->stat = PACKET_FULL;
  244. writel(1 << (DOORBELL_TO_CARD_TX_0 + port->node),
  245. port->card->plx + PLX_DOORBELL_TO_CARD);
  246. dev->trans_start = jiffies;
  247. port->tx_out = (port->tx_out + 1) % TX_BUFFERS;
  248. if (get_status(port)->tx_descs[port->tx_out].stat != PACKET_EMPTY) {
  249. netif_stop_queue(dev);
  250. #ifdef DEBUG_PKT
  251. printk(KERN_DEBUG "%s: transmitter buffer full\n", dev->name);
  252. #endif
  253. }
  254. spin_unlock(&port->lock);
  255. return 0;
  256. }
  257. static int wanxl_attach(struct net_device *dev, unsigned short encoding,
  258. unsigned short parity)
  259. {
  260. port_t *port = dev_to_port(dev);
  261. if (encoding != ENCODING_NRZ &&
  262. encoding != ENCODING_NRZI)
  263. return -EINVAL;
  264. if (parity != PARITY_NONE &&
  265. parity != PARITY_CRC32_PR1_CCITT &&
  266. parity != PARITY_CRC16_PR1_CCITT &&
  267. parity != PARITY_CRC32_PR0_CCITT &&
  268. parity != PARITY_CRC16_PR0_CCITT)
  269. return -EINVAL;
  270. get_status(port)->encoding = encoding;
  271. get_status(port)->parity = parity;
  272. return 0;
  273. }
  274. static int wanxl_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  275. {
  276. const size_t size = sizeof(sync_serial_settings);
  277. sync_serial_settings line;
  278. port_t *port = dev_to_port(dev);
  279. if (cmd != SIOCWANDEV)
  280. return hdlc_ioctl(dev, ifr, cmd);
  281. switch (ifr->ifr_settings.type) {
  282. case IF_GET_IFACE:
  283. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  284. if (ifr->ifr_settings.size < size) {
  285. ifr->ifr_settings.size = size; /* data size wanted */
  286. return -ENOBUFS;
  287. }
  288. line.clock_type = get_status(port)->clocking;
  289. line.clock_rate = 0;
  290. line.loopback = 0;
  291. if (copy_to_user(ifr->ifr_settings.ifs_ifsu.sync, &line, size))
  292. return -EFAULT;
  293. return 0;
  294. case IF_IFACE_SYNC_SERIAL:
  295. if (!capable(CAP_NET_ADMIN))
  296. return -EPERM;
  297. if (dev->flags & IFF_UP)
  298. return -EBUSY;
  299. if (copy_from_user(&line, ifr->ifr_settings.ifs_ifsu.sync,
  300. size))
  301. return -EFAULT;
  302. if (line.clock_type != CLOCK_EXT &&
  303. line.clock_type != CLOCK_TXFROMRX)
  304. return -EINVAL; /* No such clock setting */
  305. if (line.loopback != 0)
  306. return -EINVAL;
  307. get_status(port)->clocking = line.clock_type;
  308. return 0;
  309. default:
  310. return hdlc_ioctl(dev, ifr, cmd);
  311. }
  312. }
  313. static int wanxl_open(struct net_device *dev)
  314. {
  315. port_t *port = dev_to_port(dev);
  316. u8 __iomem *dbr = port->card->plx + PLX_DOORBELL_TO_CARD;
  317. unsigned long timeout;
  318. int i;
  319. if (get_status(port)->open) {
  320. printk(KERN_ERR "%s: port already open\n", dev->name);
  321. return -EIO;
  322. }
  323. if ((i = hdlc_open(dev)) != 0)
  324. return i;
  325. port->tx_in = port->tx_out = 0;
  326. for (i = 0; i < TX_BUFFERS; i++)
  327. get_status(port)->tx_descs[i].stat = PACKET_EMPTY;
  328. /* signal the card */
  329. writel(1 << (DOORBELL_TO_CARD_OPEN_0 + port->node), dbr);
  330. timeout = jiffies + HZ;
  331. do
  332. if (get_status(port)->open) {
  333. netif_start_queue(dev);
  334. return 0;
  335. }
  336. while (time_after(timeout, jiffies));
  337. printk(KERN_ERR "%s: unable to open port\n", dev->name);
  338. /* ask the card to close the port, should it be still alive */
  339. writel(1 << (DOORBELL_TO_CARD_CLOSE_0 + port->node), dbr);
  340. return -EFAULT;
  341. }
  342. static int wanxl_close(struct net_device *dev)
  343. {
  344. port_t *port = dev_to_port(dev);
  345. unsigned long timeout;
  346. int i;
  347. hdlc_close(dev);
  348. /* signal the card */
  349. writel(1 << (DOORBELL_TO_CARD_CLOSE_0 + port->node),
  350. port->card->plx + PLX_DOORBELL_TO_CARD);
  351. timeout = jiffies + HZ;
  352. do
  353. if (!get_status(port)->open)
  354. break;
  355. while (time_after(timeout, jiffies));
  356. if (get_status(port)->open)
  357. printk(KERN_ERR "%s: unable to close port\n", dev->name);
  358. netif_stop_queue(dev);
  359. for (i = 0; i < TX_BUFFERS; i++) {
  360. desc_t *desc = &get_status(port)->tx_descs[i];
  361. if (desc->stat != PACKET_EMPTY) {
  362. desc->stat = PACKET_EMPTY;
  363. pci_unmap_single(port->card->pdev, desc->address,
  364. port->tx_skbs[i]->len,
  365. PCI_DMA_TODEVICE);
  366. dev_kfree_skb(port->tx_skbs[i]);
  367. }
  368. }
  369. return 0;
  370. }
  371. static struct net_device_stats *wanxl_get_stats(struct net_device *dev)
  372. {
  373. struct net_device_stats *stats = hdlc_stats(dev);
  374. port_t *port = dev_to_port(dev);
  375. stats->rx_over_errors = get_status(port)->rx_overruns;
  376. stats->rx_frame_errors = get_status(port)->rx_frame_errors;
  377. stats->rx_errors = stats->rx_over_errors + stats->rx_frame_errors;
  378. return stats;
  379. }
  380. static int wanxl_puts_command(card_t *card, u32 cmd)
  381. {
  382. unsigned long timeout = jiffies + 5 * HZ;
  383. writel(cmd, card->plx + PLX_MAILBOX_1);
  384. do {
  385. if (readl(card->plx + PLX_MAILBOX_1) == 0)
  386. return 0;
  387. schedule();
  388. }while (time_after(timeout, jiffies));
  389. return -1;
  390. }
  391. static void wanxl_reset(card_t *card)
  392. {
  393. u32 old_value = readl(card->plx + PLX_CONTROL) & ~PLX_CTL_RESET;
  394. writel(0x80, card->plx + PLX_MAILBOX_0);
  395. writel(old_value | PLX_CTL_RESET, card->plx + PLX_CONTROL);
  396. readl(card->plx + PLX_CONTROL); /* wait for posted write */
  397. udelay(1);
  398. writel(old_value, card->plx + PLX_CONTROL);
  399. readl(card->plx + PLX_CONTROL); /* wait for posted write */
  400. }
  401. static void wanxl_pci_remove_one(struct pci_dev *pdev)
  402. {
  403. card_t *card = pci_get_drvdata(pdev);
  404. int i;
  405. for (i = 0; i < card->n_ports; i++) {
  406. unregister_hdlc_device(card->ports[i].dev);
  407. free_netdev(card->ports[i].dev);
  408. }
  409. /* unregister and free all host resources */
  410. if (card->irq)
  411. free_irq(card->irq, card);
  412. wanxl_reset(card);
  413. for (i = 0; i < RX_QUEUE_LENGTH; i++)
  414. if (card->rx_skbs[i]) {
  415. pci_unmap_single(card->pdev,
  416. card->status->rx_descs[i].address,
  417. BUFFER_LENGTH, PCI_DMA_FROMDEVICE);
  418. dev_kfree_skb(card->rx_skbs[i]);
  419. }
  420. if (card->plx)
  421. iounmap(card->plx);
  422. if (card->status)
  423. pci_free_consistent(pdev, sizeof(card_status_t),
  424. card->status, card->status_address);
  425. pci_release_regions(pdev);
  426. pci_disable_device(pdev);
  427. pci_set_drvdata(pdev, NULL);
  428. kfree(card);
  429. }
  430. #include "wanxlfw.inc"
  431. static int __devinit wanxl_pci_init_one(struct pci_dev *pdev,
  432. const struct pci_device_id *ent)
  433. {
  434. card_t *card;
  435. u32 ramsize, stat;
  436. unsigned long timeout;
  437. u32 plx_phy; /* PLX PCI base address */
  438. u32 mem_phy; /* memory PCI base addr */
  439. u8 __iomem *mem; /* memory virtual base addr */
  440. int i, ports, alloc_size;
  441. #ifndef MODULE
  442. static int printed_version;
  443. if (!printed_version) {
  444. printed_version++;
  445. printk(KERN_INFO "%s\n", version);
  446. }
  447. #endif
  448. i = pci_enable_device(pdev);
  449. if (i)
  450. return i;
  451. /* QUICC can only access first 256 MB of host RAM directly,
  452. but PLX9060 DMA does 32-bits for actual packet data transfers */
  453. /* FIXME when PCI/DMA subsystems are fixed.
  454. We set both dma_mask and consistent_dma_mask to 28 bits
  455. and pray pci_alloc_consistent() will use this info. It should
  456. work on most platforms */
  457. if (pci_set_consistent_dma_mask(pdev, 0x0FFFFFFF) ||
  458. pci_set_dma_mask(pdev, 0x0FFFFFFF)) {
  459. printk(KERN_ERR "wanXL: No usable DMA configuration\n");
  460. return -EIO;
  461. }
  462. i = pci_request_regions(pdev, "wanXL");
  463. if (i) {
  464. pci_disable_device(pdev);
  465. return i;
  466. }
  467. switch (pdev->device) {
  468. case PCI_DEVICE_ID_SBE_WANXL100: ports = 1; break;
  469. case PCI_DEVICE_ID_SBE_WANXL200: ports = 2; break;
  470. default: ports = 4;
  471. }
  472. alloc_size = sizeof(card_t) + ports * sizeof(port_t);
  473. card = kmalloc(alloc_size, GFP_KERNEL);
  474. if (card == NULL) {
  475. printk(KERN_ERR "wanXL %s: unable to allocate memory\n",
  476. pci_name(pdev));
  477. pci_release_regions(pdev);
  478. pci_disable_device(pdev);
  479. return -ENOBUFS;
  480. }
  481. memset(card, 0, alloc_size);
  482. pci_set_drvdata(pdev, card);
  483. card->pdev = pdev;
  484. card->status = pci_alloc_consistent(pdev, sizeof(card_status_t),
  485. &card->status_address);
  486. if (card->status == NULL) {
  487. wanxl_pci_remove_one(pdev);
  488. return -ENOBUFS;
  489. }
  490. #ifdef DEBUG_PCI
  491. printk(KERN_DEBUG "wanXL %s: pci_alloc_consistent() returned memory"
  492. " at 0x%LX\n", pci_name(pdev),
  493. (unsigned long long)card->status_address);
  494. #endif
  495. /* FIXME when PCI/DMA subsystems are fixed.
  496. We set both dma_mask and consistent_dma_mask back to 32 bits
  497. to indicate the card can do 32-bit DMA addressing */
  498. if (pci_set_consistent_dma_mask(pdev, 0xFFFFFFFF) ||
  499. pci_set_dma_mask(pdev, 0xFFFFFFFF)) {
  500. printk(KERN_ERR "wanXL: No usable DMA configuration\n");
  501. wanxl_pci_remove_one(pdev);
  502. return -EIO;
  503. }
  504. /* set up PLX mapping */
  505. plx_phy = pci_resource_start(pdev, 0);
  506. card->plx = ioremap_nocache(plx_phy, 0x70);
  507. #if RESET_WHILE_LOADING
  508. wanxl_reset(card);
  509. #endif
  510. timeout = jiffies + 20 * HZ;
  511. while ((stat = readl(card->plx + PLX_MAILBOX_0)) != 0) {
  512. if (time_before(timeout, jiffies)) {
  513. printk(KERN_WARNING "wanXL %s: timeout waiting for"
  514. " PUTS to complete\n", pci_name(pdev));
  515. wanxl_pci_remove_one(pdev);
  516. return -ENODEV;
  517. }
  518. switch(stat & 0xC0) {
  519. case 0x00: /* hmm - PUTS completed with non-zero code? */
  520. case 0x80: /* PUTS still testing the hardware */
  521. break;
  522. default:
  523. printk(KERN_WARNING "wanXL %s: PUTS test 0x%X"
  524. " failed\n", pci_name(pdev), stat & 0x30);
  525. wanxl_pci_remove_one(pdev);
  526. return -ENODEV;
  527. }
  528. schedule();
  529. }
  530. /* get on-board memory size (PUTS detects no more than 4 MB) */
  531. ramsize = readl(card->plx + PLX_MAILBOX_2) & MBX2_MEMSZ_MASK;
  532. /* set up on-board RAM mapping */
  533. mem_phy = pci_resource_start(pdev, 2);
  534. /* sanity check the board's reported memory size */
  535. if (ramsize < BUFFERS_ADDR +
  536. (TX_BUFFERS + RX_BUFFERS) * BUFFER_LENGTH * ports) {
  537. printk(KERN_WARNING "wanXL %s: no enough on-board RAM"
  538. " (%u bytes detected, %u bytes required)\n",
  539. pci_name(pdev), ramsize, BUFFERS_ADDR +
  540. (TX_BUFFERS + RX_BUFFERS) * BUFFER_LENGTH * ports);
  541. wanxl_pci_remove_one(pdev);
  542. return -ENODEV;
  543. }
  544. if (wanxl_puts_command(card, MBX1_CMD_BSWAP)) {
  545. printk(KERN_WARNING "wanXL %s: unable to Set Byte Swap"
  546. " Mode\n", pci_name(pdev));
  547. wanxl_pci_remove_one(pdev);
  548. return -ENODEV;
  549. }
  550. for (i = 0; i < RX_QUEUE_LENGTH; i++) {
  551. struct sk_buff *skb = dev_alloc_skb(BUFFER_LENGTH);
  552. card->rx_skbs[i] = skb;
  553. if (skb)
  554. card->status->rx_descs[i].address =
  555. pci_map_single(card->pdev, skb->data,
  556. BUFFER_LENGTH,
  557. PCI_DMA_FROMDEVICE);
  558. }
  559. mem = ioremap_nocache(mem_phy, PDM_OFFSET + sizeof(firmware));
  560. for (i = 0; i < sizeof(firmware); i += 4)
  561. writel(htonl(*(u32*)(firmware + i)), mem + PDM_OFFSET + i);
  562. for (i = 0; i < ports; i++)
  563. writel(card->status_address +
  564. (void *)&card->status->port_status[i] -
  565. (void *)card->status, mem + PDM_OFFSET + 4 + i * 4);
  566. writel(card->status_address, mem + PDM_OFFSET + 20);
  567. writel(PDM_OFFSET, mem);
  568. iounmap(mem);
  569. writel(0, card->plx + PLX_MAILBOX_5);
  570. if (wanxl_puts_command(card, MBX1_CMD_ABORTJ)) {
  571. printk(KERN_WARNING "wanXL %s: unable to Abort and Jump\n",
  572. pci_name(pdev));
  573. wanxl_pci_remove_one(pdev);
  574. return -ENODEV;
  575. }
  576. stat = 0;
  577. timeout = jiffies + 5 * HZ;
  578. do {
  579. if ((stat = readl(card->plx + PLX_MAILBOX_5)) != 0)
  580. break;
  581. schedule();
  582. }while (time_after(timeout, jiffies));
  583. if (!stat) {
  584. printk(KERN_WARNING "wanXL %s: timeout while initializing card"
  585. "firmware\n", pci_name(pdev));
  586. wanxl_pci_remove_one(pdev);
  587. return -ENODEV;
  588. }
  589. #if DETECT_RAM
  590. ramsize = stat;
  591. #endif
  592. printk(KERN_INFO "wanXL %s: at 0x%X, %u KB of RAM at 0x%X, irq %u\n",
  593. pci_name(pdev), plx_phy, ramsize / 1024, mem_phy, pdev->irq);
  594. /* Allocate IRQ */
  595. if (request_irq(pdev->irq, wanxl_intr, SA_SHIRQ, "wanXL", card)) {
  596. printk(KERN_WARNING "wanXL %s: could not allocate IRQ%i.\n",
  597. pci_name(pdev), pdev->irq);
  598. wanxl_pci_remove_one(pdev);
  599. return -EBUSY;
  600. }
  601. card->irq = pdev->irq;
  602. for (i = 0; i < ports; i++) {
  603. hdlc_device *hdlc;
  604. port_t *port = &card->ports[i];
  605. struct net_device *dev = alloc_hdlcdev(port);
  606. if (!dev) {
  607. printk(KERN_ERR "wanXL %s: unable to allocate"
  608. " memory\n", pci_name(pdev));
  609. wanxl_pci_remove_one(pdev);
  610. return -ENOMEM;
  611. }
  612. port->dev = dev;
  613. hdlc = dev_to_hdlc(dev);
  614. spin_lock_init(&port->lock);
  615. SET_MODULE_OWNER(dev);
  616. dev->tx_queue_len = 50;
  617. dev->do_ioctl = wanxl_ioctl;
  618. dev->open = wanxl_open;
  619. dev->stop = wanxl_close;
  620. hdlc->attach = wanxl_attach;
  621. hdlc->xmit = wanxl_xmit;
  622. dev->get_stats = wanxl_get_stats;
  623. port->card = card;
  624. port->node = i;
  625. get_status(port)->clocking = CLOCK_EXT;
  626. if (register_hdlc_device(dev)) {
  627. printk(KERN_ERR "wanXL %s: unable to register hdlc"
  628. " device\n", pci_name(pdev));
  629. free_netdev(dev);
  630. wanxl_pci_remove_one(pdev);
  631. return -ENOBUFS;
  632. }
  633. card->n_ports++;
  634. }
  635. printk(KERN_INFO "wanXL %s: port", pci_name(pdev));
  636. for (i = 0; i < ports; i++)
  637. printk("%s #%i: %s", i ? "," : "", i,
  638. card->ports[i].dev->name);
  639. printk("\n");
  640. for (i = 0; i < ports; i++)
  641. wanxl_cable_intr(&card->ports[i]); /* get carrier status etc.*/
  642. return 0;
  643. }
  644. static struct pci_device_id wanxl_pci_tbl[] __devinitdata = {
  645. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL100, PCI_ANY_ID,
  646. PCI_ANY_ID, 0, 0, 0 },
  647. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL200, PCI_ANY_ID,
  648. PCI_ANY_ID, 0, 0, 0 },
  649. { PCI_VENDOR_ID_SBE, PCI_DEVICE_ID_SBE_WANXL400, PCI_ANY_ID,
  650. PCI_ANY_ID, 0, 0, 0 },
  651. { 0, }
  652. };
  653. static struct pci_driver wanxl_pci_driver = {
  654. .name = "wanXL",
  655. .id_table = wanxl_pci_tbl,
  656. .probe = wanxl_pci_init_one,
  657. .remove = wanxl_pci_remove_one,
  658. };
  659. static int __init wanxl_init_module(void)
  660. {
  661. #ifdef MODULE
  662. printk(KERN_INFO "%s\n", version);
  663. #endif
  664. return pci_module_init(&wanxl_pci_driver);
  665. }
  666. static void __exit wanxl_cleanup_module(void)
  667. {
  668. pci_unregister_driver(&wanxl_pci_driver);
  669. }
  670. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  671. MODULE_DESCRIPTION("SBE Inc. wanXL serial port driver");
  672. MODULE_LICENSE("GPL v2");
  673. MODULE_DEVICE_TABLE(pci, wanxl_pci_tbl);
  674. module_init(wanxl_init_module);
  675. module_exit(wanxl_cleanup_module);