smc91x.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. /*
  37. * Define your architecture specific bus configuration parameters here.
  38. */
  39. #if defined(CONFIG_ARCH_LUBBOCK)
  40. /* We can only do 16-bit reads and writes in the static memory space. */
  41. #define SMC_CAN_USE_8BIT 0
  42. #define SMC_CAN_USE_16BIT 1
  43. #define SMC_CAN_USE_32BIT 0
  44. #define SMC_NOWAIT 1
  45. /* The first two address lines aren't connected... */
  46. #define SMC_IO_SHIFT 2
  47. #define SMC_inw(a, r) readw((a) + (r))
  48. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  49. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  50. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  51. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  52. /* We can only do 16-bit reads and writes in the static memory space. */
  53. #define SMC_CAN_USE_8BIT 0
  54. #define SMC_CAN_USE_16BIT 1
  55. #define SMC_CAN_USE_32BIT 0
  56. #define SMC_NOWAIT 1
  57. #define SMC_IO_SHIFT 0
  58. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  59. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  60. #define SMC_insw(a, r, p, l) \
  61. do { \
  62. unsigned long __port = (a) + (r); \
  63. u16 *__p = (u16 *)(p); \
  64. int __l = (l); \
  65. insw(__port, __p, __l); \
  66. while (__l > 0) { \
  67. *__p = swab16(*__p); \
  68. __p++; \
  69. __l--; \
  70. } \
  71. } while (0)
  72. #define SMC_outsw(a, r, p, l) \
  73. do { \
  74. unsigned long __port = (a) + (r); \
  75. u16 *__p = (u16 *)(p); \
  76. int __l = (l); \
  77. while (__l > 0) { \
  78. /* Believe it or not, the swab isn't needed. */ \
  79. outw( /* swab16 */ (*__p++), __port); \
  80. __l--; \
  81. } \
  82. } while (0)
  83. #define set_irq_type(irq, type)
  84. #elif defined(CONFIG_SA1100_PLEB)
  85. /* We can only do 16-bit reads and writes in the static memory space. */
  86. #define SMC_CAN_USE_8BIT 1
  87. #define SMC_CAN_USE_16BIT 1
  88. #define SMC_CAN_USE_32BIT 0
  89. #define SMC_IO_SHIFT 0
  90. #define SMC_NOWAIT 1
  91. #define SMC_inb(a, r) inb((a) + (r))
  92. #define SMC_insb(a, r, p, l) insb((a) + (r), p, (l))
  93. #define SMC_inw(a, r) inw((a) + (r))
  94. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  95. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  96. #define SMC_outsb(a, r, p, l) outsb((a) + (r), p, (l))
  97. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  98. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  99. #define set_irq_type(irq, type) do {} while (0)
  100. #elif defined(CONFIG_SA1100_ASSABET)
  101. #include <asm/arch/neponset.h>
  102. /* We can only do 8-bit reads and writes in the static memory space. */
  103. #define SMC_CAN_USE_8BIT 1
  104. #define SMC_CAN_USE_16BIT 0
  105. #define SMC_CAN_USE_32BIT 0
  106. #define SMC_NOWAIT 1
  107. /* The first two address lines aren't connected... */
  108. #define SMC_IO_SHIFT 2
  109. #define SMC_inb(a, r) readb((a) + (r))
  110. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  111. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  112. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  113. #elif defined(CONFIG_ARCH_INNOKOM) || \
  114. defined(CONFIG_MACH_MAINSTONE) || \
  115. defined(CONFIG_ARCH_PXA_IDP) || \
  116. defined(CONFIG_ARCH_RAMSES)
  117. #define SMC_CAN_USE_8BIT 1
  118. #define SMC_CAN_USE_16BIT 1
  119. #define SMC_CAN_USE_32BIT 1
  120. #define SMC_IO_SHIFT 0
  121. #define SMC_NOWAIT 1
  122. #define SMC_USE_PXA_DMA 1
  123. #define SMC_inb(a, r) readb((a) + (r))
  124. #define SMC_inw(a, r) readw((a) + (r))
  125. #define SMC_inl(a, r) readl((a) + (r))
  126. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  127. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  128. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  129. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  130. /* We actually can't write halfwords properly if not word aligned */
  131. static inline void
  132. SMC_outw(u16 val, unsigned long ioaddr, int reg)
  133. {
  134. if (reg & 2) {
  135. unsigned int v = val << 16;
  136. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  137. writel(v, ioaddr + (reg & ~2));
  138. } else {
  139. writew(val, ioaddr + reg);
  140. }
  141. }
  142. #elif defined(CONFIG_ARCH_OMAP)
  143. /* We can only do 16-bit reads and writes in the static memory space. */
  144. #define SMC_CAN_USE_8BIT 0
  145. #define SMC_CAN_USE_16BIT 1
  146. #define SMC_CAN_USE_32BIT 0
  147. #define SMC_IO_SHIFT 0
  148. #define SMC_NOWAIT 1
  149. #define SMC_inb(a, r) readb((a) + (r))
  150. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  151. #define SMC_inw(a, r) readw((a) + (r))
  152. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  153. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  154. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  155. #define SMC_inl(a, r) readl((a) + (r))
  156. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  157. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  158. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  159. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  160. #define SMC_CAN_USE_8BIT 0
  161. #define SMC_CAN_USE_16BIT 1
  162. #define SMC_CAN_USE_32BIT 0
  163. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  164. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  165. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  166. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  167. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  168. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  169. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  170. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  171. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  172. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  173. #define set_irq_type(irq, type) do {} while(0)
  174. #elif defined(CONFIG_ISA)
  175. #define SMC_CAN_USE_8BIT 1
  176. #define SMC_CAN_USE_16BIT 1
  177. #define SMC_CAN_USE_32BIT 0
  178. #define SMC_inb(a, r) inb((a) + (r))
  179. #define SMC_inw(a, r) inw((a) + (r))
  180. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  181. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  182. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  183. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  184. #elif defined(CONFIG_M32R)
  185. #define SMC_CAN_USE_8BIT 0
  186. #define SMC_CAN_USE_16BIT 1
  187. #define SMC_CAN_USE_32BIT 0
  188. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  189. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  190. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  191. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  192. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  193. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  194. #define set_irq_type(irq, type) do {} while(0)
  195. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  196. #define RPC_LSB_DEFAULT RPC_LED_100_10
  197. #elif defined(CONFIG_MACH_LPD7A400) || defined(CONFIG_MACH_LPD7A404)
  198. /* The LPD7A40X_IOBARRIER is necessary to overcome a mismatch between
  199. * the way that the CPU handles chip selects and the way that the SMC
  200. * chip expects the chip select to operate. Refer to
  201. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  202. * IOBARRIER is a byte as a least-common denominator of possible
  203. * regions to use as the barrier. It would be wasteful to read 32
  204. * bits from a byte oriented region.
  205. *
  206. * There is no explicit protection against interrupts intervening
  207. * between the writew and the IOBARRIER. In SMC ISR there is a
  208. * preamble that performs an IOBARRIER in the extremely unlikely event
  209. * that the driver interrupts itself between a writew to the chip an
  210. * the IOBARRIER that follows *and* the cache is large enough that the
  211. * first off-chip access while handing the interrupt is to the SMC
  212. * chip. Other devices in the same address space as the SMC chip must
  213. * be aware of the potential for trouble and perform a similar
  214. * IOBARRIER on entry to their ISR.
  215. */
  216. #include <asm/arch/constants.h> /* IOBARRIER_VIRT */
  217. #define SMC_CAN_USE_8BIT 0
  218. #define SMC_CAN_USE_16BIT 1
  219. #define SMC_CAN_USE_32BIT 0
  220. #define SMC_NOWAIT 0
  221. #define LPD7A40X_IOBARRIER readb (IOBARRIER_VIRT)
  222. #define SMC_inw(a,r) readw ((void*) ((a) + (r)))
  223. #define SMC_insw(a,r,p,l) readsw ((void*) ((a) + (r)), p, l)
  224. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7A40X_IOBARRIER; })
  225. static inline void SMC_outsw (unsigned long a, int r, unsigned char* p, int l)
  226. {
  227. unsigned short* ps = (unsigned short*) p;
  228. while (l-- > 0) {
  229. writew (*ps++, a + r);
  230. LPD7A40X_IOBARRIER;
  231. }
  232. }
  233. #define SMC_INTERRUPT_PREAMBLE LPD7A40X_IOBARRIER
  234. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  235. #define RPC_LSB_DEFAULT RPC_LED_100_10
  236. #else
  237. #define SMC_CAN_USE_8BIT 1
  238. #define SMC_CAN_USE_16BIT 1
  239. #define SMC_CAN_USE_32BIT 1
  240. #define SMC_NOWAIT 1
  241. #define SMC_inb(a, r) readb((a) + (r))
  242. #define SMC_inw(a, r) readw((a) + (r))
  243. #define SMC_inl(a, r) readl((a) + (r))
  244. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  245. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  246. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  247. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  248. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  249. #define RPC_LSA_DEFAULT RPC_LED_100_10
  250. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  251. #endif
  252. #ifdef SMC_USE_PXA_DMA
  253. /*
  254. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  255. * always happening in irq context so no need to worry about races. TX is
  256. * different and probably not worth it for that reason, and not as critical
  257. * as RX which can overrun memory and lose packets.
  258. */
  259. #include <linux/dma-mapping.h>
  260. #include <asm/dma.h>
  261. #include <asm/arch/pxa-regs.h>
  262. #ifdef SMC_insl
  263. #undef SMC_insl
  264. #define SMC_insl(a, r, p, l) \
  265. smc_pxa_dma_insl(a, lp->physaddr, r, dev->dma, p, l)
  266. static inline void
  267. smc_pxa_dma_insl(u_long ioaddr, u_long physaddr, int reg, int dma,
  268. u_char *buf, int len)
  269. {
  270. dma_addr_t dmabuf;
  271. /* fallback if no DMA available */
  272. if (dma == (unsigned char)-1) {
  273. readsl(ioaddr + reg, buf, len);
  274. return;
  275. }
  276. /* 64 bit alignment is required for memory to memory DMA */
  277. if ((long)buf & 4) {
  278. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  279. buf += 4;
  280. len--;
  281. }
  282. len *= 4;
  283. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  284. DCSR(dma) = DCSR_NODESC;
  285. DTADR(dma) = dmabuf;
  286. DSADR(dma) = physaddr + reg;
  287. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  288. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  289. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  290. while (!(DCSR(dma) & DCSR_STOPSTATE))
  291. cpu_relax();
  292. DCSR(dma) = 0;
  293. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  294. }
  295. #endif
  296. #ifdef SMC_insw
  297. #undef SMC_insw
  298. #define SMC_insw(a, r, p, l) \
  299. smc_pxa_dma_insw(a, lp->physaddr, r, dev->dma, p, l)
  300. static inline void
  301. smc_pxa_dma_insw(u_long ioaddr, u_long physaddr, int reg, int dma,
  302. u_char *buf, int len)
  303. {
  304. dma_addr_t dmabuf;
  305. /* fallback if no DMA available */
  306. if (dma == (unsigned char)-1) {
  307. readsw(ioaddr + reg, buf, len);
  308. return;
  309. }
  310. /* 64 bit alignment is required for memory to memory DMA */
  311. while ((long)buf & 6) {
  312. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  313. buf += 2;
  314. len--;
  315. }
  316. len *= 2;
  317. dmabuf = dma_map_single(NULL, buf, len, DMA_FROM_DEVICE);
  318. DCSR(dma) = DCSR_NODESC;
  319. DTADR(dma) = dmabuf;
  320. DSADR(dma) = physaddr + reg;
  321. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  322. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  323. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  324. while (!(DCSR(dma) & DCSR_STOPSTATE))
  325. cpu_relax();
  326. DCSR(dma) = 0;
  327. dma_unmap_single(NULL, dmabuf, len, DMA_FROM_DEVICE);
  328. }
  329. #endif
  330. static void
  331. smc_pxa_dma_irq(int dma, void *dummy, struct pt_regs *regs)
  332. {
  333. DCSR(dma) = 0;
  334. }
  335. #endif /* SMC_USE_PXA_DMA */
  336. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  337. #ifndef SMC_IO_SHIFT
  338. #define SMC_IO_SHIFT 0
  339. #endif
  340. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  341. #define SMC_DATA_EXTENT (4)
  342. /*
  343. . Bank Select Register:
  344. .
  345. . yyyy yyyy 0000 00xx
  346. . xx = bank number
  347. . yyyy yyyy = 0x33, for identification purposes.
  348. */
  349. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  350. // Transmit Control Register
  351. /* BANK 0 */
  352. #define TCR_REG SMC_REG(0x0000, 0)
  353. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  354. #define TCR_LOOP 0x0002 // Controls output pin LBK
  355. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  356. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  357. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  358. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  359. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  360. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  361. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  362. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  363. #define TCR_CLEAR 0 /* do NOTHING */
  364. /* the default settings for the TCR register : */
  365. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  366. // EPH Status Register
  367. /* BANK 0 */
  368. #define EPH_STATUS_REG SMC_REG(0x0002, 0)
  369. #define ES_TX_SUC 0x0001 // Last TX was successful
  370. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  371. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  372. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  373. #define ES_16COL 0x0010 // 16 Collisions Reached
  374. #define ES_SQET 0x0020 // Signal Quality Error Test
  375. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  376. #define ES_TXDEFR 0x0080 // Transmit Deferred
  377. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  378. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  379. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  380. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  381. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  382. #define ES_TXUNRN 0x8000 // Tx Underrun
  383. // Receive Control Register
  384. /* BANK 0 */
  385. #define RCR_REG SMC_REG(0x0004, 0)
  386. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  387. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  388. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  389. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  390. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  391. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  392. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  393. #define RCR_SOFTRST 0x8000 // resets the chip
  394. /* the normal settings for the RCR register : */
  395. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  396. #define RCR_CLEAR 0x0 // set it to a base state
  397. // Counter Register
  398. /* BANK 0 */
  399. #define COUNTER_REG SMC_REG(0x0006, 0)
  400. // Memory Information Register
  401. /* BANK 0 */
  402. #define MIR_REG SMC_REG(0x0008, 0)
  403. // Receive/Phy Control Register
  404. /* BANK 0 */
  405. #define RPC_REG SMC_REG(0x000A, 0)
  406. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  407. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  408. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  409. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  410. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  411. #define RPC_LED_100_10 (0x00) // LED = 100Mbps OR's with 10Mbps link detect
  412. #define RPC_LED_RES (0x01) // LED = Reserved
  413. #define RPC_LED_10 (0x02) // LED = 10Mbps link detect
  414. #define RPC_LED_FD (0x03) // LED = Full Duplex Mode
  415. #define RPC_LED_TX_RX (0x04) // LED = TX or RX packet occurred
  416. #define RPC_LED_100 (0x05) // LED = 100Mbps link dectect
  417. #define RPC_LED_TX (0x06) // LED = TX packet occurred
  418. #define RPC_LED_RX (0x07) // LED = RX packet occurred
  419. #ifndef RPC_LSA_DEFAULT
  420. #define RPC_LSA_DEFAULT RPC_LED_100
  421. #endif
  422. #ifndef RPC_LSB_DEFAULT
  423. #define RPC_LSB_DEFAULT RPC_LED_FD
  424. #endif
  425. #define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)
  426. /* Bank 0 0x0C is reserved */
  427. // Bank Select Register
  428. /* All Banks */
  429. #define BSR_REG 0x000E
  430. // Configuration Reg
  431. /* BANK 1 */
  432. #define CONFIG_REG SMC_REG(0x0000, 1)
  433. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  434. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  435. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  436. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  437. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  438. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  439. // Base Address Register
  440. /* BANK 1 */
  441. #define BASE_REG SMC_REG(0x0002, 1)
  442. // Individual Address Registers
  443. /* BANK 1 */
  444. #define ADDR0_REG SMC_REG(0x0004, 1)
  445. #define ADDR1_REG SMC_REG(0x0006, 1)
  446. #define ADDR2_REG SMC_REG(0x0008, 1)
  447. // General Purpose Register
  448. /* BANK 1 */
  449. #define GP_REG SMC_REG(0x000A, 1)
  450. // Control Register
  451. /* BANK 1 */
  452. #define CTL_REG SMC_REG(0x000C, 1)
  453. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  454. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  455. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  456. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  457. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  458. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  459. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  460. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  461. // MMU Command Register
  462. /* BANK 2 */
  463. #define MMU_CMD_REG SMC_REG(0x0000, 2)
  464. #define MC_BUSY 1 // When 1 the last release has not completed
  465. #define MC_NOP (0<<5) // No Op
  466. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  467. #define MC_RESET (2<<5) // Reset MMU to initial state
  468. #define MC_REMOVE (3<<5) // Remove the current rx packet
  469. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  470. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  471. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  472. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  473. // Packet Number Register
  474. /* BANK 2 */
  475. #define PN_REG SMC_REG(0x0002, 2)
  476. // Allocation Result Register
  477. /* BANK 2 */
  478. #define AR_REG SMC_REG(0x0003, 2)
  479. #define AR_FAILED 0x80 // Alocation Failed
  480. // TX FIFO Ports Register
  481. /* BANK 2 */
  482. #define TXFIFO_REG SMC_REG(0x0004, 2)
  483. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  484. // RX FIFO Ports Register
  485. /* BANK 2 */
  486. #define RXFIFO_REG SMC_REG(0x0005, 2)
  487. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  488. #define FIFO_REG SMC_REG(0x0004, 2)
  489. // Pointer Register
  490. /* BANK 2 */
  491. #define PTR_REG SMC_REG(0x0006, 2)
  492. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  493. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  494. #define PTR_READ 0x2000 // When 1 the operation is a read
  495. // Data Register
  496. /* BANK 2 */
  497. #define DATA_REG SMC_REG(0x0008, 2)
  498. // Interrupt Status/Acknowledge Register
  499. /* BANK 2 */
  500. #define INT_REG SMC_REG(0x000C, 2)
  501. // Interrupt Mask Register
  502. /* BANK 2 */
  503. #define IM_REG SMC_REG(0x000D, 2)
  504. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  505. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  506. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  507. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  508. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  509. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  510. #define IM_TX_INT 0x02 // Transmit Interrupt
  511. #define IM_RCV_INT 0x01 // Receive Interrupt
  512. // Multicast Table Registers
  513. /* BANK 3 */
  514. #define MCAST_REG1 SMC_REG(0x0000, 3)
  515. #define MCAST_REG2 SMC_REG(0x0002, 3)
  516. #define MCAST_REG3 SMC_REG(0x0004, 3)
  517. #define MCAST_REG4 SMC_REG(0x0006, 3)
  518. // Management Interface Register (MII)
  519. /* BANK 3 */
  520. #define MII_REG SMC_REG(0x0008, 3)
  521. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  522. #define MII_MDOE 0x0008 // MII Output Enable
  523. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  524. #define MII_MDI 0x0002 // MII Input, pin MDI
  525. #define MII_MDO 0x0001 // MII Output, pin MDO
  526. // Revision Register
  527. /* BANK 3 */
  528. /* ( hi: chip id low: rev # ) */
  529. #define REV_REG SMC_REG(0x000A, 3)
  530. // Early RCV Register
  531. /* BANK 3 */
  532. /* this is NOT on SMC9192 */
  533. #define ERCV_REG SMC_REG(0x000C, 3)
  534. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  535. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  536. // External Register
  537. /* BANK 7 */
  538. #define EXT_REG SMC_REG(0x0000, 7)
  539. #define CHIP_9192 3
  540. #define CHIP_9194 4
  541. #define CHIP_9195 5
  542. #define CHIP_9196 6
  543. #define CHIP_91100 7
  544. #define CHIP_91100FD 8
  545. #define CHIP_91111FD 9
  546. static const char * chip_ids[ 16 ] = {
  547. NULL, NULL, NULL,
  548. /* 3 */ "SMC91C90/91C92",
  549. /* 4 */ "SMC91C94",
  550. /* 5 */ "SMC91C95",
  551. /* 6 */ "SMC91C96",
  552. /* 7 */ "SMC91C100",
  553. /* 8 */ "SMC91C100FD",
  554. /* 9 */ "SMC91C11xFD",
  555. NULL, NULL, NULL,
  556. NULL, NULL, NULL};
  557. /*
  558. . Transmit status bits
  559. */
  560. #define TS_SUCCESS 0x0001
  561. #define TS_LOSTCAR 0x0400
  562. #define TS_LATCOL 0x0200
  563. #define TS_16COL 0x0010
  564. /*
  565. . Receive status bits
  566. */
  567. #define RS_ALGNERR 0x8000
  568. #define RS_BRODCAST 0x4000
  569. #define RS_BADCRC 0x2000
  570. #define RS_ODDFRAME 0x1000
  571. #define RS_TOOLONG 0x0800
  572. #define RS_TOOSHORT 0x0400
  573. #define RS_MULTICAST 0x0001
  574. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  575. /*
  576. * PHY IDs
  577. * LAN83C183 == LAN91C111 Internal PHY
  578. */
  579. #define PHY_LAN83C183 0x0016f840
  580. #define PHY_LAN83C180 0x02821c50
  581. /*
  582. * PHY Register Addresses (LAN91C111 Internal PHY)
  583. *
  584. * Generic PHY registers can be found in <linux/mii.h>
  585. *
  586. * These phy registers are specific to our on-board phy.
  587. */
  588. // PHY Configuration Register 1
  589. #define PHY_CFG1_REG 0x10
  590. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  591. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  592. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  593. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  594. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  595. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  596. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  597. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  598. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  599. #define PHY_CFG1_TLVL_MASK 0x003C
  600. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  601. // PHY Configuration Register 2
  602. #define PHY_CFG2_REG 0x11
  603. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  604. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  605. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  606. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  607. // PHY Status Output (and Interrupt status) Register
  608. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  609. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  610. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  611. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  612. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  613. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  614. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  615. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  616. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  617. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  618. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  619. // PHY Interrupt/Status Mask Register
  620. #define PHY_MASK_REG 0x13 // Interrupt Mask
  621. // Uses the same bit definitions as PHY_INT_REG
  622. /*
  623. * SMC91C96 ethernet config and status registers.
  624. * These are in the "attribute" space.
  625. */
  626. #define ECOR 0x8000
  627. #define ECOR_RESET 0x80
  628. #define ECOR_LEVEL_IRQ 0x40
  629. #define ECOR_WR_ATTRIB 0x04
  630. #define ECOR_ENABLE 0x01
  631. #define ECSR 0x8002
  632. #define ECSR_IOIS8 0x20
  633. #define ECSR_PWRDWN 0x04
  634. #define ECSR_INT 0x02
  635. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  636. /*
  637. * Macros to abstract register access according to the data bus
  638. * capabilities. Please use those and not the in/out primitives.
  639. * Note: the following macros do *not* select the bank -- this must
  640. * be done separately as needed in the main code. The SMC_REG() macro
  641. * only uses the bank argument for debugging purposes (when enabled).
  642. */
  643. #if SMC_DEBUG > 0
  644. #define SMC_REG(reg, bank) \
  645. ({ \
  646. int __b = SMC_CURRENT_BANK(); \
  647. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  648. printk( "%s: bank reg screwed (0x%04x)\n", \
  649. CARDNAME, __b ); \
  650. BUG(); \
  651. } \
  652. reg<<SMC_IO_SHIFT; \
  653. })
  654. #else
  655. #define SMC_REG(reg, bank) (reg<<SMC_IO_SHIFT)
  656. #endif
  657. #if SMC_CAN_USE_8BIT
  658. #define SMC_GET_PN() SMC_inb( ioaddr, PN_REG )
  659. #define SMC_SET_PN(x) SMC_outb( x, ioaddr, PN_REG )
  660. #define SMC_GET_AR() SMC_inb( ioaddr, AR_REG )
  661. #define SMC_GET_TXFIFO() SMC_inb( ioaddr, TXFIFO_REG )
  662. #define SMC_GET_RXFIFO() SMC_inb( ioaddr, RXFIFO_REG )
  663. #define SMC_GET_INT() SMC_inb( ioaddr, INT_REG )
  664. #define SMC_ACK_INT(x) SMC_outb( x, ioaddr, INT_REG )
  665. #define SMC_GET_INT_MASK() SMC_inb( ioaddr, IM_REG )
  666. #define SMC_SET_INT_MASK(x) SMC_outb( x, ioaddr, IM_REG )
  667. #else
  668. #define SMC_GET_PN() (SMC_inw( ioaddr, PN_REG ) & 0xFF)
  669. #define SMC_SET_PN(x) SMC_outw( x, ioaddr, PN_REG )
  670. #define SMC_GET_AR() (SMC_inw( ioaddr, PN_REG ) >> 8)
  671. #define SMC_GET_TXFIFO() (SMC_inw( ioaddr, TXFIFO_REG ) & 0xFF)
  672. #define SMC_GET_RXFIFO() (SMC_inw( ioaddr, TXFIFO_REG ) >> 8)
  673. #define SMC_GET_INT() (SMC_inw( ioaddr, INT_REG ) & 0xFF)
  674. #define SMC_ACK_INT(x) \
  675. do { \
  676. unsigned long __flags; \
  677. int __mask; \
  678. local_irq_save(__flags); \
  679. __mask = SMC_inw( ioaddr, INT_REG ) & ~0xff; \
  680. SMC_outw( __mask | (x), ioaddr, INT_REG ); \
  681. local_irq_restore(__flags); \
  682. } while (0)
  683. #define SMC_GET_INT_MASK() (SMC_inw( ioaddr, INT_REG ) >> 8)
  684. #define SMC_SET_INT_MASK(x) SMC_outw( (x) << 8, ioaddr, INT_REG )
  685. #endif
  686. #define SMC_CURRENT_BANK() SMC_inw( ioaddr, BANK_SELECT )
  687. #define SMC_SELECT_BANK(x) SMC_outw( x, ioaddr, BANK_SELECT )
  688. #define SMC_GET_BASE() SMC_inw( ioaddr, BASE_REG )
  689. #define SMC_SET_BASE(x) SMC_outw( x, ioaddr, BASE_REG )
  690. #define SMC_GET_CONFIG() SMC_inw( ioaddr, CONFIG_REG )
  691. #define SMC_SET_CONFIG(x) SMC_outw( x, ioaddr, CONFIG_REG )
  692. #define SMC_GET_COUNTER() SMC_inw( ioaddr, COUNTER_REG )
  693. #define SMC_GET_CTL() SMC_inw( ioaddr, CTL_REG )
  694. #define SMC_SET_CTL(x) SMC_outw( x, ioaddr, CTL_REG )
  695. #define SMC_GET_MII() SMC_inw( ioaddr, MII_REG )
  696. #define SMC_SET_MII(x) SMC_outw( x, ioaddr, MII_REG )
  697. #define SMC_GET_MIR() SMC_inw( ioaddr, MIR_REG )
  698. #define SMC_SET_MIR(x) SMC_outw( x, ioaddr, MIR_REG )
  699. #define SMC_GET_MMU_CMD() SMC_inw( ioaddr, MMU_CMD_REG )
  700. #define SMC_SET_MMU_CMD(x) SMC_outw( x, ioaddr, MMU_CMD_REG )
  701. #define SMC_GET_FIFO() SMC_inw( ioaddr, FIFO_REG )
  702. #define SMC_GET_PTR() SMC_inw( ioaddr, PTR_REG )
  703. #define SMC_SET_PTR(x) SMC_outw( x, ioaddr, PTR_REG )
  704. #define SMC_GET_RCR() SMC_inw( ioaddr, RCR_REG )
  705. #define SMC_SET_RCR(x) SMC_outw( x, ioaddr, RCR_REG )
  706. #define SMC_GET_REV() SMC_inw( ioaddr, REV_REG )
  707. #define SMC_GET_RPC() SMC_inw( ioaddr, RPC_REG )
  708. #define SMC_SET_RPC(x) SMC_outw( x, ioaddr, RPC_REG )
  709. #define SMC_GET_TCR() SMC_inw( ioaddr, TCR_REG )
  710. #define SMC_SET_TCR(x) SMC_outw( x, ioaddr, TCR_REG )
  711. #ifndef SMC_GET_MAC_ADDR
  712. #define SMC_GET_MAC_ADDR(addr) \
  713. do { \
  714. unsigned int __v; \
  715. __v = SMC_inw( ioaddr, ADDR0_REG ); \
  716. addr[0] = __v; addr[1] = __v >> 8; \
  717. __v = SMC_inw( ioaddr, ADDR1_REG ); \
  718. addr[2] = __v; addr[3] = __v >> 8; \
  719. __v = SMC_inw( ioaddr, ADDR2_REG ); \
  720. addr[4] = __v; addr[5] = __v >> 8; \
  721. } while (0)
  722. #endif
  723. #define SMC_SET_MAC_ADDR(addr) \
  724. do { \
  725. SMC_outw( addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG ); \
  726. SMC_outw( addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG ); \
  727. SMC_outw( addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG ); \
  728. } while (0)
  729. #define SMC_SET_MCAST(x) \
  730. do { \
  731. const unsigned char *mt = (x); \
  732. SMC_outw( mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1 ); \
  733. SMC_outw( mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2 ); \
  734. SMC_outw( mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3 ); \
  735. SMC_outw( mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4 ); \
  736. } while (0)
  737. #if SMC_CAN_USE_32BIT
  738. /*
  739. * Some setups just can't write 8 or 16 bits reliably when not aligned
  740. * to a 32 bit boundary. I tell you that exists!
  741. * We re-do the ones here that can be easily worked around if they can have
  742. * their low parts written to 0 without adverse effects.
  743. */
  744. #undef SMC_SELECT_BANK
  745. #define SMC_SELECT_BANK(x) SMC_outl( (x)<<16, ioaddr, 12<<SMC_IO_SHIFT )
  746. #undef SMC_SET_RPC
  747. #define SMC_SET_RPC(x) SMC_outl( (x)<<16, ioaddr, SMC_REG(8, 0) )
  748. #undef SMC_SET_PN
  749. #define SMC_SET_PN(x) SMC_outl( (x)<<16, ioaddr, SMC_REG(0, 2) )
  750. #undef SMC_SET_PTR
  751. #define SMC_SET_PTR(x) SMC_outl( (x)<<16, ioaddr, SMC_REG(4, 2) )
  752. #endif
  753. #if SMC_CAN_USE_32BIT
  754. #define SMC_PUT_PKT_HDR(status, length) \
  755. SMC_outl( (status) | (length) << 16, ioaddr, DATA_REG )
  756. #define SMC_GET_PKT_HDR(status, length) \
  757. do { \
  758. unsigned int __val = SMC_inl( ioaddr, DATA_REG ); \
  759. (status) = __val & 0xffff; \
  760. (length) = __val >> 16; \
  761. } while (0)
  762. #else
  763. #define SMC_PUT_PKT_HDR(status, length) \
  764. do { \
  765. SMC_outw( status, ioaddr, DATA_REG ); \
  766. SMC_outw( length, ioaddr, DATA_REG ); \
  767. } while (0)
  768. #define SMC_GET_PKT_HDR(status, length) \
  769. do { \
  770. (status) = SMC_inw( ioaddr, DATA_REG ); \
  771. (length) = SMC_inw( ioaddr, DATA_REG ); \
  772. } while (0)
  773. #endif
  774. #if SMC_CAN_USE_32BIT
  775. #define _SMC_PUSH_DATA(p, l) \
  776. do { \
  777. char *__ptr = (p); \
  778. int __len = (l); \
  779. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  780. __len -= 2; \
  781. SMC_outw( *(u16 *)__ptr, ioaddr, DATA_REG ); \
  782. __ptr += 2; \
  783. } \
  784. SMC_outsl( ioaddr, DATA_REG, __ptr, __len >> 2); \
  785. if (__len & 2) { \
  786. __ptr += (__len & ~3); \
  787. SMC_outw( *((u16 *)__ptr), ioaddr, DATA_REG ); \
  788. } \
  789. } while (0)
  790. #define _SMC_PULL_DATA(p, l) \
  791. do { \
  792. char *__ptr = (p); \
  793. int __len = (l); \
  794. if ((unsigned long)__ptr & 2) { \
  795. /* \
  796. * We want 32bit alignment here. \
  797. * Since some buses perform a full 32bit \
  798. * fetch even for 16bit data we can't use \
  799. * SMC_inw() here. Back both source (on chip \
  800. * and destination) pointers of 2 bytes. \
  801. */ \
  802. __ptr -= 2; \
  803. __len += 2; \
  804. SMC_SET_PTR( 2|PTR_READ|PTR_RCV|PTR_AUTOINC ); \
  805. } \
  806. __len += 2; \
  807. SMC_insl( ioaddr, DATA_REG, __ptr, __len >> 2); \
  808. } while (0)
  809. #elif SMC_CAN_USE_16BIT
  810. #define _SMC_PUSH_DATA(p, l) SMC_outsw( ioaddr, DATA_REG, p, (l) >> 1 )
  811. #define _SMC_PULL_DATA(p, l) SMC_insw ( ioaddr, DATA_REG, p, (l) >> 1 )
  812. #elif SMC_CAN_USE_8BIT
  813. #define _SMC_PUSH_DATA(p, l) SMC_outsb( ioaddr, DATA_REG, p, l )
  814. #define _SMC_PULL_DATA(p, l) SMC_insb ( ioaddr, DATA_REG, p, l )
  815. #endif
  816. #if ! SMC_CAN_USE_16BIT
  817. #define SMC_outw(x, ioaddr, reg) \
  818. do { \
  819. unsigned int __val16 = (x); \
  820. SMC_outb( __val16, ioaddr, reg ); \
  821. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  822. } while (0)
  823. #define SMC_inw(ioaddr, reg) \
  824. ({ \
  825. unsigned int __val16; \
  826. __val16 = SMC_inb( ioaddr, reg ); \
  827. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  828. __val16; \
  829. })
  830. #endif
  831. #if SMC_CAN_USE_DATACS
  832. #define SMC_PUSH_DATA(p, l) \
  833. if ( lp->datacs ) { \
  834. unsigned char *__ptr = (p); \
  835. int __len = (l); \
  836. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  837. __len -= 2; \
  838. SMC_outw( *((u16 *)__ptr), ioaddr, DATA_REG ); \
  839. __ptr += 2; \
  840. } \
  841. outsl(lp->datacs, __ptr, __len >> 2); \
  842. if (__len & 2) { \
  843. __ptr += (__len & ~3); \
  844. SMC_outw( *((u16 *)__ptr), ioaddr, DATA_REG ); \
  845. } \
  846. } else { \
  847. _SMC_PUSH_DATA(p, l); \
  848. }
  849. #define SMC_PULL_DATA(p, l) \
  850. if ( lp->datacs ) { \
  851. unsigned char *__ptr = (p); \
  852. int __len = (l); \
  853. if ((unsigned long)__ptr & 2) { \
  854. /* \
  855. * We want 32bit alignment here. \
  856. * Since some buses perform a full 32bit \
  857. * fetch even for 16bit data we can't use \
  858. * SMC_inw() here. Back both source (on chip \
  859. * and destination) pointers of 2 bytes. \
  860. */ \
  861. __ptr -= 2; \
  862. __len += 2; \
  863. SMC_SET_PTR( 2|PTR_READ|PTR_RCV|PTR_AUTOINC ); \
  864. } \
  865. __len += 2; \
  866. insl( lp->datacs, __ptr, __len >> 2); \
  867. } else { \
  868. _SMC_PULL_DATA(p, l); \
  869. }
  870. #else
  871. #define SMC_PUSH_DATA(p, l) _SMC_PUSH_DATA(p, l)
  872. #define SMC_PULL_DATA(p, l) _SMC_PULL_DATA(p, l)
  873. #endif
  874. #if !defined (SMC_INTERRUPT_PREAMBLE)
  875. # define SMC_INTERRUPT_PREAMBLE
  876. #endif
  877. #endif /* _SMC91X_H_ */