r8169.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define TX_BUFFS_AVAIL(tp) \
  79. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  80. #ifdef CONFIG_R8169_NAPI
  81. #define rtl8169_rx_skb netif_receive_skb
  82. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  83. #define rtl8169_rx_quota(count, quota) min(count, quota)
  84. #else
  85. #define rtl8169_rx_skb netif_rx
  86. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  87. #define rtl8169_rx_quota(count, quota) count
  88. #endif
  89. /* media options */
  90. #define MAX_UNITS 8
  91. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  92. static int num_media = 0;
  93. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  94. static int max_interrupt_work = 20;
  95. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  96. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  97. static int multicast_filter_limit = 32;
  98. /* MAC address length */
  99. #define MAC_ADDR_LEN 6
  100. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  101. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  102. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  103. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  104. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  105. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  106. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  107. #define R8169_REGS_SIZE 256
  108. #define R8169_NAPI_WEIGHT 64
  109. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  110. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  111. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  112. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  113. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  114. #define RTL8169_TX_TIMEOUT (6*HZ)
  115. #define RTL8169_PHY_TIMEOUT (10*HZ)
  116. /* write/read MMIO register */
  117. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  118. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  119. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  120. #define RTL_R8(reg) readb (ioaddr + (reg))
  121. #define RTL_R16(reg) readw (ioaddr + (reg))
  122. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  123. enum mac_version {
  124. RTL_GIGA_MAC_VER_B = 0x00,
  125. /* RTL_GIGA_MAC_VER_C = 0x03, */
  126. RTL_GIGA_MAC_VER_D = 0x01,
  127. RTL_GIGA_MAC_VER_E = 0x02,
  128. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  129. };
  130. enum phy_version {
  131. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  132. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  133. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  134. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  135. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  136. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  137. };
  138. #define _R(NAME,MAC,MASK) \
  139. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  140. const static struct {
  141. const char *name;
  142. u8 mac_version;
  143. u32 RxConfigMask; /* Clears the bits supported by this chip */
  144. } rtl_chip_info[] = {
  145. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  146. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  147. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  148. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  149. };
  150. #undef _R
  151. static struct pci_device_id rtl8169_pci_tbl[] = {
  152. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  153. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  154. { PCI_DEVICE(0x16ec, 0x0116), },
  155. {0,},
  156. };
  157. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  158. static int rx_copybreak = 200;
  159. static int use_dac;
  160. enum RTL8169_registers {
  161. MAC0 = 0, /* Ethernet hardware address. */
  162. MAR0 = 8, /* Multicast filter. */
  163. TxDescStartAddrLow = 0x20,
  164. TxDescStartAddrHigh = 0x24,
  165. TxHDescStartAddrLow = 0x28,
  166. TxHDescStartAddrHigh = 0x2c,
  167. FLASH = 0x30,
  168. ERSR = 0x36,
  169. ChipCmd = 0x37,
  170. TxPoll = 0x38,
  171. IntrMask = 0x3C,
  172. IntrStatus = 0x3E,
  173. TxConfig = 0x40,
  174. RxConfig = 0x44,
  175. RxMissed = 0x4C,
  176. Cfg9346 = 0x50,
  177. Config0 = 0x51,
  178. Config1 = 0x52,
  179. Config2 = 0x53,
  180. Config3 = 0x54,
  181. Config4 = 0x55,
  182. Config5 = 0x56,
  183. MultiIntr = 0x5C,
  184. PHYAR = 0x60,
  185. TBICSR = 0x64,
  186. TBI_ANAR = 0x68,
  187. TBI_LPAR = 0x6A,
  188. PHYstatus = 0x6C,
  189. RxMaxSize = 0xDA,
  190. CPlusCmd = 0xE0,
  191. IntrMitigate = 0xE2,
  192. RxDescAddrLow = 0xE4,
  193. RxDescAddrHigh = 0xE8,
  194. EarlyTxThres = 0xEC,
  195. FuncEvent = 0xF0,
  196. FuncEventMask = 0xF4,
  197. FuncPresetState = 0xF8,
  198. FuncForceEvent = 0xFC,
  199. };
  200. enum RTL8169_register_content {
  201. /* InterruptStatusBits */
  202. SYSErr = 0x8000,
  203. PCSTimeout = 0x4000,
  204. SWInt = 0x0100,
  205. TxDescUnavail = 0x80,
  206. RxFIFOOver = 0x40,
  207. LinkChg = 0x20,
  208. RxOverflow = 0x10,
  209. TxErr = 0x08,
  210. TxOK = 0x04,
  211. RxErr = 0x02,
  212. RxOK = 0x01,
  213. /* RxStatusDesc */
  214. RxRES = 0x00200000,
  215. RxCRC = 0x00080000,
  216. RxRUNT = 0x00100000,
  217. RxRWT = 0x00400000,
  218. /* ChipCmdBits */
  219. CmdReset = 0x10,
  220. CmdRxEnb = 0x08,
  221. CmdTxEnb = 0x04,
  222. RxBufEmpty = 0x01,
  223. /* Cfg9346Bits */
  224. Cfg9346_Lock = 0x00,
  225. Cfg9346_Unlock = 0xC0,
  226. /* rx_mode_bits */
  227. AcceptErr = 0x20,
  228. AcceptRunt = 0x10,
  229. AcceptBroadcast = 0x08,
  230. AcceptMulticast = 0x04,
  231. AcceptMyPhys = 0x02,
  232. AcceptAllPhys = 0x01,
  233. /* RxConfigBits */
  234. RxCfgFIFOShift = 13,
  235. RxCfgDMAShift = 8,
  236. /* TxConfigBits */
  237. TxInterFrameGapShift = 24,
  238. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  239. /* TBICSR p.28 */
  240. TBIReset = 0x80000000,
  241. TBILoopback = 0x40000000,
  242. TBINwEnable = 0x20000000,
  243. TBINwRestart = 0x10000000,
  244. TBILinkOk = 0x02000000,
  245. TBINwComplete = 0x01000000,
  246. /* CPlusCmd p.31 */
  247. RxVlan = (1 << 6),
  248. RxChkSum = (1 << 5),
  249. PCIDAC = (1 << 4),
  250. PCIMulRW = (1 << 3),
  251. /* rtl8169_PHYstatus */
  252. TBI_Enable = 0x80,
  253. TxFlowCtrl = 0x40,
  254. RxFlowCtrl = 0x20,
  255. _1000bpsF = 0x10,
  256. _100bps = 0x08,
  257. _10bps = 0x04,
  258. LinkStatus = 0x02,
  259. FullDup = 0x01,
  260. /* GIGABIT_PHY_registers */
  261. PHY_CTRL_REG = 0,
  262. PHY_STAT_REG = 1,
  263. PHY_AUTO_NEGO_REG = 4,
  264. PHY_1000_CTRL_REG = 9,
  265. /* GIGABIT_PHY_REG_BIT */
  266. PHY_Restart_Auto_Nego = 0x0200,
  267. PHY_Enable_Auto_Nego = 0x1000,
  268. /* PHY_STAT_REG = 1 */
  269. PHY_Auto_Neco_Comp = 0x0020,
  270. /* PHY_AUTO_NEGO_REG = 4 */
  271. PHY_Cap_10_Half = 0x0020,
  272. PHY_Cap_10_Full = 0x0040,
  273. PHY_Cap_100_Half = 0x0080,
  274. PHY_Cap_100_Full = 0x0100,
  275. /* PHY_1000_CTRL_REG = 9 */
  276. PHY_Cap_1000_Full = 0x0200,
  277. PHY_Cap_Null = 0x0,
  278. /* _MediaType */
  279. _10_Half = 0x01,
  280. _10_Full = 0x02,
  281. _100_Half = 0x04,
  282. _100_Full = 0x08,
  283. _1000_Full = 0x10,
  284. /* _TBICSRBit */
  285. TBILinkOK = 0x02000000,
  286. };
  287. enum _DescStatusBit {
  288. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  289. RingEnd = (1 << 30), /* End of descriptor ring */
  290. FirstFrag = (1 << 29), /* First segment of a packet */
  291. LastFrag = (1 << 28), /* Final segment of a packet */
  292. /* Tx private */
  293. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  294. MSSShift = 16, /* MSS value position */
  295. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  296. IPCS = (1 << 18), /* Calculate IP checksum */
  297. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  298. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  299. TxVlanTag = (1 << 17), /* Add VLAN tag */
  300. /* Rx private */
  301. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  302. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  303. #define RxProtoUDP (PID1)
  304. #define RxProtoTCP (PID0)
  305. #define RxProtoIP (PID1 | PID0)
  306. #define RxProtoMask RxProtoIP
  307. IPFail = (1 << 16), /* IP checksum failed */
  308. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  309. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  310. RxVlanTag = (1 << 16), /* VLAN tag available */
  311. };
  312. #define RsvdMask 0x3fffc000
  313. struct TxDesc {
  314. u32 opts1;
  315. u32 opts2;
  316. u64 addr;
  317. };
  318. struct RxDesc {
  319. u32 opts1;
  320. u32 opts2;
  321. u64 addr;
  322. };
  323. struct ring_info {
  324. struct sk_buff *skb;
  325. u32 len;
  326. u8 __pad[sizeof(void *) - sizeof(u32)];
  327. };
  328. struct rtl8169_private {
  329. void __iomem *mmio_addr; /* memory map physical address */
  330. struct pci_dev *pci_dev; /* Index of PCI device */
  331. struct net_device_stats stats; /* statistics of net device */
  332. spinlock_t lock; /* spin lock flag */
  333. int chipset;
  334. int mac_version;
  335. int phy_version;
  336. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  337. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  338. u32 dirty_rx;
  339. u32 dirty_tx;
  340. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  341. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  342. dma_addr_t TxPhyAddr;
  343. dma_addr_t RxPhyAddr;
  344. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  345. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  346. unsigned rx_buf_sz;
  347. struct timer_list timer;
  348. u16 cp_cmd;
  349. u16 intr_mask;
  350. int phy_auto_nego_reg;
  351. int phy_1000_ctrl_reg;
  352. #ifdef CONFIG_R8169_VLAN
  353. struct vlan_group *vlgrp;
  354. #endif
  355. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  356. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  357. void (*phy_reset_enable)(void __iomem *);
  358. unsigned int (*phy_reset_pending)(void __iomem *);
  359. unsigned int (*link_ok)(void __iomem *);
  360. struct work_struct task;
  361. };
  362. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@oss.sgi.com>");
  363. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  364. module_param_array(media, int, &num_media, 0);
  365. module_param(rx_copybreak, int, 0);
  366. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  367. module_param(use_dac, int, 0);
  368. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  369. MODULE_LICENSE("GPL");
  370. MODULE_VERSION(RTL8169_VERSION);
  371. static int rtl8169_open(struct net_device *dev);
  372. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  373. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  374. struct pt_regs *regs);
  375. static int rtl8169_init_ring(struct net_device *dev);
  376. static void rtl8169_hw_start(struct net_device *dev);
  377. static int rtl8169_close(struct net_device *dev);
  378. static void rtl8169_set_rx_mode(struct net_device *dev);
  379. static void rtl8169_tx_timeout(struct net_device *dev);
  380. static struct net_device_stats *rtl8169_get_stats(struct net_device *netdev);
  381. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  382. void __iomem *);
  383. static int rtl8169_change_mtu(struct net_device *netdev, int new_mtu);
  384. static void rtl8169_down(struct net_device *dev);
  385. #ifdef CONFIG_R8169_NAPI
  386. static int rtl8169_poll(struct net_device *dev, int *budget);
  387. #endif
  388. static const u16 rtl8169_intr_mask =
  389. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  390. static const u16 rtl8169_napi_event =
  391. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  392. static const unsigned int rtl8169_rx_config =
  393. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  394. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  395. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  396. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  397. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  398. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  399. {
  400. int i;
  401. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  402. udelay(1000);
  403. for (i = 2000; i > 0; i--) {
  404. /* Check if the RTL8169 has completed writing to the specified MII register */
  405. if (!(RTL_R32(PHYAR) & 0x80000000))
  406. break;
  407. udelay(100);
  408. }
  409. }
  410. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  411. {
  412. int i, value = -1;
  413. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  414. udelay(1000);
  415. for (i = 2000; i > 0; i--) {
  416. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  417. if (RTL_R32(PHYAR) & 0x80000000) {
  418. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  419. break;
  420. }
  421. udelay(100);
  422. }
  423. return value;
  424. }
  425. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  426. {
  427. RTL_W16(IntrMask, 0x0000);
  428. RTL_W16(IntrStatus, 0xffff);
  429. }
  430. static void rtl8169_asic_down(void __iomem *ioaddr)
  431. {
  432. RTL_W8(ChipCmd, 0x00);
  433. rtl8169_irq_mask_and_ack(ioaddr);
  434. RTL_R16(CPlusCmd);
  435. }
  436. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  437. {
  438. return RTL_R32(TBICSR) & TBIReset;
  439. }
  440. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  441. {
  442. return mdio_read(ioaddr, 0) & 0x8000;
  443. }
  444. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  445. {
  446. return RTL_R32(TBICSR) & TBILinkOk;
  447. }
  448. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  449. {
  450. return RTL_R8(PHYstatus) & LinkStatus;
  451. }
  452. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  453. {
  454. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  455. }
  456. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  457. {
  458. unsigned int val;
  459. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  460. mdio_write(ioaddr, PHY_CTRL_REG, val);
  461. }
  462. static void rtl8169_check_link_status(struct net_device *dev,
  463. struct rtl8169_private *tp, void __iomem *ioaddr)
  464. {
  465. unsigned long flags;
  466. spin_lock_irqsave(&tp->lock, flags);
  467. if (tp->link_ok(ioaddr)) {
  468. netif_carrier_on(dev);
  469. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  470. } else
  471. netif_carrier_off(dev);
  472. spin_unlock_irqrestore(&tp->lock, flags);
  473. }
  474. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  475. {
  476. struct {
  477. u16 speed;
  478. u8 duplex;
  479. u8 autoneg;
  480. u8 media;
  481. } link_settings[] = {
  482. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  483. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  484. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  485. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  486. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  487. /* Make TBI happy */
  488. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  489. }, *p;
  490. unsigned char option;
  491. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  492. if ((option != 0xff) && !idx)
  493. printk(KERN_WARNING PFX "media option is deprecated.\n");
  494. for (p = link_settings; p->media != 0xff; p++) {
  495. if (p->media == option)
  496. break;
  497. }
  498. *autoneg = p->autoneg;
  499. *speed = p->speed;
  500. *duplex = p->duplex;
  501. }
  502. static void rtl8169_get_drvinfo(struct net_device *dev,
  503. struct ethtool_drvinfo *info)
  504. {
  505. struct rtl8169_private *tp = netdev_priv(dev);
  506. strcpy(info->driver, MODULENAME);
  507. strcpy(info->version, RTL8169_VERSION);
  508. strcpy(info->bus_info, pci_name(tp->pci_dev));
  509. }
  510. static int rtl8169_get_regs_len(struct net_device *dev)
  511. {
  512. return R8169_REGS_SIZE;
  513. }
  514. static int rtl8169_set_speed_tbi(struct net_device *dev,
  515. u8 autoneg, u16 speed, u8 duplex)
  516. {
  517. struct rtl8169_private *tp = netdev_priv(dev);
  518. void __iomem *ioaddr = tp->mmio_addr;
  519. int ret = 0;
  520. u32 reg;
  521. reg = RTL_R32(TBICSR);
  522. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  523. (duplex == DUPLEX_FULL)) {
  524. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  525. } else if (autoneg == AUTONEG_ENABLE)
  526. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  527. else {
  528. printk(KERN_WARNING PFX
  529. "%s: incorrect speed setting refused in TBI mode\n",
  530. dev->name);
  531. ret = -EOPNOTSUPP;
  532. }
  533. return ret;
  534. }
  535. static int rtl8169_set_speed_xmii(struct net_device *dev,
  536. u8 autoneg, u16 speed, u8 duplex)
  537. {
  538. struct rtl8169_private *tp = netdev_priv(dev);
  539. void __iomem *ioaddr = tp->mmio_addr;
  540. int auto_nego, giga_ctrl;
  541. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  542. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  543. PHY_Cap_100_Half | PHY_Cap_100_Full);
  544. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  545. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  546. if (autoneg == AUTONEG_ENABLE) {
  547. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  548. PHY_Cap_100_Half | PHY_Cap_100_Full);
  549. giga_ctrl |= PHY_Cap_1000_Full;
  550. } else {
  551. if (speed == SPEED_10)
  552. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  553. else if (speed == SPEED_100)
  554. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  555. else if (speed == SPEED_1000)
  556. giga_ctrl |= PHY_Cap_1000_Full;
  557. if (duplex == DUPLEX_HALF)
  558. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  559. }
  560. tp->phy_auto_nego_reg = auto_nego;
  561. tp->phy_1000_ctrl_reg = giga_ctrl;
  562. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  563. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  564. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  565. PHY_Restart_Auto_Nego);
  566. return 0;
  567. }
  568. static int rtl8169_set_speed(struct net_device *dev,
  569. u8 autoneg, u16 speed, u8 duplex)
  570. {
  571. struct rtl8169_private *tp = netdev_priv(dev);
  572. int ret;
  573. ret = tp->set_speed(dev, autoneg, speed, duplex);
  574. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  575. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  576. return ret;
  577. }
  578. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  579. {
  580. struct rtl8169_private *tp = netdev_priv(dev);
  581. unsigned long flags;
  582. int ret;
  583. spin_lock_irqsave(&tp->lock, flags);
  584. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  585. spin_unlock_irqrestore(&tp->lock, flags);
  586. return ret;
  587. }
  588. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  589. {
  590. struct rtl8169_private *tp = netdev_priv(dev);
  591. return tp->cp_cmd & RxChkSum;
  592. }
  593. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  594. {
  595. struct rtl8169_private *tp = netdev_priv(dev);
  596. void __iomem *ioaddr = tp->mmio_addr;
  597. unsigned long flags;
  598. spin_lock_irqsave(&tp->lock, flags);
  599. if (data)
  600. tp->cp_cmd |= RxChkSum;
  601. else
  602. tp->cp_cmd &= ~RxChkSum;
  603. RTL_W16(CPlusCmd, tp->cp_cmd);
  604. RTL_R16(CPlusCmd);
  605. spin_unlock_irqrestore(&tp->lock, flags);
  606. return 0;
  607. }
  608. #ifdef CONFIG_R8169_VLAN
  609. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  610. struct sk_buff *skb)
  611. {
  612. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  613. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  614. }
  615. static void rtl8169_vlan_rx_register(struct net_device *dev,
  616. struct vlan_group *grp)
  617. {
  618. struct rtl8169_private *tp = netdev_priv(dev);
  619. void __iomem *ioaddr = tp->mmio_addr;
  620. unsigned long flags;
  621. spin_lock_irqsave(&tp->lock, flags);
  622. tp->vlgrp = grp;
  623. if (tp->vlgrp)
  624. tp->cp_cmd |= RxVlan;
  625. else
  626. tp->cp_cmd &= ~RxVlan;
  627. RTL_W16(CPlusCmd, tp->cp_cmd);
  628. RTL_R16(CPlusCmd);
  629. spin_unlock_irqrestore(&tp->lock, flags);
  630. }
  631. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  632. {
  633. struct rtl8169_private *tp = netdev_priv(dev);
  634. unsigned long flags;
  635. spin_lock_irqsave(&tp->lock, flags);
  636. if (tp->vlgrp)
  637. tp->vlgrp->vlan_devices[vid] = NULL;
  638. spin_unlock_irqrestore(&tp->lock, flags);
  639. }
  640. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  641. struct sk_buff *skb)
  642. {
  643. u32 opts2 = le32_to_cpu(desc->opts2);
  644. int ret;
  645. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  646. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  647. swab16(opts2 & 0xffff));
  648. ret = 0;
  649. } else
  650. ret = -1;
  651. desc->opts2 = 0;
  652. return ret;
  653. }
  654. #else /* !CONFIG_R8169_VLAN */
  655. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  656. struct sk_buff *skb)
  657. {
  658. return 0;
  659. }
  660. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  661. struct sk_buff *skb)
  662. {
  663. return -1;
  664. }
  665. #endif
  666. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  667. {
  668. struct rtl8169_private *tp = netdev_priv(dev);
  669. void __iomem *ioaddr = tp->mmio_addr;
  670. u32 status;
  671. cmd->supported =
  672. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  673. cmd->port = PORT_FIBRE;
  674. cmd->transceiver = XCVR_INTERNAL;
  675. status = RTL_R32(TBICSR);
  676. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  677. cmd->autoneg = !!(status & TBINwEnable);
  678. cmd->speed = SPEED_1000;
  679. cmd->duplex = DUPLEX_FULL; /* Always set */
  680. }
  681. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  682. {
  683. struct rtl8169_private *tp = netdev_priv(dev);
  684. void __iomem *ioaddr = tp->mmio_addr;
  685. u8 status;
  686. cmd->supported = SUPPORTED_10baseT_Half |
  687. SUPPORTED_10baseT_Full |
  688. SUPPORTED_100baseT_Half |
  689. SUPPORTED_100baseT_Full |
  690. SUPPORTED_1000baseT_Full |
  691. SUPPORTED_Autoneg |
  692. SUPPORTED_TP;
  693. cmd->autoneg = 1;
  694. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  695. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  696. cmd->advertising |= ADVERTISED_10baseT_Half;
  697. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  698. cmd->advertising |= ADVERTISED_10baseT_Full;
  699. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  700. cmd->advertising |= ADVERTISED_100baseT_Half;
  701. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  702. cmd->advertising |= ADVERTISED_100baseT_Full;
  703. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  704. cmd->advertising |= ADVERTISED_1000baseT_Full;
  705. status = RTL_R8(PHYstatus);
  706. if (status & _1000bpsF)
  707. cmd->speed = SPEED_1000;
  708. else if (status & _100bps)
  709. cmd->speed = SPEED_100;
  710. else if (status & _10bps)
  711. cmd->speed = SPEED_10;
  712. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  713. DUPLEX_FULL : DUPLEX_HALF;
  714. }
  715. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  716. {
  717. struct rtl8169_private *tp = netdev_priv(dev);
  718. unsigned long flags;
  719. spin_lock_irqsave(&tp->lock, flags);
  720. tp->get_settings(dev, cmd);
  721. spin_unlock_irqrestore(&tp->lock, flags);
  722. return 0;
  723. }
  724. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  725. void *p)
  726. {
  727. struct rtl8169_private *tp = netdev_priv(dev);
  728. unsigned long flags;
  729. if (regs->len > R8169_REGS_SIZE)
  730. regs->len = R8169_REGS_SIZE;
  731. spin_lock_irqsave(&tp->lock, flags);
  732. memcpy_fromio(p, tp->mmio_addr, regs->len);
  733. spin_unlock_irqrestore(&tp->lock, flags);
  734. }
  735. static struct ethtool_ops rtl8169_ethtool_ops = {
  736. .get_drvinfo = rtl8169_get_drvinfo,
  737. .get_regs_len = rtl8169_get_regs_len,
  738. .get_link = ethtool_op_get_link,
  739. .get_settings = rtl8169_get_settings,
  740. .set_settings = rtl8169_set_settings,
  741. .get_rx_csum = rtl8169_get_rx_csum,
  742. .set_rx_csum = rtl8169_set_rx_csum,
  743. .get_tx_csum = ethtool_op_get_tx_csum,
  744. .set_tx_csum = ethtool_op_set_tx_csum,
  745. .get_sg = ethtool_op_get_sg,
  746. .set_sg = ethtool_op_set_sg,
  747. .get_tso = ethtool_op_get_tso,
  748. .set_tso = ethtool_op_set_tso,
  749. .get_regs = rtl8169_get_regs,
  750. };
  751. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  752. int bitval)
  753. {
  754. int val;
  755. val = mdio_read(ioaddr, reg);
  756. val = (bitval == 1) ?
  757. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  758. mdio_write(ioaddr, reg, val & 0xffff);
  759. }
  760. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  761. {
  762. const struct {
  763. u32 mask;
  764. int mac_version;
  765. } mac_info[] = {
  766. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  767. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  768. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  769. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  770. }, *p = mac_info;
  771. u32 reg;
  772. reg = RTL_R32(TxConfig) & 0x7c800000;
  773. while ((reg & p->mask) != p->mask)
  774. p++;
  775. tp->mac_version = p->mac_version;
  776. }
  777. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  778. {
  779. struct {
  780. int version;
  781. char *msg;
  782. } mac_print[] = {
  783. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  784. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  785. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  786. { 0, NULL }
  787. }, *p;
  788. for (p = mac_print; p->msg; p++) {
  789. if (tp->mac_version == p->version) {
  790. dprintk("mac_version == %s (%04d)\n", p->msg,
  791. p->version);
  792. return;
  793. }
  794. }
  795. dprintk("mac_version == Unknown\n");
  796. }
  797. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  798. {
  799. const struct {
  800. u16 mask;
  801. u16 set;
  802. int phy_version;
  803. } phy_info[] = {
  804. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  805. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  806. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  807. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  808. }, *p = phy_info;
  809. u16 reg;
  810. reg = mdio_read(ioaddr, 3) & 0xffff;
  811. while ((reg & p->mask) != p->set)
  812. p++;
  813. tp->phy_version = p->phy_version;
  814. }
  815. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  816. {
  817. struct {
  818. int version;
  819. char *msg;
  820. u32 reg;
  821. } phy_print[] = {
  822. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  823. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  824. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  825. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  826. { 0, NULL, 0x0000 }
  827. }, *p;
  828. for (p = phy_print; p->msg; p++) {
  829. if (tp->phy_version == p->version) {
  830. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  831. return;
  832. }
  833. }
  834. dprintk("phy_version == Unknown\n");
  835. }
  836. static void rtl8169_hw_phy_config(struct net_device *dev)
  837. {
  838. struct rtl8169_private *tp = netdev_priv(dev);
  839. void __iomem *ioaddr = tp->mmio_addr;
  840. struct {
  841. u16 regs[5]; /* Beware of bit-sign propagation */
  842. } phy_magic[5] = { {
  843. { 0x0000, //w 4 15 12 0
  844. 0x00a1, //w 3 15 0 00a1
  845. 0x0008, //w 2 15 0 0008
  846. 0x1020, //w 1 15 0 1020
  847. 0x1000 } },{ //w 0 15 0 1000
  848. { 0x7000, //w 4 15 12 7
  849. 0xff41, //w 3 15 0 ff41
  850. 0xde60, //w 2 15 0 de60
  851. 0x0140, //w 1 15 0 0140
  852. 0x0077 } },{ //w 0 15 0 0077
  853. { 0xa000, //w 4 15 12 a
  854. 0xdf01, //w 3 15 0 df01
  855. 0xdf20, //w 2 15 0 df20
  856. 0xff95, //w 1 15 0 ff95
  857. 0xfa00 } },{ //w 0 15 0 fa00
  858. { 0xb000, //w 4 15 12 b
  859. 0xff41, //w 3 15 0 ff41
  860. 0xde20, //w 2 15 0 de20
  861. 0x0140, //w 1 15 0 0140
  862. 0x00bb } },{ //w 0 15 0 00bb
  863. { 0xf000, //w 4 15 12 f
  864. 0xdf01, //w 3 15 0 df01
  865. 0xdf20, //w 2 15 0 df20
  866. 0xff95, //w 1 15 0 ff95
  867. 0xbf00 } //w 0 15 0 bf00
  868. }
  869. }, *p = phy_magic;
  870. int i;
  871. rtl8169_print_mac_version(tp);
  872. rtl8169_print_phy_version(tp);
  873. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  874. return;
  875. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  876. return;
  877. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  878. dprintk("Do final_reg2.cfg\n");
  879. /* Shazam ! */
  880. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  881. mdio_write(ioaddr, 31, 0x0001);
  882. mdio_write(ioaddr, 9, 0x273a);
  883. mdio_write(ioaddr, 14, 0x7bfb);
  884. mdio_write(ioaddr, 27, 0x841e);
  885. mdio_write(ioaddr, 31, 0x0002);
  886. mdio_write(ioaddr, 1, 0x90d0);
  887. mdio_write(ioaddr, 31, 0x0000);
  888. return;
  889. }
  890. /* phy config for RTL8169s mac_version C chip */
  891. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  892. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  893. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  894. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  895. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  896. int val, pos = 4;
  897. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  898. mdio_write(ioaddr, pos, val);
  899. while (--pos >= 0)
  900. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  901. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  902. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  903. }
  904. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  905. }
  906. static void rtl8169_phy_timer(unsigned long __opaque)
  907. {
  908. struct net_device *dev = (struct net_device *)__opaque;
  909. struct rtl8169_private *tp = netdev_priv(dev);
  910. struct timer_list *timer = &tp->timer;
  911. void __iomem *ioaddr = tp->mmio_addr;
  912. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  913. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  914. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  915. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  916. return;
  917. spin_lock_irq(&tp->lock);
  918. if (tp->phy_reset_pending(ioaddr)) {
  919. /*
  920. * A busy loop could burn quite a few cycles on nowadays CPU.
  921. * Let's delay the execution of the timer for a few ticks.
  922. */
  923. timeout = HZ/10;
  924. goto out_mod_timer;
  925. }
  926. if (tp->link_ok(ioaddr))
  927. goto out_unlock;
  928. printk(KERN_WARNING PFX "%s: PHY reset until link up\n", dev->name);
  929. tp->phy_reset_enable(ioaddr);
  930. out_mod_timer:
  931. mod_timer(timer, jiffies + timeout);
  932. out_unlock:
  933. spin_unlock_irq(&tp->lock);
  934. }
  935. static inline void rtl8169_delete_timer(struct net_device *dev)
  936. {
  937. struct rtl8169_private *tp = netdev_priv(dev);
  938. struct timer_list *timer = &tp->timer;
  939. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  940. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  941. return;
  942. del_timer_sync(timer);
  943. }
  944. static inline void rtl8169_request_timer(struct net_device *dev)
  945. {
  946. struct rtl8169_private *tp = netdev_priv(dev);
  947. struct timer_list *timer = &tp->timer;
  948. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  949. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  950. return;
  951. init_timer(timer);
  952. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  953. timer->data = (unsigned long)(dev);
  954. timer->function = rtl8169_phy_timer;
  955. add_timer(timer);
  956. }
  957. #ifdef CONFIG_NET_POLL_CONTROLLER
  958. /*
  959. * Polling 'interrupt' - used by things like netconsole to send skbs
  960. * without having to re-enable interrupts. It's not called while
  961. * the interrupt routine is executing.
  962. */
  963. static void rtl8169_netpoll(struct net_device *dev)
  964. {
  965. struct rtl8169_private *tp = netdev_priv(dev);
  966. struct pci_dev *pdev = tp->pci_dev;
  967. disable_irq(pdev->irq);
  968. rtl8169_interrupt(pdev->irq, dev, NULL);
  969. enable_irq(pdev->irq);
  970. }
  971. #endif
  972. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  973. void __iomem *ioaddr)
  974. {
  975. iounmap(ioaddr);
  976. pci_release_regions(pdev);
  977. pci_disable_device(pdev);
  978. free_netdev(dev);
  979. }
  980. static int __devinit
  981. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  982. void __iomem **ioaddr_out)
  983. {
  984. void __iomem *ioaddr;
  985. struct net_device *dev;
  986. struct rtl8169_private *tp;
  987. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  988. assert(ioaddr_out != NULL);
  989. /* dev zeroed in alloc_etherdev */
  990. dev = alloc_etherdev(sizeof (*tp));
  991. if (dev == NULL) {
  992. printk(KERN_ERR PFX "unable to alloc new ethernet\n");
  993. goto err_out;
  994. }
  995. SET_MODULE_OWNER(dev);
  996. SET_NETDEV_DEV(dev, &pdev->dev);
  997. tp = netdev_priv(dev);
  998. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  999. rc = pci_enable_device(pdev);
  1000. if (rc) {
  1001. printk(KERN_ERR PFX "%s: enable failure\n", pci_name(pdev));
  1002. goto err_out_free_dev;
  1003. }
  1004. rc = pci_set_mwi(pdev);
  1005. if (rc < 0)
  1006. goto err_out_disable;
  1007. /* save power state before pci_enable_device overwrites it */
  1008. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1009. if (pm_cap) {
  1010. u16 pwr_command;
  1011. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1012. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1013. } else {
  1014. printk(KERN_ERR PFX
  1015. "Cannot find PowerManagement capability, aborting.\n");
  1016. goto err_out_mwi;
  1017. }
  1018. /* make sure PCI base addr 1 is MMIO */
  1019. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1020. printk(KERN_ERR PFX
  1021. "region #1 not an MMIO resource, aborting\n");
  1022. rc = -ENODEV;
  1023. goto err_out_mwi;
  1024. }
  1025. /* check for weird/broken PCI region reporting */
  1026. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1027. printk(KERN_ERR PFX "Invalid PCI region size(s), aborting\n");
  1028. rc = -ENODEV;
  1029. goto err_out_mwi;
  1030. }
  1031. rc = pci_request_regions(pdev, MODULENAME);
  1032. if (rc) {
  1033. printk(KERN_ERR PFX "%s: could not request regions.\n",
  1034. pci_name(pdev));
  1035. goto err_out_mwi;
  1036. }
  1037. tp->cp_cmd = PCIMulRW | RxChkSum;
  1038. if ((sizeof(dma_addr_t) > 4) &&
  1039. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1040. tp->cp_cmd |= PCIDAC;
  1041. dev->features |= NETIF_F_HIGHDMA;
  1042. } else {
  1043. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1044. if (rc < 0) {
  1045. printk(KERN_ERR PFX "DMA configuration failed.\n");
  1046. goto err_out_free_res;
  1047. }
  1048. }
  1049. pci_set_master(pdev);
  1050. /* ioremap MMIO region */
  1051. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1052. if (ioaddr == NULL) {
  1053. printk(KERN_ERR PFX "cannot remap MMIO, aborting\n");
  1054. rc = -EIO;
  1055. goto err_out_free_res;
  1056. }
  1057. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1058. rtl8169_irq_mask_and_ack(ioaddr);
  1059. /* Soft reset the chip. */
  1060. RTL_W8(ChipCmd, CmdReset);
  1061. /* Check that the chip has finished the reset. */
  1062. for (i = 1000; i > 0; i--) {
  1063. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1064. break;
  1065. udelay(10);
  1066. }
  1067. /* Identify chip attached to board */
  1068. rtl8169_get_mac_version(tp, ioaddr);
  1069. rtl8169_get_phy_version(tp, ioaddr);
  1070. rtl8169_print_mac_version(tp);
  1071. rtl8169_print_phy_version(tp);
  1072. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1073. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1074. break;
  1075. }
  1076. if (i < 0) {
  1077. /* Unknown chip: assume array element #0, original RTL-8169 */
  1078. printk(KERN_DEBUG PFX
  1079. "PCI device %s: unknown chip version, assuming %s\n",
  1080. pci_name(pdev), rtl_chip_info[0].name);
  1081. i++;
  1082. }
  1083. tp->chipset = i;
  1084. *ioaddr_out = ioaddr;
  1085. *dev_out = dev;
  1086. out:
  1087. return rc;
  1088. err_out_free_res:
  1089. pci_release_regions(pdev);
  1090. err_out_mwi:
  1091. pci_clear_mwi(pdev);
  1092. err_out_disable:
  1093. pci_disable_device(pdev);
  1094. err_out_free_dev:
  1095. free_netdev(dev);
  1096. err_out:
  1097. *ioaddr_out = NULL;
  1098. *dev_out = NULL;
  1099. goto out;
  1100. }
  1101. static int __devinit
  1102. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1103. {
  1104. struct net_device *dev = NULL;
  1105. struct rtl8169_private *tp;
  1106. void __iomem *ioaddr = NULL;
  1107. static int board_idx = -1;
  1108. static int printed_version = 0;
  1109. u8 autoneg, duplex;
  1110. u16 speed;
  1111. int i, rc;
  1112. assert(pdev != NULL);
  1113. assert(ent != NULL);
  1114. board_idx++;
  1115. if (!printed_version) {
  1116. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1117. MODULENAME, RTL8169_VERSION);
  1118. printed_version = 1;
  1119. }
  1120. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1121. if (rc)
  1122. return rc;
  1123. tp = netdev_priv(dev);
  1124. assert(ioaddr != NULL);
  1125. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1126. tp->set_speed = rtl8169_set_speed_tbi;
  1127. tp->get_settings = rtl8169_gset_tbi;
  1128. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1129. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1130. tp->link_ok = rtl8169_tbi_link_ok;
  1131. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1132. } else {
  1133. tp->set_speed = rtl8169_set_speed_xmii;
  1134. tp->get_settings = rtl8169_gset_xmii;
  1135. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1136. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1137. tp->link_ok = rtl8169_xmii_link_ok;
  1138. }
  1139. /* Get MAC address. FIXME: read EEPROM */
  1140. for (i = 0; i < MAC_ADDR_LEN; i++)
  1141. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1142. dev->open = rtl8169_open;
  1143. dev->hard_start_xmit = rtl8169_start_xmit;
  1144. dev->get_stats = rtl8169_get_stats;
  1145. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1146. dev->stop = rtl8169_close;
  1147. dev->tx_timeout = rtl8169_tx_timeout;
  1148. dev->set_multicast_list = rtl8169_set_rx_mode;
  1149. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1150. dev->irq = pdev->irq;
  1151. dev->base_addr = (unsigned long) ioaddr;
  1152. dev->change_mtu = rtl8169_change_mtu;
  1153. #ifdef CONFIG_R8169_NAPI
  1154. dev->poll = rtl8169_poll;
  1155. dev->weight = R8169_NAPI_WEIGHT;
  1156. #endif
  1157. #ifdef CONFIG_R8169_VLAN
  1158. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1159. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1160. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1161. #endif
  1162. #ifdef CONFIG_NET_POLL_CONTROLLER
  1163. dev->poll_controller = rtl8169_netpoll;
  1164. #endif
  1165. tp->intr_mask = 0xffff;
  1166. tp->pci_dev = pdev;
  1167. tp->mmio_addr = ioaddr;
  1168. spin_lock_init(&tp->lock);
  1169. rc = register_netdev(dev);
  1170. if (rc) {
  1171. rtl8169_release_board(pdev, dev, ioaddr);
  1172. return rc;
  1173. }
  1174. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n", dev->name,
  1175. rtl_chip_info[tp->chipset].name);
  1176. pci_set_drvdata(pdev, dev);
  1177. printk(KERN_INFO "%s: %s at 0x%lx, "
  1178. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1179. "IRQ %d\n",
  1180. dev->name,
  1181. rtl_chip_info[ent->driver_data].name,
  1182. dev->base_addr,
  1183. dev->dev_addr[0], dev->dev_addr[1],
  1184. dev->dev_addr[2], dev->dev_addr[3],
  1185. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1186. rtl8169_hw_phy_config(dev);
  1187. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1188. RTL_W8(0x82, 0x01);
  1189. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1190. dprintk("Set PCI Latency=0x40\n");
  1191. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1192. }
  1193. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1194. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1195. RTL_W8(0x82, 0x01);
  1196. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1197. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1198. }
  1199. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1200. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1201. if (RTL_R8(PHYstatus) & TBI_Enable)
  1202. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1203. return 0;
  1204. }
  1205. static void __devexit
  1206. rtl8169_remove_one(struct pci_dev *pdev)
  1207. {
  1208. struct net_device *dev = pci_get_drvdata(pdev);
  1209. struct rtl8169_private *tp = netdev_priv(dev);
  1210. assert(dev != NULL);
  1211. assert(tp != NULL);
  1212. unregister_netdev(dev);
  1213. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1214. pci_set_drvdata(pdev, NULL);
  1215. }
  1216. #ifdef CONFIG_PM
  1217. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  1218. {
  1219. struct net_device *dev = pci_get_drvdata(pdev);
  1220. struct rtl8169_private *tp = netdev_priv(dev);
  1221. void __iomem *ioaddr = tp->mmio_addr;
  1222. unsigned long flags;
  1223. if (!netif_running(dev))
  1224. return 0;
  1225. netif_device_detach(dev);
  1226. netif_stop_queue(dev);
  1227. spin_lock_irqsave(&tp->lock, flags);
  1228. /* Disable interrupts, stop Rx and Tx */
  1229. RTL_W16(IntrMask, 0);
  1230. RTL_W8(ChipCmd, 0);
  1231. /* Update the error counts. */
  1232. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1233. RTL_W32(RxMissed, 0);
  1234. spin_unlock_irqrestore(&tp->lock, flags);
  1235. return 0;
  1236. }
  1237. static int rtl8169_resume(struct pci_dev *pdev)
  1238. {
  1239. struct net_device *dev = pci_get_drvdata(pdev);
  1240. if (!netif_running(dev))
  1241. return 0;
  1242. netif_device_attach(dev);
  1243. rtl8169_hw_start(dev);
  1244. return 0;
  1245. }
  1246. #endif /* CONFIG_PM */
  1247. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1248. struct net_device *dev)
  1249. {
  1250. unsigned int mtu = dev->mtu;
  1251. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1252. }
  1253. static int rtl8169_open(struct net_device *dev)
  1254. {
  1255. struct rtl8169_private *tp = netdev_priv(dev);
  1256. struct pci_dev *pdev = tp->pci_dev;
  1257. int retval;
  1258. rtl8169_set_rxbufsize(tp, dev);
  1259. retval =
  1260. request_irq(dev->irq, rtl8169_interrupt, SA_SHIRQ, dev->name, dev);
  1261. if (retval < 0)
  1262. goto out;
  1263. retval = -ENOMEM;
  1264. /*
  1265. * Rx and Tx desscriptors needs 256 bytes alignment.
  1266. * pci_alloc_consistent provides more.
  1267. */
  1268. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1269. &tp->TxPhyAddr);
  1270. if (!tp->TxDescArray)
  1271. goto err_free_irq;
  1272. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1273. &tp->RxPhyAddr);
  1274. if (!tp->RxDescArray)
  1275. goto err_free_tx;
  1276. retval = rtl8169_init_ring(dev);
  1277. if (retval < 0)
  1278. goto err_free_rx;
  1279. INIT_WORK(&tp->task, NULL, dev);
  1280. rtl8169_hw_start(dev);
  1281. rtl8169_request_timer(dev);
  1282. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1283. out:
  1284. return retval;
  1285. err_free_rx:
  1286. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1287. tp->RxPhyAddr);
  1288. err_free_tx:
  1289. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1290. tp->TxPhyAddr);
  1291. err_free_irq:
  1292. free_irq(dev->irq, dev);
  1293. goto out;
  1294. }
  1295. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1296. {
  1297. /* Disable interrupts */
  1298. rtl8169_irq_mask_and_ack(ioaddr);
  1299. /* Reset the chipset */
  1300. RTL_W8(ChipCmd, CmdReset);
  1301. /* PCI commit */
  1302. RTL_R8(ChipCmd);
  1303. }
  1304. static void
  1305. rtl8169_hw_start(struct net_device *dev)
  1306. {
  1307. struct rtl8169_private *tp = netdev_priv(dev);
  1308. void __iomem *ioaddr = tp->mmio_addr;
  1309. u32 i;
  1310. /* Soft reset the chip. */
  1311. RTL_W8(ChipCmd, CmdReset);
  1312. /* Check that the chip has finished the reset. */
  1313. for (i = 1000; i > 0; i--) {
  1314. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1315. break;
  1316. udelay(10);
  1317. }
  1318. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1319. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1320. RTL_W8(EarlyTxThres, EarlyTxThld);
  1321. /* Low hurts. Let's disable the filtering. */
  1322. RTL_W16(RxMaxSize, 16383);
  1323. /* Set Rx Config register */
  1324. i = rtl8169_rx_config |
  1325. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1326. RTL_W32(RxConfig, i);
  1327. /* Set DMA burst size and Interframe Gap Time */
  1328. RTL_W32(TxConfig,
  1329. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1330. TxInterFrameGapShift));
  1331. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1332. RTL_W16(CPlusCmd, tp->cp_cmd);
  1333. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1334. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1335. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1336. "Bit-3 and bit-14 MUST be 1\n");
  1337. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1338. RTL_W16(CPlusCmd, tp->cp_cmd);
  1339. }
  1340. /*
  1341. * Undocumented corner. Supposedly:
  1342. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1343. */
  1344. RTL_W16(IntrMitigate, 0x0000);
  1345. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1346. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1347. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1348. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1349. RTL_W8(Cfg9346, Cfg9346_Lock);
  1350. udelay(10);
  1351. RTL_W32(RxMissed, 0);
  1352. rtl8169_set_rx_mode(dev);
  1353. /* no early-rx interrupts */
  1354. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1355. /* Enable all known interrupts by setting the interrupt mask. */
  1356. RTL_W16(IntrMask, rtl8169_intr_mask);
  1357. netif_start_queue(dev);
  1358. }
  1359. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1360. {
  1361. struct rtl8169_private *tp = netdev_priv(dev);
  1362. int ret = 0;
  1363. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1364. return -EINVAL;
  1365. dev->mtu = new_mtu;
  1366. if (!netif_running(dev))
  1367. goto out;
  1368. rtl8169_down(dev);
  1369. rtl8169_set_rxbufsize(tp, dev);
  1370. ret = rtl8169_init_ring(dev);
  1371. if (ret < 0)
  1372. goto out;
  1373. netif_poll_enable(dev);
  1374. rtl8169_hw_start(dev);
  1375. rtl8169_request_timer(dev);
  1376. out:
  1377. return ret;
  1378. }
  1379. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1380. {
  1381. desc->addr = 0x0badbadbadbadbadull;
  1382. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1383. }
  1384. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1385. struct sk_buff **sk_buff, struct RxDesc *desc)
  1386. {
  1387. struct pci_dev *pdev = tp->pci_dev;
  1388. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1389. PCI_DMA_FROMDEVICE);
  1390. dev_kfree_skb(*sk_buff);
  1391. *sk_buff = NULL;
  1392. rtl8169_make_unusable_by_asic(desc);
  1393. }
  1394. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1395. {
  1396. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1397. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1398. }
  1399. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1400. u32 rx_buf_sz)
  1401. {
  1402. desc->addr = cpu_to_le64(mapping);
  1403. wmb();
  1404. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1405. }
  1406. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1407. struct RxDesc *desc, int rx_buf_sz)
  1408. {
  1409. struct sk_buff *skb;
  1410. dma_addr_t mapping;
  1411. int ret = 0;
  1412. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1413. if (!skb)
  1414. goto err_out;
  1415. skb_reserve(skb, NET_IP_ALIGN);
  1416. *sk_buff = skb;
  1417. mapping = pci_map_single(pdev, skb->tail, rx_buf_sz,
  1418. PCI_DMA_FROMDEVICE);
  1419. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1420. out:
  1421. return ret;
  1422. err_out:
  1423. ret = -ENOMEM;
  1424. rtl8169_make_unusable_by_asic(desc);
  1425. goto out;
  1426. }
  1427. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1428. {
  1429. int i;
  1430. for (i = 0; i < NUM_RX_DESC; i++) {
  1431. if (tp->Rx_skbuff[i]) {
  1432. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1433. tp->RxDescArray + i);
  1434. }
  1435. }
  1436. }
  1437. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1438. u32 start, u32 end)
  1439. {
  1440. u32 cur;
  1441. for (cur = start; end - cur > 0; cur++) {
  1442. int ret, i = cur % NUM_RX_DESC;
  1443. if (tp->Rx_skbuff[i])
  1444. continue;
  1445. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1446. tp->RxDescArray + i, tp->rx_buf_sz);
  1447. if (ret < 0)
  1448. break;
  1449. }
  1450. return cur - start;
  1451. }
  1452. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1453. {
  1454. desc->opts1 |= cpu_to_le32(RingEnd);
  1455. }
  1456. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1457. {
  1458. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1459. }
  1460. static int rtl8169_init_ring(struct net_device *dev)
  1461. {
  1462. struct rtl8169_private *tp = netdev_priv(dev);
  1463. rtl8169_init_ring_indexes(tp);
  1464. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1465. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1466. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1467. goto err_out;
  1468. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1469. return 0;
  1470. err_out:
  1471. rtl8169_rx_clear(tp);
  1472. return -ENOMEM;
  1473. }
  1474. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1475. struct TxDesc *desc)
  1476. {
  1477. unsigned int len = tx_skb->len;
  1478. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1479. desc->opts1 = 0x00;
  1480. desc->opts2 = 0x00;
  1481. desc->addr = 0x00;
  1482. tx_skb->len = 0;
  1483. }
  1484. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1485. {
  1486. unsigned int i;
  1487. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1488. unsigned int entry = i % NUM_TX_DESC;
  1489. struct ring_info *tx_skb = tp->tx_skb + entry;
  1490. unsigned int len = tx_skb->len;
  1491. if (len) {
  1492. struct sk_buff *skb = tx_skb->skb;
  1493. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1494. tp->TxDescArray + entry);
  1495. if (skb) {
  1496. dev_kfree_skb(skb);
  1497. tx_skb->skb = NULL;
  1498. }
  1499. tp->stats.tx_dropped++;
  1500. }
  1501. }
  1502. tp->cur_tx = tp->dirty_tx = 0;
  1503. }
  1504. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1505. {
  1506. struct rtl8169_private *tp = netdev_priv(dev);
  1507. PREPARE_WORK(&tp->task, task, dev);
  1508. schedule_delayed_work(&tp->task, 4);
  1509. }
  1510. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1511. {
  1512. struct rtl8169_private *tp = netdev_priv(dev);
  1513. void __iomem *ioaddr = tp->mmio_addr;
  1514. synchronize_irq(dev->irq);
  1515. /* Wait for any pending NAPI task to complete */
  1516. netif_poll_disable(dev);
  1517. rtl8169_irq_mask_and_ack(ioaddr);
  1518. netif_poll_enable(dev);
  1519. }
  1520. static void rtl8169_reinit_task(void *_data)
  1521. {
  1522. struct net_device *dev = _data;
  1523. int ret;
  1524. if (netif_running(dev)) {
  1525. rtl8169_wait_for_quiescence(dev);
  1526. rtl8169_close(dev);
  1527. }
  1528. ret = rtl8169_open(dev);
  1529. if (unlikely(ret < 0)) {
  1530. if (net_ratelimit()) {
  1531. printk(PFX KERN_ERR "%s: reinit failure (status = %d)."
  1532. " Rescheduling.\n", dev->name, ret);
  1533. }
  1534. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1535. }
  1536. }
  1537. static void rtl8169_reset_task(void *_data)
  1538. {
  1539. struct net_device *dev = _data;
  1540. struct rtl8169_private *tp = netdev_priv(dev);
  1541. if (!netif_running(dev))
  1542. return;
  1543. rtl8169_wait_for_quiescence(dev);
  1544. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1545. rtl8169_tx_clear(tp);
  1546. if (tp->dirty_rx == tp->cur_rx) {
  1547. rtl8169_init_ring_indexes(tp);
  1548. rtl8169_hw_start(dev);
  1549. netif_wake_queue(dev);
  1550. } else {
  1551. if (net_ratelimit()) {
  1552. printk(PFX KERN_EMERG "%s: Rx buffers shortage\n",
  1553. dev->name);
  1554. }
  1555. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1556. }
  1557. }
  1558. static void rtl8169_tx_timeout(struct net_device *dev)
  1559. {
  1560. struct rtl8169_private *tp = netdev_priv(dev);
  1561. rtl8169_hw_reset(tp->mmio_addr);
  1562. /* Let's wait a bit while any (async) irq lands on */
  1563. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1564. }
  1565. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1566. u32 opts1)
  1567. {
  1568. struct skb_shared_info *info = skb_shinfo(skb);
  1569. unsigned int cur_frag, entry;
  1570. struct TxDesc *txd;
  1571. entry = tp->cur_tx;
  1572. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1573. skb_frag_t *frag = info->frags + cur_frag;
  1574. dma_addr_t mapping;
  1575. u32 status, len;
  1576. void *addr;
  1577. entry = (entry + 1) % NUM_TX_DESC;
  1578. txd = tp->TxDescArray + entry;
  1579. len = frag->size;
  1580. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1581. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1582. /* anti gcc 2.95.3 bugware (sic) */
  1583. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1584. txd->opts1 = cpu_to_le32(status);
  1585. txd->addr = cpu_to_le64(mapping);
  1586. tp->tx_skb[entry].len = len;
  1587. }
  1588. if (cur_frag) {
  1589. tp->tx_skb[entry].skb = skb;
  1590. txd->opts1 |= cpu_to_le32(LastFrag);
  1591. }
  1592. return cur_frag;
  1593. }
  1594. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1595. {
  1596. if (dev->features & NETIF_F_TSO) {
  1597. u32 mss = skb_shinfo(skb)->tso_size;
  1598. if (mss)
  1599. return LargeSend | ((mss & MSSMask) << MSSShift);
  1600. }
  1601. if (skb->ip_summed == CHECKSUM_HW) {
  1602. const struct iphdr *ip = skb->nh.iph;
  1603. if (ip->protocol == IPPROTO_TCP)
  1604. return IPCS | TCPCS;
  1605. else if (ip->protocol == IPPROTO_UDP)
  1606. return IPCS | UDPCS;
  1607. WARN_ON(1); /* we need a WARN() */
  1608. }
  1609. return 0;
  1610. }
  1611. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1612. {
  1613. struct rtl8169_private *tp = netdev_priv(dev);
  1614. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1615. struct TxDesc *txd = tp->TxDescArray + entry;
  1616. void __iomem *ioaddr = tp->mmio_addr;
  1617. dma_addr_t mapping;
  1618. u32 status, len;
  1619. u32 opts1;
  1620. int ret = 0;
  1621. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1622. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  1623. dev->name);
  1624. goto err_stop;
  1625. }
  1626. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1627. goto err_stop;
  1628. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1629. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1630. if (frags) {
  1631. len = skb_headlen(skb);
  1632. opts1 |= FirstFrag;
  1633. } else {
  1634. len = skb->len;
  1635. if (unlikely(len < ETH_ZLEN)) {
  1636. skb = skb_padto(skb, ETH_ZLEN);
  1637. if (!skb)
  1638. goto err_update_stats;
  1639. len = ETH_ZLEN;
  1640. }
  1641. opts1 |= FirstFrag | LastFrag;
  1642. tp->tx_skb[entry].skb = skb;
  1643. }
  1644. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1645. tp->tx_skb[entry].len = len;
  1646. txd->addr = cpu_to_le64(mapping);
  1647. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1648. wmb();
  1649. /* anti gcc 2.95.3 bugware (sic) */
  1650. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1651. txd->opts1 = cpu_to_le32(status);
  1652. dev->trans_start = jiffies;
  1653. tp->cur_tx += frags + 1;
  1654. smp_wmb();
  1655. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1656. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1657. netif_stop_queue(dev);
  1658. smp_rmb();
  1659. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1660. netif_wake_queue(dev);
  1661. }
  1662. out:
  1663. return ret;
  1664. err_stop:
  1665. netif_stop_queue(dev);
  1666. ret = 1;
  1667. err_update_stats:
  1668. tp->stats.tx_dropped++;
  1669. goto out;
  1670. }
  1671. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1672. {
  1673. struct rtl8169_private *tp = netdev_priv(dev);
  1674. struct pci_dev *pdev = tp->pci_dev;
  1675. void __iomem *ioaddr = tp->mmio_addr;
  1676. u16 pci_status, pci_cmd;
  1677. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1678. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1679. printk(KERN_ERR PFX "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1680. dev->name, pci_cmd, pci_status);
  1681. /*
  1682. * The recovery sequence below admits a very elaborated explanation:
  1683. * - it seems to work;
  1684. * - I did not see what else could be done.
  1685. *
  1686. * Feel free to adjust to your needs.
  1687. */
  1688. pci_write_config_word(pdev, PCI_COMMAND,
  1689. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1690. pci_write_config_word(pdev, PCI_STATUS,
  1691. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1692. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1693. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1694. /* The infamous DAC f*ckup only happens at boot time */
  1695. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1696. printk(KERN_INFO PFX "%s: disabling PCI DAC.\n", dev->name);
  1697. tp->cp_cmd &= ~PCIDAC;
  1698. RTL_W16(CPlusCmd, tp->cp_cmd);
  1699. dev->features &= ~NETIF_F_HIGHDMA;
  1700. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1701. }
  1702. rtl8169_hw_reset(ioaddr);
  1703. }
  1704. static void
  1705. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1706. void __iomem *ioaddr)
  1707. {
  1708. unsigned int dirty_tx, tx_left;
  1709. assert(dev != NULL);
  1710. assert(tp != NULL);
  1711. assert(ioaddr != NULL);
  1712. dirty_tx = tp->dirty_tx;
  1713. smp_rmb();
  1714. tx_left = tp->cur_tx - dirty_tx;
  1715. while (tx_left > 0) {
  1716. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1717. struct ring_info *tx_skb = tp->tx_skb + entry;
  1718. u32 len = tx_skb->len;
  1719. u32 status;
  1720. rmb();
  1721. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1722. if (status & DescOwn)
  1723. break;
  1724. tp->stats.tx_bytes += len;
  1725. tp->stats.tx_packets++;
  1726. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1727. if (status & LastFrag) {
  1728. dev_kfree_skb_irq(tx_skb->skb);
  1729. tx_skb->skb = NULL;
  1730. }
  1731. dirty_tx++;
  1732. tx_left--;
  1733. }
  1734. if (tp->dirty_tx != dirty_tx) {
  1735. tp->dirty_tx = dirty_tx;
  1736. smp_wmb();
  1737. if (netif_queue_stopped(dev) &&
  1738. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1739. netif_wake_queue(dev);
  1740. }
  1741. }
  1742. }
  1743. static inline int rtl8169_fragmented_frame(u32 status)
  1744. {
  1745. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1746. }
  1747. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1748. {
  1749. u32 opts1 = le32_to_cpu(desc->opts1);
  1750. u32 status = opts1 & RxProtoMask;
  1751. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1752. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1753. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1754. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1755. else
  1756. skb->ip_summed = CHECKSUM_NONE;
  1757. }
  1758. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1759. struct RxDesc *desc, int rx_buf_sz)
  1760. {
  1761. int ret = -1;
  1762. if (pkt_size < rx_copybreak) {
  1763. struct sk_buff *skb;
  1764. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1765. if (skb) {
  1766. skb_reserve(skb, NET_IP_ALIGN);
  1767. eth_copy_and_sum(skb, sk_buff[0]->tail, pkt_size, 0);
  1768. *sk_buff = skb;
  1769. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1770. ret = 0;
  1771. }
  1772. }
  1773. return ret;
  1774. }
  1775. static int
  1776. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1777. void __iomem *ioaddr)
  1778. {
  1779. unsigned int cur_rx, rx_left;
  1780. unsigned int delta, count;
  1781. assert(dev != NULL);
  1782. assert(tp != NULL);
  1783. assert(ioaddr != NULL);
  1784. cur_rx = tp->cur_rx;
  1785. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1786. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1787. while (rx_left > 0) {
  1788. unsigned int entry = cur_rx % NUM_RX_DESC;
  1789. struct RxDesc *desc = tp->RxDescArray + entry;
  1790. u32 status;
  1791. rmb();
  1792. status = le32_to_cpu(desc->opts1);
  1793. if (status & DescOwn)
  1794. break;
  1795. if (status & RxRES) {
  1796. printk(KERN_INFO "%s: Rx ERROR. status = %08x\n",
  1797. dev->name, status);
  1798. tp->stats.rx_errors++;
  1799. if (status & (RxRWT | RxRUNT))
  1800. tp->stats.rx_length_errors++;
  1801. if (status & RxCRC)
  1802. tp->stats.rx_crc_errors++;
  1803. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1804. } else {
  1805. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1806. int pkt_size = (status & 0x00001FFF) - 4;
  1807. void (*pci_action)(struct pci_dev *, dma_addr_t,
  1808. size_t, int) = pci_dma_sync_single_for_device;
  1809. /*
  1810. * The driver does not support incoming fragmented
  1811. * frames. They are seen as a symptom of over-mtu
  1812. * sized frames.
  1813. */
  1814. if (unlikely(rtl8169_fragmented_frame(status))) {
  1815. tp->stats.rx_dropped++;
  1816. tp->stats.rx_length_errors++;
  1817. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1818. goto move_on;
  1819. }
  1820. rtl8169_rx_csum(skb, desc);
  1821. pci_dma_sync_single_for_cpu(tp->pci_dev,
  1822. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1823. PCI_DMA_FROMDEVICE);
  1824. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  1825. tp->rx_buf_sz)) {
  1826. pci_action = pci_unmap_single;
  1827. tp->Rx_skbuff[entry] = NULL;
  1828. }
  1829. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  1830. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1831. skb->dev = dev;
  1832. skb_put(skb, pkt_size);
  1833. skb->protocol = eth_type_trans(skb, dev);
  1834. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  1835. rtl8169_rx_skb(skb);
  1836. dev->last_rx = jiffies;
  1837. tp->stats.rx_bytes += pkt_size;
  1838. tp->stats.rx_packets++;
  1839. }
  1840. move_on:
  1841. cur_rx++;
  1842. rx_left--;
  1843. }
  1844. count = cur_rx - tp->cur_rx;
  1845. tp->cur_rx = cur_rx;
  1846. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  1847. if (!delta && count)
  1848. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  1849. tp->dirty_rx += delta;
  1850. /*
  1851. * FIXME: until there is periodic timer to try and refill the ring,
  1852. * a temporary shortage may definitely kill the Rx process.
  1853. * - disable the asic to try and avoid an overflow and kick it again
  1854. * after refill ?
  1855. * - how do others driver handle this condition (Uh oh...).
  1856. */
  1857. if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
  1858. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  1859. return count;
  1860. }
  1861. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  1862. static irqreturn_t
  1863. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  1864. {
  1865. struct net_device *dev = (struct net_device *) dev_instance;
  1866. struct rtl8169_private *tp = netdev_priv(dev);
  1867. int boguscnt = max_interrupt_work;
  1868. void __iomem *ioaddr = tp->mmio_addr;
  1869. int status;
  1870. int handled = 0;
  1871. do {
  1872. status = RTL_R16(IntrStatus);
  1873. /* hotplug/major error/no more work/shared irq */
  1874. if ((status == 0xFFFF) || !status)
  1875. break;
  1876. handled = 1;
  1877. if (unlikely(!netif_running(dev))) {
  1878. rtl8169_asic_down(ioaddr);
  1879. goto out;
  1880. }
  1881. status &= tp->intr_mask;
  1882. RTL_W16(IntrStatus,
  1883. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  1884. if (!(status & rtl8169_intr_mask))
  1885. break;
  1886. if (unlikely(status & SYSErr)) {
  1887. rtl8169_pcierr_interrupt(dev);
  1888. break;
  1889. }
  1890. if (status & LinkChg)
  1891. rtl8169_check_link_status(dev, tp, ioaddr);
  1892. #ifdef CONFIG_R8169_NAPI
  1893. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  1894. tp->intr_mask = ~rtl8169_napi_event;
  1895. if (likely(netif_rx_schedule_prep(dev)))
  1896. __netif_rx_schedule(dev);
  1897. else {
  1898. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  1899. dev->name, status);
  1900. }
  1901. break;
  1902. #else
  1903. /* Rx interrupt */
  1904. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  1905. rtl8169_rx_interrupt(dev, tp, ioaddr);
  1906. }
  1907. /* Tx interrupt */
  1908. if (status & (TxOK | TxErr))
  1909. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1910. #endif
  1911. boguscnt--;
  1912. } while (boguscnt > 0);
  1913. if (boguscnt <= 0) {
  1914. printk(KERN_WARNING "%s: Too much work at interrupt!\n",
  1915. dev->name);
  1916. /* Clear all interrupt sources. */
  1917. RTL_W16(IntrStatus, 0xffff);
  1918. }
  1919. out:
  1920. return IRQ_RETVAL(handled);
  1921. }
  1922. #ifdef CONFIG_R8169_NAPI
  1923. static int rtl8169_poll(struct net_device *dev, int *budget)
  1924. {
  1925. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  1926. struct rtl8169_private *tp = netdev_priv(dev);
  1927. void __iomem *ioaddr = tp->mmio_addr;
  1928. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  1929. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1930. *budget -= work_done;
  1931. dev->quota -= work_done;
  1932. if (work_done < work_to_do) {
  1933. netif_rx_complete(dev);
  1934. tp->intr_mask = 0xffff;
  1935. /*
  1936. * 20040426: the barrier is not strictly required but the
  1937. * behavior of the irq handler could be less predictable
  1938. * without it. Btw, the lack of flush for the posted pci
  1939. * write is safe - FR
  1940. */
  1941. smp_wmb();
  1942. RTL_W16(IntrMask, rtl8169_intr_mask);
  1943. }
  1944. return (work_done >= work_to_do);
  1945. }
  1946. #endif
  1947. static void rtl8169_down(struct net_device *dev)
  1948. {
  1949. struct rtl8169_private *tp = netdev_priv(dev);
  1950. void __iomem *ioaddr = tp->mmio_addr;
  1951. unsigned int poll_locked = 0;
  1952. rtl8169_delete_timer(dev);
  1953. netif_stop_queue(dev);
  1954. flush_scheduled_work();
  1955. core_down:
  1956. spin_lock_irq(&tp->lock);
  1957. rtl8169_asic_down(ioaddr);
  1958. /* Update the error counts. */
  1959. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1960. RTL_W32(RxMissed, 0);
  1961. spin_unlock_irq(&tp->lock);
  1962. synchronize_irq(dev->irq);
  1963. if (!poll_locked) {
  1964. netif_poll_disable(dev);
  1965. poll_locked++;
  1966. }
  1967. /* Give a racing hard_start_xmit a few cycles to complete. */
  1968. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  1969. /*
  1970. * And now for the 50k$ question: are IRQ disabled or not ?
  1971. *
  1972. * Two paths lead here:
  1973. * 1) dev->close
  1974. * -> netif_running() is available to sync the current code and the
  1975. * IRQ handler. See rtl8169_interrupt for details.
  1976. * 2) dev->change_mtu
  1977. * -> rtl8169_poll can not be issued again and re-enable the
  1978. * interruptions. Let's simply issue the IRQ down sequence again.
  1979. */
  1980. if (RTL_R16(IntrMask))
  1981. goto core_down;
  1982. rtl8169_tx_clear(tp);
  1983. rtl8169_rx_clear(tp);
  1984. }
  1985. static int rtl8169_close(struct net_device *dev)
  1986. {
  1987. struct rtl8169_private *tp = netdev_priv(dev);
  1988. struct pci_dev *pdev = tp->pci_dev;
  1989. rtl8169_down(dev);
  1990. free_irq(dev->irq, dev);
  1991. netif_poll_enable(dev);
  1992. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1993. tp->RxPhyAddr);
  1994. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1995. tp->TxPhyAddr);
  1996. tp->TxDescArray = NULL;
  1997. tp->RxDescArray = NULL;
  1998. return 0;
  1999. }
  2000. static void
  2001. rtl8169_set_rx_mode(struct net_device *dev)
  2002. {
  2003. struct rtl8169_private *tp = netdev_priv(dev);
  2004. void __iomem *ioaddr = tp->mmio_addr;
  2005. unsigned long flags;
  2006. u32 mc_filter[2]; /* Multicast hash filter */
  2007. int i, rx_mode;
  2008. u32 tmp = 0;
  2009. if (dev->flags & IFF_PROMISC) {
  2010. /* Unconditionally log net taps. */
  2011. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2012. dev->name);
  2013. rx_mode =
  2014. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2015. AcceptAllPhys;
  2016. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2017. } else if ((dev->mc_count > multicast_filter_limit)
  2018. || (dev->flags & IFF_ALLMULTI)) {
  2019. /* Too many to filter perfectly -- accept all multicasts. */
  2020. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2021. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2022. } else {
  2023. struct dev_mc_list *mclist;
  2024. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2025. mc_filter[1] = mc_filter[0] = 0;
  2026. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2027. i++, mclist = mclist->next) {
  2028. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2029. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2030. rx_mode |= AcceptMulticast;
  2031. }
  2032. }
  2033. spin_lock_irqsave(&tp->lock, flags);
  2034. tmp = rtl8169_rx_config | rx_mode |
  2035. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2036. RTL_W32(RxConfig, tmp);
  2037. RTL_W32(MAR0 + 0, mc_filter[0]);
  2038. RTL_W32(MAR0 + 4, mc_filter[1]);
  2039. spin_unlock_irqrestore(&tp->lock, flags);
  2040. }
  2041. /**
  2042. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2043. * @dev: The Ethernet Device to get statistics for
  2044. *
  2045. * Get TX/RX statistics for rtl8169
  2046. */
  2047. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2048. {
  2049. struct rtl8169_private *tp = netdev_priv(dev);
  2050. void __iomem *ioaddr = tp->mmio_addr;
  2051. unsigned long flags;
  2052. if (netif_running(dev)) {
  2053. spin_lock_irqsave(&tp->lock, flags);
  2054. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2055. RTL_W32(RxMissed, 0);
  2056. spin_unlock_irqrestore(&tp->lock, flags);
  2057. }
  2058. return &tp->stats;
  2059. }
  2060. static struct pci_driver rtl8169_pci_driver = {
  2061. .name = MODULENAME,
  2062. .id_table = rtl8169_pci_tbl,
  2063. .probe = rtl8169_init_one,
  2064. .remove = __devexit_p(rtl8169_remove_one),
  2065. #ifdef CONFIG_PM
  2066. .suspend = rtl8169_suspend,
  2067. .resume = rtl8169_resume,
  2068. #endif
  2069. };
  2070. static int __init
  2071. rtl8169_init_module(void)
  2072. {
  2073. return pci_module_init(&rtl8169_pci_driver);
  2074. }
  2075. static void __exit
  2076. rtl8169_cleanup_module(void)
  2077. {
  2078. pci_unregister_driver(&rtl8169_pci_driver);
  2079. }
  2080. module_init(rtl8169_init_module);
  2081. module_exit(rtl8169_cleanup_module);