gianfar.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * drivers/net/gianfar.h
  3. *
  4. * Gianfar Ethernet Driver
  5. * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
  6. * Based on 8260_io/fcc_enet.c
  7. *
  8. * Author: Andy Fleming
  9. * Maintainer: Kumar Gala (kumar.gala@freescale.com)
  10. *
  11. * Copyright (c) 2002-2004 Freescale Semiconductor, Inc.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * Still left to do:
  19. * -Add support for module parameters
  20. * -Add support for ethtool -s
  21. * -Add patch for ethtool phys id
  22. */
  23. #ifndef __GIANFAR_H
  24. #define __GIANFAR_H
  25. #include <linux/config.h>
  26. #include <linux/kernel.h>
  27. #include <linux/sched.h>
  28. #include <linux/string.h>
  29. #include <linux/errno.h>
  30. #include <linux/slab.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/init.h>
  33. #include <linux/delay.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/etherdevice.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/mm.h>
  39. #include <linux/fsl_devices.h>
  40. #include <asm/io.h>
  41. #include <asm/irq.h>
  42. #include <asm/uaccess.h>
  43. #include <linux/module.h>
  44. #include <linux/version.h>
  45. #include <linux/crc32.h>
  46. #include <linux/workqueue.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/netdevice.h>
  49. #include "gianfar_phy.h"
  50. /* The maximum number of packets to be handled in one call of gfar_poll */
  51. #define GFAR_DEV_WEIGHT 64
  52. /* Number of bytes to align the rx bufs to */
  53. #define RXBUF_ALIGNMENT 64
  54. /* The number of bytes which composes a unit for the purpose of
  55. * allocating data buffers. ie-for any given MTU, the data buffer
  56. * will be the next highest multiple of 512 bytes. */
  57. #define INCREMENTAL_BUFFER_SIZE 512
  58. #define MAC_ADDR_LEN 6
  59. #define PHY_INIT_TIMEOUT 100000
  60. #define GFAR_PHY_CHANGE_TIME 2
  61. #define DEVICE_NAME "%s: Gianfar Ethernet Controller Version 1.1, "
  62. #define DRV_NAME "gfar-enet"
  63. extern const char gfar_driver_name[];
  64. extern const char gfar_driver_version[];
  65. /* These need to be powers of 2 for this driver */
  66. #ifdef CONFIG_GFAR_NAPI
  67. #define DEFAULT_TX_RING_SIZE 256
  68. #define DEFAULT_RX_RING_SIZE 256
  69. #else
  70. #define DEFAULT_TX_RING_SIZE 64
  71. #define DEFAULT_RX_RING_SIZE 64
  72. #endif
  73. #define GFAR_RX_MAX_RING_SIZE 256
  74. #define GFAR_TX_MAX_RING_SIZE 256
  75. #define DEFAULT_RX_BUFFER_SIZE 1536
  76. #define TX_RING_MOD_MASK(size) (size-1)
  77. #define RX_RING_MOD_MASK(size) (size-1)
  78. #define JUMBO_BUFFER_SIZE 9728
  79. #define JUMBO_FRAME_SIZE 9600
  80. /* Latency of interface clock in nanoseconds */
  81. /* Interface clock latency , in this case, means the
  82. * time described by a value of 1 in the interrupt
  83. * coalescing registers' time fields. Since those fields
  84. * refer to the time it takes for 64 clocks to pass, the
  85. * latencies are as such:
  86. * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
  87. * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
  88. * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
  89. */
  90. #define GFAR_GBIT_TIME 512
  91. #define GFAR_100_TIME 2560
  92. #define GFAR_10_TIME 25600
  93. #define DEFAULT_TX_COALESCE 1
  94. #define DEFAULT_TXCOUNT 16
  95. #define DEFAULT_TXTIME 400
  96. #define DEFAULT_RX_COALESCE 1
  97. #define DEFAULT_RXCOUNT 16
  98. #define DEFAULT_RXTIME 400
  99. #define TBIPA_VALUE 0x1f
  100. #define MIIMCFG_INIT_VALUE 0x00000007
  101. #define MIIMCFG_RESET 0x80000000
  102. #define MIIMIND_BUSY 0x00000001
  103. /* MAC register bits */
  104. #define MACCFG1_SOFT_RESET 0x80000000
  105. #define MACCFG1_RESET_RX_MC 0x00080000
  106. #define MACCFG1_RESET_TX_MC 0x00040000
  107. #define MACCFG1_RESET_RX_FUN 0x00020000
  108. #define MACCFG1_RESET_TX_FUN 0x00010000
  109. #define MACCFG1_LOOPBACK 0x00000100
  110. #define MACCFG1_RX_FLOW 0x00000020
  111. #define MACCFG1_TX_FLOW 0x00000010
  112. #define MACCFG1_SYNCD_RX_EN 0x00000008
  113. #define MACCFG1_RX_EN 0x00000004
  114. #define MACCFG1_SYNCD_TX_EN 0x00000002
  115. #define MACCFG1_TX_EN 0x00000001
  116. #define MACCFG2_INIT_SETTINGS 0x00007205
  117. #define MACCFG2_FULL_DUPLEX 0x00000001
  118. #define MACCFG2_IF 0x00000300
  119. #define MACCFG2_MII 0x00000100
  120. #define MACCFG2_GMII 0x00000200
  121. #define MACCFG2_HUGEFRAME 0x00000020
  122. #define MACCFG2_LENGTHCHECK 0x00000010
  123. #define ECNTRL_INIT_SETTINGS 0x00001000
  124. #define ECNTRL_TBI_MODE 0x00000020
  125. #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
  126. #define MINFLR_INIT_SETTINGS 0x00000040
  127. /* Init to do tx snooping for buffers and descriptors */
  128. #define DMACTRL_INIT_SETTINGS 0x000000c3
  129. #define DMACTRL_GRS 0x00000010
  130. #define DMACTRL_GTS 0x00000008
  131. #define TSTAT_CLEAR_THALT 0x80000000
  132. /* Interrupt coalescing macros */
  133. #define IC_ICEN 0x80000000
  134. #define IC_ICFT_MASK 0x1fe00000
  135. #define IC_ICFT_SHIFT 21
  136. #define mk_ic_icft(x) \
  137. (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
  138. #define IC_ICTT_MASK 0x0000ffff
  139. #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
  140. #define mk_ic_value(count, time) (IC_ICEN | \
  141. mk_ic_icft(count) | \
  142. mk_ic_ictt(time))
  143. #define RCTRL_PROM 0x00000008
  144. #define RSTAT_CLEAR_RHALT 0x00800000
  145. #define IEVENT_INIT_CLEAR 0xffffffff
  146. #define IEVENT_BABR 0x80000000
  147. #define IEVENT_RXC 0x40000000
  148. #define IEVENT_BSY 0x20000000
  149. #define IEVENT_EBERR 0x10000000
  150. #define IEVENT_MSRO 0x04000000
  151. #define IEVENT_GTSC 0x02000000
  152. #define IEVENT_BABT 0x01000000
  153. #define IEVENT_TXC 0x00800000
  154. #define IEVENT_TXE 0x00400000
  155. #define IEVENT_TXB 0x00200000
  156. #define IEVENT_TXF 0x00100000
  157. #define IEVENT_LC 0x00040000
  158. #define IEVENT_CRL 0x00020000
  159. #define IEVENT_XFUN 0x00010000
  160. #define IEVENT_RXB0 0x00008000
  161. #define IEVENT_GRSC 0x00000100
  162. #define IEVENT_RXF0 0x00000080
  163. #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0)
  164. #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
  165. #define IEVENT_ERR_MASK \
  166. (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
  167. IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
  168. | IEVENT_CRL | IEVENT_XFUN)
  169. #define IMASK_INIT_CLEAR 0x00000000
  170. #define IMASK_BABR 0x80000000
  171. #define IMASK_RXC 0x40000000
  172. #define IMASK_BSY 0x20000000
  173. #define IMASK_EBERR 0x10000000
  174. #define IMASK_MSRO 0x04000000
  175. #define IMASK_GRSC 0x02000000
  176. #define IMASK_BABT 0x01000000
  177. #define IMASK_TXC 0x00800000
  178. #define IMASK_TXEEN 0x00400000
  179. #define IMASK_TXBEN 0x00200000
  180. #define IMASK_TXFEN 0x00100000
  181. #define IMASK_LC 0x00040000
  182. #define IMASK_CRL 0x00020000
  183. #define IMASK_XFUN 0x00010000
  184. #define IMASK_RXB0 0x00008000
  185. #define IMASK_GTSC 0x00000100
  186. #define IMASK_RXFEN0 0x00000080
  187. #define IMASK_RX_DISABLED ~(IMASK_RXFEN0 | IMASK_BSY)
  188. #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
  189. IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
  190. IMASK_XFUN | IMASK_RXC | IMASK_BABT)
  191. /* Attribute fields */
  192. /* This enables rx snooping for buffers and descriptors */
  193. #ifdef CONFIG_GFAR_BDSTASH
  194. #define ATTR_BDSTASH 0x00000800
  195. #else
  196. #define ATTR_BDSTASH 0x00000000
  197. #endif
  198. #ifdef CONFIG_GFAR_BUFSTASH
  199. #define ATTR_BUFSTASH 0x00004000
  200. #define STASH_LENGTH 64
  201. #else
  202. #define ATTR_BUFSTASH 0x00000000
  203. #endif
  204. #define ATTR_SNOOPING 0x000000c0
  205. #define ATTR_INIT_SETTINGS (ATTR_SNOOPING \
  206. | ATTR_BDSTASH | ATTR_BUFSTASH)
  207. #define ATTRELI_INIT_SETTINGS 0x0
  208. /* TxBD status field bits */
  209. #define TXBD_READY 0x8000
  210. #define TXBD_PADCRC 0x4000
  211. #define TXBD_WRAP 0x2000
  212. #define TXBD_INTERRUPT 0x1000
  213. #define TXBD_LAST 0x0800
  214. #define TXBD_CRC 0x0400
  215. #define TXBD_DEF 0x0200
  216. #define TXBD_HUGEFRAME 0x0080
  217. #define TXBD_LATECOLLISION 0x0080
  218. #define TXBD_RETRYLIMIT 0x0040
  219. #define TXBD_RETRYCOUNTMASK 0x003c
  220. #define TXBD_UNDERRUN 0x0002
  221. /* RxBD status field bits */
  222. #define RXBD_EMPTY 0x8000
  223. #define RXBD_RO1 0x4000
  224. #define RXBD_WRAP 0x2000
  225. #define RXBD_INTERRUPT 0x1000
  226. #define RXBD_LAST 0x0800
  227. #define RXBD_FIRST 0x0400
  228. #define RXBD_MISS 0x0100
  229. #define RXBD_BROADCAST 0x0080
  230. #define RXBD_MULTICAST 0x0040
  231. #define RXBD_LARGE 0x0020
  232. #define RXBD_NONOCTET 0x0010
  233. #define RXBD_SHORT 0x0008
  234. #define RXBD_CRCERR 0x0004
  235. #define RXBD_OVERRUN 0x0002
  236. #define RXBD_TRUNCATED 0x0001
  237. #define RXBD_STATS 0x01ff
  238. struct txbd8
  239. {
  240. u16 status; /* Status Fields */
  241. u16 length; /* Buffer length */
  242. u32 bufPtr; /* Buffer Pointer */
  243. };
  244. struct rxbd8
  245. {
  246. u16 status; /* Status Fields */
  247. u16 length; /* Buffer Length */
  248. u32 bufPtr; /* Buffer Pointer */
  249. };
  250. struct rmon_mib
  251. {
  252. u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
  253. u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
  254. u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
  255. u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
  256. u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
  257. u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
  258. u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  259. u32 rbyt; /* 0x.69c - Receive Byte Counter */
  260. u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
  261. u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
  262. u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
  263. u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
  264. u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
  265. u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
  266. u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
  267. u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
  268. u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
  269. u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
  270. u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
  271. u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
  272. u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
  273. u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
  274. u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
  275. u32 rdrp; /* 0x.6dc - Receive Drop Counter */
  276. u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
  277. u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
  278. u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
  279. u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
  280. u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
  281. u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
  282. u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
  283. u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
  284. u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
  285. u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
  286. u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
  287. u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
  288. u8 res1[4];
  289. u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
  290. u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
  291. u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
  292. u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
  293. u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
  294. u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
  295. u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
  296. u32 car1; /* 0x.730 - Carry Register One */
  297. u32 car2; /* 0x.734 - Carry Register Two */
  298. u32 cam1; /* 0x.738 - Carry Mask Register One */
  299. u32 cam2; /* 0x.73c - Carry Mask Register Two */
  300. };
  301. struct gfar_extra_stats {
  302. u64 kernel_dropped;
  303. u64 rx_large;
  304. u64 rx_short;
  305. u64 rx_nonoctet;
  306. u64 rx_crcerr;
  307. u64 rx_overrun;
  308. u64 rx_bsy;
  309. u64 rx_babr;
  310. u64 rx_trunc;
  311. u64 eberr;
  312. u64 tx_babt;
  313. u64 tx_underrun;
  314. u64 rx_skbmissing;
  315. u64 tx_timeout;
  316. };
  317. #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
  318. #define GFAR_EXTRA_STATS_LEN (sizeof(struct gfar_extra_stats)/sizeof(u64))
  319. /* Number of stats in the stats structure (ignore car and cam regs)*/
  320. #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
  321. #define GFAR_INFOSTR_LEN 32
  322. struct gfar_stats {
  323. u64 extra[GFAR_EXTRA_STATS_LEN];
  324. u64 rmon[GFAR_RMON_LEN];
  325. };
  326. struct gfar {
  327. u8 res1[16];
  328. u32 ievent; /* 0x.010 - Interrupt Event Register */
  329. u32 imask; /* 0x.014 - Interrupt Mask Register */
  330. u32 edis; /* 0x.018 - Error Disabled Register */
  331. u8 res2[4];
  332. u32 ecntrl; /* 0x.020 - Ethernet Control Register */
  333. u32 minflr; /* 0x.024 - Minimum Frame Length Register */
  334. u32 ptv; /* 0x.028 - Pause Time Value Register */
  335. u32 dmactrl; /* 0x.02c - DMA Control Register */
  336. u32 tbipa; /* 0x.030 - TBI PHY Address Register */
  337. u8 res3[88];
  338. u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
  339. u8 res4[8];
  340. u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
  341. u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
  342. u8 res5[96];
  343. u32 tctrl; /* 0x.100 - Transmit Control Register */
  344. u32 tstat; /* 0x.104 - Transmit Status Register */
  345. u8 res6[4];
  346. u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
  347. u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
  348. u8 res7[16];
  349. u32 ctbptr; /* 0x.124 - Current Transmit Buffer Descriptor Pointer Register */
  350. u8 res8[92];
  351. u32 tbptr; /* 0x.184 - Transmit Buffer Descriptor Pointer Low Register */
  352. u8 res9[124];
  353. u32 tbase; /* 0x.204 - Transmit Descriptor Base Address Register */
  354. u8 res10[168];
  355. u32 ostbd; /* 0x.2b0 - Out-of-Sequence Transmit Buffer Descriptor Register */
  356. u32 ostbdp; /* 0x.2b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */
  357. u8 res11[72];
  358. u32 rctrl; /* 0x.300 - Receive Control Register */
  359. u32 rstat; /* 0x.304 - Receive Status Register */
  360. u8 res12[4];
  361. u32 rbdlen; /* 0x.30c - RxBD Data Length Register */
  362. u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
  363. u8 res13[16];
  364. u32 crbptr; /* 0x.324 - Current Receive Buffer Descriptor Pointer */
  365. u8 res14[24];
  366. u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
  367. u8 res15[64];
  368. u32 rbptr; /* 0x.384 - Receive Buffer Descriptor Pointer */
  369. u8 res16[124];
  370. u32 rbase; /* 0x.404 - Receive Descriptor Base Address */
  371. u8 res17[248];
  372. u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
  373. u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
  374. u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
  375. u32 hafdup; /* 0x.50c - Half Duplex Register */
  376. u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
  377. u8 res18[12];
  378. u32 miimcfg; /* 0x.520 - MII Management Configuration Register */
  379. u32 miimcom; /* 0x.524 - MII Management Command Register */
  380. u32 miimadd; /* 0x.528 - MII Management Address Register */
  381. u32 miimcon; /* 0x.52c - MII Management Control Register */
  382. u32 miimstat; /* 0x.530 - MII Management Status Register */
  383. u32 miimind; /* 0x.534 - MII Management Indicator Register */
  384. u8 res19[4];
  385. u32 ifstat; /* 0x.53c - Interface Status Register */
  386. u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
  387. u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
  388. u8 res20[312];
  389. struct rmon_mib rmon;
  390. u8 res21[192];
  391. u32 iaddr0; /* 0x.800 - Indivdual address register 0 */
  392. u32 iaddr1; /* 0x.804 - Indivdual address register 1 */
  393. u32 iaddr2; /* 0x.808 - Indivdual address register 2 */
  394. u32 iaddr3; /* 0x.80c - Indivdual address register 3 */
  395. u32 iaddr4; /* 0x.810 - Indivdual address register 4 */
  396. u32 iaddr5; /* 0x.814 - Indivdual address register 5 */
  397. u32 iaddr6; /* 0x.818 - Indivdual address register 6 */
  398. u32 iaddr7; /* 0x.81c - Indivdual address register 7 */
  399. u8 res22[96];
  400. u32 gaddr0; /* 0x.880 - Global address register 0 */
  401. u32 gaddr1; /* 0x.884 - Global address register 1 */
  402. u32 gaddr2; /* 0x.888 - Global address register 2 */
  403. u32 gaddr3; /* 0x.88c - Global address register 3 */
  404. u32 gaddr4; /* 0x.890 - Global address register 4 */
  405. u32 gaddr5; /* 0x.894 - Global address register 5 */
  406. u32 gaddr6; /* 0x.898 - Global address register 6 */
  407. u32 gaddr7; /* 0x.89c - Global address register 7 */
  408. u8 res23[856];
  409. u32 attr; /* 0x.bf8 - Attributes Register */
  410. u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
  411. u8 res24[1024];
  412. };
  413. /* Struct stolen almost completely (and shamelessly) from the FCC enet source
  414. * (Ok, that's not so true anymore, but there is a family resemblence)
  415. * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
  416. * and tx_bd_base always point to the currently available buffer.
  417. * The dirty_tx tracks the current buffer that is being sent by the
  418. * controller. The cur_tx and dirty_tx are equal under both completely
  419. * empty and completely full conditions. The empty/ready indicator in
  420. * the buffer descriptor determines the actual condition.
  421. */
  422. struct gfar_private {
  423. /* pointers to arrays of skbuffs for tx and rx */
  424. struct sk_buff ** tx_skbuff;
  425. struct sk_buff ** rx_skbuff;
  426. /* indices pointing to the next free sbk in skb arrays */
  427. u16 skb_curtx;
  428. u16 skb_currx;
  429. /* index of the first skb which hasn't been transmitted
  430. * yet. */
  431. u16 skb_dirtytx;
  432. /* Configuration info for the coalescing features */
  433. unsigned char txcoalescing;
  434. unsigned short txcount;
  435. unsigned short txtime;
  436. unsigned char rxcoalescing;
  437. unsigned short rxcount;
  438. unsigned short rxtime;
  439. /* GFAR addresses */
  440. struct rxbd8 *rx_bd_base; /* Base addresses of Rx and Tx Buffers */
  441. struct txbd8 *tx_bd_base;
  442. struct rxbd8 *cur_rx; /* Next free rx ring entry */
  443. struct txbd8 *cur_tx; /* Next free ring entry */
  444. struct txbd8 *dirty_tx; /* The Ring entry to be freed. */
  445. struct gfar *regs; /* Pointer to the GFAR memory mapped Registers */
  446. struct gfar *phyregs;
  447. struct work_struct tq;
  448. struct timer_list phy_info_timer;
  449. struct net_device_stats stats; /* linux network statistics */
  450. struct gfar_extra_stats extra_stats;
  451. spinlock_t lock;
  452. unsigned int rx_buffer_size;
  453. unsigned int rx_stash_size;
  454. unsigned int tx_ring_size;
  455. unsigned int rx_ring_size;
  456. wait_queue_head_t rxcleanupq;
  457. unsigned int rxclean;
  458. /* Info structure initialized by board setup code */
  459. unsigned int interruptTransmit;
  460. unsigned int interruptReceive;
  461. unsigned int interruptError;
  462. struct gianfar_platform_data *einfo;
  463. struct gfar_mii_info *mii_info;
  464. int oldspeed;
  465. int oldduplex;
  466. int oldlink;
  467. };
  468. extern inline u32 gfar_read(volatile unsigned *addr)
  469. {
  470. u32 val;
  471. val = in_be32(addr);
  472. return val;
  473. }
  474. extern inline void gfar_write(volatile unsigned *addr, u32 val)
  475. {
  476. out_be32(addr, val);
  477. }
  478. extern struct ethtool_ops *gfar_op_array[];
  479. #endif /* __GIANFAR_H */