phy.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266
  1. /*******************************************************************************
  2. Intel PRO/1000 Linux driver
  3. Copyright(c) 1999 - 2013 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #include "e1000.h"
  22. static s32 e1000_wait_autoneg(struct e1000_hw *hw);
  23. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  24. u16 *data, bool read, bool page_set);
  25. static u32 e1000_get_phy_addr_for_hv_page(u32 page);
  26. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  27. u16 *data, bool read);
  28. /* Cable length tables */
  29. static const u16 e1000_m88_cable_length_table[] = {
  30. 0, 50, 80, 110, 140, 140, E1000_CABLE_LENGTH_UNDEFINED };
  31. #define M88E1000_CABLE_LENGTH_TABLE_SIZE \
  32. ARRAY_SIZE(e1000_m88_cable_length_table)
  33. static const u16 e1000_igp_2_cable_length_table[] = {
  34. 0, 0, 0, 0, 0, 0, 0, 0, 3, 5, 8, 11, 13, 16, 18, 21, 0, 0, 0, 3,
  35. 6, 10, 13, 16, 19, 23, 26, 29, 32, 35, 38, 41, 6, 10, 14, 18, 22,
  36. 26, 30, 33, 37, 41, 44, 48, 51, 54, 58, 61, 21, 26, 31, 35, 40,
  37. 44, 49, 53, 57, 61, 65, 68, 72, 75, 79, 82, 40, 45, 51, 56, 61,
  38. 66, 70, 75, 79, 83, 87, 91, 94, 98, 101, 104, 60, 66, 72, 77, 82,
  39. 87, 92, 96, 100, 104, 108, 111, 114, 117, 119, 121, 83, 89, 95,
  40. 100, 105, 109, 113, 116, 119, 122, 124, 104, 109, 114, 118, 121,
  41. 124};
  42. #define IGP02E1000_CABLE_LENGTH_TABLE_SIZE \
  43. ARRAY_SIZE(e1000_igp_2_cable_length_table)
  44. #define BM_PHY_REG_PAGE(offset) \
  45. ((u16)(((offset) >> PHY_PAGE_SHIFT) & 0xFFFF))
  46. #define BM_PHY_REG_NUM(offset) \
  47. ((u16)(((offset) & MAX_PHY_REG_ADDRESS) |\
  48. (((offset) >> (PHY_UPPER_SHIFT - PHY_PAGE_SHIFT)) &\
  49. ~MAX_PHY_REG_ADDRESS)))
  50. #define HV_INTC_FC_PAGE_START 768
  51. #define I82578_ADDR_REG 29
  52. #define I82577_ADDR_REG 16
  53. #define I82577_CFG_REG 22
  54. #define I82577_CFG_ASSERT_CRS_ON_TX (1 << 15)
  55. #define I82577_CFG_ENABLE_DOWNSHIFT (3 << 10) /* auto downshift 100/10 */
  56. #define I82577_CTRL_REG 23
  57. /* 82577 specific PHY registers */
  58. #define I82577_PHY_CTRL_2 18
  59. #define I82577_PHY_STATUS_2 26
  60. #define I82577_PHY_DIAG_STATUS 31
  61. /* I82577 PHY Status 2 */
  62. #define I82577_PHY_STATUS2_REV_POLARITY 0x0400
  63. #define I82577_PHY_STATUS2_MDIX 0x0800
  64. #define I82577_PHY_STATUS2_SPEED_MASK 0x0300
  65. #define I82577_PHY_STATUS2_SPEED_1000MBPS 0x0200
  66. /* I82577 PHY Control 2 */
  67. #define I82577_PHY_CTRL2_MANUAL_MDIX 0x0200
  68. #define I82577_PHY_CTRL2_AUTO_MDI_MDIX 0x0400
  69. #define I82577_PHY_CTRL2_MDIX_CFG_MASK 0x0600
  70. /* I82577 PHY Diagnostics Status */
  71. #define I82577_DSTATUS_CABLE_LENGTH 0x03FC
  72. #define I82577_DSTATUS_CABLE_LENGTH_SHIFT 2
  73. /* BM PHY Copper Specific Control 1 */
  74. #define BM_CS_CTRL1 16
  75. /**
  76. * e1000e_check_reset_block_generic - Check if PHY reset is blocked
  77. * @hw: pointer to the HW structure
  78. *
  79. * Read the PHY management control register and check whether a PHY reset
  80. * is blocked. If a reset is not blocked return 0, otherwise
  81. * return E1000_BLK_PHY_RESET (12).
  82. **/
  83. s32 e1000e_check_reset_block_generic(struct e1000_hw *hw)
  84. {
  85. u32 manc;
  86. manc = er32(MANC);
  87. return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ?
  88. E1000_BLK_PHY_RESET : 0;
  89. }
  90. /**
  91. * e1000e_get_phy_id - Retrieve the PHY ID and revision
  92. * @hw: pointer to the HW structure
  93. *
  94. * Reads the PHY registers and stores the PHY ID and possibly the PHY
  95. * revision in the hardware structure.
  96. **/
  97. s32 e1000e_get_phy_id(struct e1000_hw *hw)
  98. {
  99. struct e1000_phy_info *phy = &hw->phy;
  100. s32 ret_val = 0;
  101. u16 phy_id;
  102. u16 retry_count = 0;
  103. if (!phy->ops.read_reg)
  104. return 0;
  105. while (retry_count < 2) {
  106. ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id);
  107. if (ret_val)
  108. return ret_val;
  109. phy->id = (u32)(phy_id << 16);
  110. udelay(20);
  111. ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id);
  112. if (ret_val)
  113. return ret_val;
  114. phy->id |= (u32)(phy_id & PHY_REVISION_MASK);
  115. phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
  116. if (phy->id != 0 && phy->id != PHY_REVISION_MASK)
  117. return 0;
  118. retry_count++;
  119. }
  120. return 0;
  121. }
  122. /**
  123. * e1000e_phy_reset_dsp - Reset PHY DSP
  124. * @hw: pointer to the HW structure
  125. *
  126. * Reset the digital signal processor.
  127. **/
  128. s32 e1000e_phy_reset_dsp(struct e1000_hw *hw)
  129. {
  130. s32 ret_val;
  131. ret_val = e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0xC1);
  132. if (ret_val)
  133. return ret_val;
  134. return e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0);
  135. }
  136. /**
  137. * e1000e_read_phy_reg_mdic - Read MDI control register
  138. * @hw: pointer to the HW structure
  139. * @offset: register offset to be read
  140. * @data: pointer to the read data
  141. *
  142. * Reads the MDI control register in the PHY at offset and stores the
  143. * information read to data.
  144. **/
  145. s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data)
  146. {
  147. struct e1000_phy_info *phy = &hw->phy;
  148. u32 i, mdic = 0;
  149. if (offset > MAX_PHY_REG_ADDRESS) {
  150. e_dbg("PHY Address %d is out of range\n", offset);
  151. return -E1000_ERR_PARAM;
  152. }
  153. /* Set up Op-code, Phy Address, and register offset in the MDI
  154. * Control register. The MAC will take care of interfacing with the
  155. * PHY to retrieve the desired data.
  156. */
  157. mdic = ((offset << E1000_MDIC_REG_SHIFT) |
  158. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  159. (E1000_MDIC_OP_READ));
  160. ew32(MDIC, mdic);
  161. /* Poll the ready bit to see if the MDI read completed
  162. * Increasing the time out as testing showed failures with
  163. * the lower time out
  164. */
  165. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  166. udelay(50);
  167. mdic = er32(MDIC);
  168. if (mdic & E1000_MDIC_READY)
  169. break;
  170. }
  171. if (!(mdic & E1000_MDIC_READY)) {
  172. e_dbg("MDI Read did not complete\n");
  173. return -E1000_ERR_PHY;
  174. }
  175. if (mdic & E1000_MDIC_ERROR) {
  176. e_dbg("MDI Error\n");
  177. return -E1000_ERR_PHY;
  178. }
  179. *data = (u16) mdic;
  180. /* Allow some time after each MDIC transaction to avoid
  181. * reading duplicate data in the next MDIC transaction.
  182. */
  183. if (hw->mac.type == e1000_pch2lan)
  184. udelay(100);
  185. return 0;
  186. }
  187. /**
  188. * e1000e_write_phy_reg_mdic - Write MDI control register
  189. * @hw: pointer to the HW structure
  190. * @offset: register offset to write to
  191. * @data: data to write to register at offset
  192. *
  193. * Writes data to MDI control register in the PHY at offset.
  194. **/
  195. s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data)
  196. {
  197. struct e1000_phy_info *phy = &hw->phy;
  198. u32 i, mdic = 0;
  199. if (offset > MAX_PHY_REG_ADDRESS) {
  200. e_dbg("PHY Address %d is out of range\n", offset);
  201. return -E1000_ERR_PARAM;
  202. }
  203. /* Set up Op-code, Phy Address, and register offset in the MDI
  204. * Control register. The MAC will take care of interfacing with the
  205. * PHY to retrieve the desired data.
  206. */
  207. mdic = (((u32)data) |
  208. (offset << E1000_MDIC_REG_SHIFT) |
  209. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  210. (E1000_MDIC_OP_WRITE));
  211. ew32(MDIC, mdic);
  212. /* Poll the ready bit to see if the MDI read completed
  213. * Increasing the time out as testing showed failures with
  214. * the lower time out
  215. */
  216. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  217. udelay(50);
  218. mdic = er32(MDIC);
  219. if (mdic & E1000_MDIC_READY)
  220. break;
  221. }
  222. if (!(mdic & E1000_MDIC_READY)) {
  223. e_dbg("MDI Write did not complete\n");
  224. return -E1000_ERR_PHY;
  225. }
  226. if (mdic & E1000_MDIC_ERROR) {
  227. e_dbg("MDI Error\n");
  228. return -E1000_ERR_PHY;
  229. }
  230. /* Allow some time after each MDIC transaction to avoid
  231. * reading duplicate data in the next MDIC transaction.
  232. */
  233. if (hw->mac.type == e1000_pch2lan)
  234. udelay(100);
  235. return 0;
  236. }
  237. /**
  238. * e1000e_read_phy_reg_m88 - Read m88 PHY register
  239. * @hw: pointer to the HW structure
  240. * @offset: register offset to be read
  241. * @data: pointer to the read data
  242. *
  243. * Acquires semaphore, if necessary, then reads the PHY register at offset
  244. * and storing the retrieved information in data. Release any acquired
  245. * semaphores before exiting.
  246. **/
  247. s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data)
  248. {
  249. s32 ret_val;
  250. ret_val = hw->phy.ops.acquire(hw);
  251. if (ret_val)
  252. return ret_val;
  253. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  254. data);
  255. hw->phy.ops.release(hw);
  256. return ret_val;
  257. }
  258. /**
  259. * e1000e_write_phy_reg_m88 - Write m88 PHY register
  260. * @hw: pointer to the HW structure
  261. * @offset: register offset to write to
  262. * @data: data to write at register offset
  263. *
  264. * Acquires semaphore, if necessary, then writes the data to PHY register
  265. * at the offset. Release any acquired semaphores before exiting.
  266. **/
  267. s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data)
  268. {
  269. s32 ret_val;
  270. ret_val = hw->phy.ops.acquire(hw);
  271. if (ret_val)
  272. return ret_val;
  273. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  274. data);
  275. hw->phy.ops.release(hw);
  276. return ret_val;
  277. }
  278. /**
  279. * e1000_set_page_igp - Set page as on IGP-like PHY(s)
  280. * @hw: pointer to the HW structure
  281. * @page: page to set (shifted left when necessary)
  282. *
  283. * Sets PHY page required for PHY register access. Assumes semaphore is
  284. * already acquired. Note, this function sets phy.addr to 1 so the caller
  285. * must set it appropriately (if necessary) after this function returns.
  286. **/
  287. s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page)
  288. {
  289. e_dbg("Setting page 0x%x\n", page);
  290. hw->phy.addr = 1;
  291. return e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, page);
  292. }
  293. /**
  294. * __e1000e_read_phy_reg_igp - Read igp PHY register
  295. * @hw: pointer to the HW structure
  296. * @offset: register offset to be read
  297. * @data: pointer to the read data
  298. * @locked: semaphore has already been acquired or not
  299. *
  300. * Acquires semaphore, if necessary, then reads the PHY register at offset
  301. * and stores the retrieved information in data. Release any acquired
  302. * semaphores before exiting.
  303. **/
  304. static s32 __e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data,
  305. bool locked)
  306. {
  307. s32 ret_val = 0;
  308. if (!locked) {
  309. if (!hw->phy.ops.acquire)
  310. return 0;
  311. ret_val = hw->phy.ops.acquire(hw);
  312. if (ret_val)
  313. return ret_val;
  314. }
  315. if (offset > MAX_PHY_MULTI_PAGE_REG)
  316. ret_val = e1000e_write_phy_reg_mdic(hw,
  317. IGP01E1000_PHY_PAGE_SELECT,
  318. (u16)offset);
  319. if (!ret_val)
  320. ret_val = e1000e_read_phy_reg_mdic(hw,
  321. MAX_PHY_REG_ADDRESS & offset,
  322. data);
  323. if (!locked)
  324. hw->phy.ops.release(hw);
  325. return ret_val;
  326. }
  327. /**
  328. * e1000e_read_phy_reg_igp - Read igp PHY register
  329. * @hw: pointer to the HW structure
  330. * @offset: register offset to be read
  331. * @data: pointer to the read data
  332. *
  333. * Acquires semaphore then reads the PHY register at offset and stores the
  334. * retrieved information in data.
  335. * Release the acquired semaphore before exiting.
  336. **/
  337. s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data)
  338. {
  339. return __e1000e_read_phy_reg_igp(hw, offset, data, false);
  340. }
  341. /**
  342. * e1000e_read_phy_reg_igp_locked - Read igp PHY register
  343. * @hw: pointer to the HW structure
  344. * @offset: register offset to be read
  345. * @data: pointer to the read data
  346. *
  347. * Reads the PHY register at offset and stores the retrieved information
  348. * in data. Assumes semaphore already acquired.
  349. **/
  350. s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  351. {
  352. return __e1000e_read_phy_reg_igp(hw, offset, data, true);
  353. }
  354. /**
  355. * e1000e_write_phy_reg_igp - Write igp PHY register
  356. * @hw: pointer to the HW structure
  357. * @offset: register offset to write to
  358. * @data: data to write at register offset
  359. * @locked: semaphore has already been acquired or not
  360. *
  361. * Acquires semaphore, if necessary, then writes the data to PHY register
  362. * at the offset. Release any acquired semaphores before exiting.
  363. **/
  364. static s32 __e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data,
  365. bool locked)
  366. {
  367. s32 ret_val = 0;
  368. if (!locked) {
  369. if (!hw->phy.ops.acquire)
  370. return 0;
  371. ret_val = hw->phy.ops.acquire(hw);
  372. if (ret_val)
  373. return ret_val;
  374. }
  375. if (offset > MAX_PHY_MULTI_PAGE_REG)
  376. ret_val = e1000e_write_phy_reg_mdic(hw,
  377. IGP01E1000_PHY_PAGE_SELECT,
  378. (u16)offset);
  379. if (!ret_val)
  380. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS &
  381. offset,
  382. data);
  383. if (!locked)
  384. hw->phy.ops.release(hw);
  385. return ret_val;
  386. }
  387. /**
  388. * e1000e_write_phy_reg_igp - Write igp PHY register
  389. * @hw: pointer to the HW structure
  390. * @offset: register offset to write to
  391. * @data: data to write at register offset
  392. *
  393. * Acquires semaphore then writes the data to PHY register
  394. * at the offset. Release any acquired semaphores before exiting.
  395. **/
  396. s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data)
  397. {
  398. return __e1000e_write_phy_reg_igp(hw, offset, data, false);
  399. }
  400. /**
  401. * e1000e_write_phy_reg_igp_locked - Write igp PHY register
  402. * @hw: pointer to the HW structure
  403. * @offset: register offset to write to
  404. * @data: data to write at register offset
  405. *
  406. * Writes the data to PHY register at the offset.
  407. * Assumes semaphore already acquired.
  408. **/
  409. s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data)
  410. {
  411. return __e1000e_write_phy_reg_igp(hw, offset, data, true);
  412. }
  413. /**
  414. * __e1000_read_kmrn_reg - Read kumeran register
  415. * @hw: pointer to the HW structure
  416. * @offset: register offset to be read
  417. * @data: pointer to the read data
  418. * @locked: semaphore has already been acquired or not
  419. *
  420. * Acquires semaphore, if necessary. Then reads the PHY register at offset
  421. * using the kumeran interface. The information retrieved is stored in data.
  422. * Release any acquired semaphores before exiting.
  423. **/
  424. static s32 __e1000_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data,
  425. bool locked)
  426. {
  427. u32 kmrnctrlsta;
  428. if (!locked) {
  429. s32 ret_val = 0;
  430. if (!hw->phy.ops.acquire)
  431. return 0;
  432. ret_val = hw->phy.ops.acquire(hw);
  433. if (ret_val)
  434. return ret_val;
  435. }
  436. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  437. E1000_KMRNCTRLSTA_OFFSET) | E1000_KMRNCTRLSTA_REN;
  438. ew32(KMRNCTRLSTA, kmrnctrlsta);
  439. e1e_flush();
  440. udelay(2);
  441. kmrnctrlsta = er32(KMRNCTRLSTA);
  442. *data = (u16)kmrnctrlsta;
  443. if (!locked)
  444. hw->phy.ops.release(hw);
  445. return 0;
  446. }
  447. /**
  448. * e1000e_read_kmrn_reg - Read kumeran register
  449. * @hw: pointer to the HW structure
  450. * @offset: register offset to be read
  451. * @data: pointer to the read data
  452. *
  453. * Acquires semaphore then reads the PHY register at offset using the
  454. * kumeran interface. The information retrieved is stored in data.
  455. * Release the acquired semaphore before exiting.
  456. **/
  457. s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data)
  458. {
  459. return __e1000_read_kmrn_reg(hw, offset, data, false);
  460. }
  461. /**
  462. * e1000e_read_kmrn_reg_locked - Read kumeran register
  463. * @hw: pointer to the HW structure
  464. * @offset: register offset to be read
  465. * @data: pointer to the read data
  466. *
  467. * Reads the PHY register at offset using the kumeran interface. The
  468. * information retrieved is stored in data.
  469. * Assumes semaphore already acquired.
  470. **/
  471. s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  472. {
  473. return __e1000_read_kmrn_reg(hw, offset, data, true);
  474. }
  475. /**
  476. * __e1000_write_kmrn_reg - Write kumeran register
  477. * @hw: pointer to the HW structure
  478. * @offset: register offset to write to
  479. * @data: data to write at register offset
  480. * @locked: semaphore has already been acquired or not
  481. *
  482. * Acquires semaphore, if necessary. Then write the data to PHY register
  483. * at the offset using the kumeran interface. Release any acquired semaphores
  484. * before exiting.
  485. **/
  486. static s32 __e1000_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data,
  487. bool locked)
  488. {
  489. u32 kmrnctrlsta;
  490. if (!locked) {
  491. s32 ret_val = 0;
  492. if (!hw->phy.ops.acquire)
  493. return 0;
  494. ret_val = hw->phy.ops.acquire(hw);
  495. if (ret_val)
  496. return ret_val;
  497. }
  498. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  499. E1000_KMRNCTRLSTA_OFFSET) | data;
  500. ew32(KMRNCTRLSTA, kmrnctrlsta);
  501. e1e_flush();
  502. udelay(2);
  503. if (!locked)
  504. hw->phy.ops.release(hw);
  505. return 0;
  506. }
  507. /**
  508. * e1000e_write_kmrn_reg - Write kumeran register
  509. * @hw: pointer to the HW structure
  510. * @offset: register offset to write to
  511. * @data: data to write at register offset
  512. *
  513. * Acquires semaphore then writes the data to the PHY register at the offset
  514. * using the kumeran interface. Release the acquired semaphore before exiting.
  515. **/
  516. s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data)
  517. {
  518. return __e1000_write_kmrn_reg(hw, offset, data, false);
  519. }
  520. /**
  521. * e1000e_write_kmrn_reg_locked - Write kumeran register
  522. * @hw: pointer to the HW structure
  523. * @offset: register offset to write to
  524. * @data: data to write at register offset
  525. *
  526. * Write the data to PHY register at the offset using the kumeran interface.
  527. * Assumes semaphore already acquired.
  528. **/
  529. s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data)
  530. {
  531. return __e1000_write_kmrn_reg(hw, offset, data, true);
  532. }
  533. /**
  534. * e1000_set_master_slave_mode - Setup PHY for Master/slave mode
  535. * @hw: pointer to the HW structure
  536. *
  537. * Sets up Master/slave mode
  538. **/
  539. static s32 e1000_set_master_slave_mode(struct e1000_hw *hw)
  540. {
  541. s32 ret_val;
  542. u16 phy_data;
  543. /* Resolve Master/Slave mode */
  544. ret_val = e1e_rphy(hw, MII_CTRL1000, &phy_data);
  545. if (ret_val)
  546. return ret_val;
  547. /* load defaults for future use */
  548. hw->phy.original_ms_type = (phy_data & CTL1000_ENABLE_MASTER) ?
  549. ((phy_data & CTL1000_AS_MASTER) ?
  550. e1000_ms_force_master : e1000_ms_force_slave) : e1000_ms_auto;
  551. switch (hw->phy.ms_type) {
  552. case e1000_ms_force_master:
  553. phy_data |= (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
  554. break;
  555. case e1000_ms_force_slave:
  556. phy_data |= CTL1000_ENABLE_MASTER;
  557. phy_data &= ~(CTL1000_AS_MASTER);
  558. break;
  559. case e1000_ms_auto:
  560. phy_data &= ~CTL1000_ENABLE_MASTER;
  561. /* fall-through */
  562. default:
  563. break;
  564. }
  565. return e1e_wphy(hw, MII_CTRL1000, phy_data);
  566. }
  567. /**
  568. * e1000_copper_link_setup_82577 - Setup 82577 PHY for copper link
  569. * @hw: pointer to the HW structure
  570. *
  571. * Sets up Carrier-sense on Transmit and downshift values.
  572. **/
  573. s32 e1000_copper_link_setup_82577(struct e1000_hw *hw)
  574. {
  575. s32 ret_val;
  576. u16 phy_data;
  577. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  578. ret_val = e1e_rphy(hw, I82577_CFG_REG, &phy_data);
  579. if (ret_val)
  580. return ret_val;
  581. phy_data |= I82577_CFG_ASSERT_CRS_ON_TX;
  582. /* Enable downshift */
  583. phy_data |= I82577_CFG_ENABLE_DOWNSHIFT;
  584. ret_val = e1e_wphy(hw, I82577_CFG_REG, phy_data);
  585. if (ret_val)
  586. return ret_val;
  587. /* Set MDI/MDIX mode */
  588. ret_val = e1e_rphy(hw, I82577_PHY_CTRL_2, &phy_data);
  589. if (ret_val)
  590. return ret_val;
  591. phy_data &= ~I82577_PHY_CTRL2_MDIX_CFG_MASK;
  592. /* Options:
  593. * 0 - Auto (default)
  594. * 1 - MDI mode
  595. * 2 - MDI-X mode
  596. */
  597. switch (hw->phy.mdix) {
  598. case 1:
  599. break;
  600. case 2:
  601. phy_data |= I82577_PHY_CTRL2_MANUAL_MDIX;
  602. break;
  603. case 0:
  604. default:
  605. phy_data |= I82577_PHY_CTRL2_AUTO_MDI_MDIX;
  606. break;
  607. }
  608. ret_val = e1e_wphy(hw, I82577_PHY_CTRL_2, phy_data);
  609. if (ret_val)
  610. return ret_val;
  611. return e1000_set_master_slave_mode(hw);
  612. }
  613. /**
  614. * e1000e_copper_link_setup_m88 - Setup m88 PHY's for copper link
  615. * @hw: pointer to the HW structure
  616. *
  617. * Sets up MDI/MDI-X and polarity for m88 PHY's. If necessary, transmit clock
  618. * and downshift values are set also.
  619. **/
  620. s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw)
  621. {
  622. struct e1000_phy_info *phy = &hw->phy;
  623. s32 ret_val;
  624. u16 phy_data;
  625. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  626. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  627. if (ret_val)
  628. return ret_val;
  629. /* For BM PHY this bit is downshift enable */
  630. if (phy->type != e1000_phy_bm)
  631. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  632. /* Options:
  633. * MDI/MDI-X = 0 (default)
  634. * 0 - Auto for all speeds
  635. * 1 - MDI mode
  636. * 2 - MDI-X mode
  637. * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
  638. */
  639. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  640. switch (phy->mdix) {
  641. case 1:
  642. phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;
  643. break;
  644. case 2:
  645. phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;
  646. break;
  647. case 3:
  648. phy_data |= M88E1000_PSCR_AUTO_X_1000T;
  649. break;
  650. case 0:
  651. default:
  652. phy_data |= M88E1000_PSCR_AUTO_X_MODE;
  653. break;
  654. }
  655. /* Options:
  656. * disable_polarity_correction = 0 (default)
  657. * Automatic Correction for Reversed Cable Polarity
  658. * 0 - Disabled
  659. * 1 - Enabled
  660. */
  661. phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL;
  662. if (phy->disable_polarity_correction)
  663. phy_data |= M88E1000_PSCR_POLARITY_REVERSAL;
  664. /* Enable downshift on BM (disabled by default) */
  665. if (phy->type == e1000_phy_bm) {
  666. /* For 82574/82583, first disable then enable downshift */
  667. if (phy->id == BME1000_E_PHY_ID_R2) {
  668. phy_data &= ~BME1000_PSCR_ENABLE_DOWNSHIFT;
  669. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL,
  670. phy_data);
  671. if (ret_val)
  672. return ret_val;
  673. /* Commit the changes. */
  674. ret_val = phy->ops.commit(hw);
  675. if (ret_val) {
  676. e_dbg("Error committing the PHY changes\n");
  677. return ret_val;
  678. }
  679. }
  680. phy_data |= BME1000_PSCR_ENABLE_DOWNSHIFT;
  681. }
  682. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  683. if (ret_val)
  684. return ret_val;
  685. if ((phy->type == e1000_phy_m88) &&
  686. (phy->revision < E1000_REVISION_4) &&
  687. (phy->id != BME1000_E_PHY_ID_R2)) {
  688. /* Force TX_CLK in the Extended PHY Specific Control Register
  689. * to 25MHz clock.
  690. */
  691. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  692. if (ret_val)
  693. return ret_val;
  694. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  695. if ((phy->revision == 2) &&
  696. (phy->id == M88E1111_I_PHY_ID)) {
  697. /* 82573L PHY - set the downshift counter to 5x. */
  698. phy_data &= ~M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK;
  699. phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X;
  700. } else {
  701. /* Configure Master and Slave downshift values */
  702. phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK |
  703. M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK);
  704. phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X |
  705. M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X);
  706. }
  707. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  708. if (ret_val)
  709. return ret_val;
  710. }
  711. if ((phy->type == e1000_phy_bm) && (phy->id == BME1000_E_PHY_ID_R2)) {
  712. /* Set PHY page 0, register 29 to 0x0003 */
  713. ret_val = e1e_wphy(hw, 29, 0x0003);
  714. if (ret_val)
  715. return ret_val;
  716. /* Set PHY page 0, register 30 to 0x0000 */
  717. ret_val = e1e_wphy(hw, 30, 0x0000);
  718. if (ret_val)
  719. return ret_val;
  720. }
  721. /* Commit the changes. */
  722. if (phy->ops.commit) {
  723. ret_val = phy->ops.commit(hw);
  724. if (ret_val) {
  725. e_dbg("Error committing the PHY changes\n");
  726. return ret_val;
  727. }
  728. }
  729. if (phy->type == e1000_phy_82578) {
  730. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  731. if (ret_val)
  732. return ret_val;
  733. /* 82578 PHY - set the downshift count to 1x. */
  734. phy_data |= I82578_EPSCR_DOWNSHIFT_ENABLE;
  735. phy_data &= ~I82578_EPSCR_DOWNSHIFT_COUNTER_MASK;
  736. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  737. if (ret_val)
  738. return ret_val;
  739. }
  740. return 0;
  741. }
  742. /**
  743. * e1000e_copper_link_setup_igp - Setup igp PHY's for copper link
  744. * @hw: pointer to the HW structure
  745. *
  746. * Sets up LPLU, MDI/MDI-X, polarity, Smartspeed and Master/Slave config for
  747. * igp PHY's.
  748. **/
  749. s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw)
  750. {
  751. struct e1000_phy_info *phy = &hw->phy;
  752. s32 ret_val;
  753. u16 data;
  754. ret_val = e1000_phy_hw_reset(hw);
  755. if (ret_val) {
  756. e_dbg("Error resetting the PHY.\n");
  757. return ret_val;
  758. }
  759. /* Wait 100ms for MAC to configure PHY from NVM settings, to avoid
  760. * timeout issues when LFS is enabled.
  761. */
  762. msleep(100);
  763. /* disable lplu d0 during driver init */
  764. if (hw->phy.ops.set_d0_lplu_state) {
  765. ret_val = hw->phy.ops.set_d0_lplu_state(hw, false);
  766. if (ret_val) {
  767. e_dbg("Error Disabling LPLU D0\n");
  768. return ret_val;
  769. }
  770. }
  771. /* Configure mdi-mdix settings */
  772. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &data);
  773. if (ret_val)
  774. return ret_val;
  775. data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  776. switch (phy->mdix) {
  777. case 1:
  778. data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  779. break;
  780. case 2:
  781. data |= IGP01E1000_PSCR_FORCE_MDI_MDIX;
  782. break;
  783. case 0:
  784. default:
  785. data |= IGP01E1000_PSCR_AUTO_MDIX;
  786. break;
  787. }
  788. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, data);
  789. if (ret_val)
  790. return ret_val;
  791. /* set auto-master slave resolution settings */
  792. if (hw->mac.autoneg) {
  793. /* when autonegotiation advertisement is only 1000Mbps then we
  794. * should disable SmartSpeed and enable Auto MasterSlave
  795. * resolution as hardware default.
  796. */
  797. if (phy->autoneg_advertised == ADVERTISE_1000_FULL) {
  798. /* Disable SmartSpeed */
  799. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  800. &data);
  801. if (ret_val)
  802. return ret_val;
  803. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  804. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  805. data);
  806. if (ret_val)
  807. return ret_val;
  808. /* Set auto Master/Slave resolution process */
  809. ret_val = e1e_rphy(hw, MII_CTRL1000, &data);
  810. if (ret_val)
  811. return ret_val;
  812. data &= ~CTL1000_ENABLE_MASTER;
  813. ret_val = e1e_wphy(hw, MII_CTRL1000, data);
  814. if (ret_val)
  815. return ret_val;
  816. }
  817. ret_val = e1000_set_master_slave_mode(hw);
  818. }
  819. return ret_val;
  820. }
  821. /**
  822. * e1000_phy_setup_autoneg - Configure PHY for auto-negotiation
  823. * @hw: pointer to the HW structure
  824. *
  825. * Reads the MII auto-neg advertisement register and/or the 1000T control
  826. * register and if the PHY is already setup for auto-negotiation, then
  827. * return successful. Otherwise, setup advertisement and flow control to
  828. * the appropriate values for the wanted auto-negotiation.
  829. **/
  830. static s32 e1000_phy_setup_autoneg(struct e1000_hw *hw)
  831. {
  832. struct e1000_phy_info *phy = &hw->phy;
  833. s32 ret_val;
  834. u16 mii_autoneg_adv_reg;
  835. u16 mii_1000t_ctrl_reg = 0;
  836. phy->autoneg_advertised &= phy->autoneg_mask;
  837. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  838. ret_val = e1e_rphy(hw, MII_ADVERTISE, &mii_autoneg_adv_reg);
  839. if (ret_val)
  840. return ret_val;
  841. if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
  842. /* Read the MII 1000Base-T Control Register (Address 9). */
  843. ret_val = e1e_rphy(hw, MII_CTRL1000, &mii_1000t_ctrl_reg);
  844. if (ret_val)
  845. return ret_val;
  846. }
  847. /* Need to parse both autoneg_advertised and fc and set up
  848. * the appropriate PHY registers. First we will parse for
  849. * autoneg_advertised software override. Since we can advertise
  850. * a plethora of combinations, we need to check each bit
  851. * individually.
  852. */
  853. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  854. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  855. * the 1000Base-T Control Register (Address 9).
  856. */
  857. mii_autoneg_adv_reg &= ~(ADVERTISE_100FULL |
  858. ADVERTISE_100HALF |
  859. ADVERTISE_10FULL | ADVERTISE_10HALF);
  860. mii_1000t_ctrl_reg &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  861. e_dbg("autoneg_advertised %x\n", phy->autoneg_advertised);
  862. /* Do we want to advertise 10 Mb Half Duplex? */
  863. if (phy->autoneg_advertised & ADVERTISE_10_HALF) {
  864. e_dbg("Advertise 10mb Half duplex\n");
  865. mii_autoneg_adv_reg |= ADVERTISE_10HALF;
  866. }
  867. /* Do we want to advertise 10 Mb Full Duplex? */
  868. if (phy->autoneg_advertised & ADVERTISE_10_FULL) {
  869. e_dbg("Advertise 10mb Full duplex\n");
  870. mii_autoneg_adv_reg |= ADVERTISE_10FULL;
  871. }
  872. /* Do we want to advertise 100 Mb Half Duplex? */
  873. if (phy->autoneg_advertised & ADVERTISE_100_HALF) {
  874. e_dbg("Advertise 100mb Half duplex\n");
  875. mii_autoneg_adv_reg |= ADVERTISE_100HALF;
  876. }
  877. /* Do we want to advertise 100 Mb Full Duplex? */
  878. if (phy->autoneg_advertised & ADVERTISE_100_FULL) {
  879. e_dbg("Advertise 100mb Full duplex\n");
  880. mii_autoneg_adv_reg |= ADVERTISE_100FULL;
  881. }
  882. /* We do not allow the Phy to advertise 1000 Mb Half Duplex */
  883. if (phy->autoneg_advertised & ADVERTISE_1000_HALF)
  884. e_dbg("Advertise 1000mb Half duplex request denied!\n");
  885. /* Do we want to advertise 1000 Mb Full Duplex? */
  886. if (phy->autoneg_advertised & ADVERTISE_1000_FULL) {
  887. e_dbg("Advertise 1000mb Full duplex\n");
  888. mii_1000t_ctrl_reg |= ADVERTISE_1000FULL;
  889. }
  890. /* Check for a software override of the flow control settings, and
  891. * setup the PHY advertisement registers accordingly. If
  892. * auto-negotiation is enabled, then software will have to set the
  893. * "PAUSE" bits to the correct value in the Auto-Negotiation
  894. * Advertisement Register (MII_ADVERTISE) and re-start auto-
  895. * negotiation.
  896. *
  897. * The possible values of the "fc" parameter are:
  898. * 0: Flow control is completely disabled
  899. * 1: Rx flow control is enabled (we can receive pause frames
  900. * but not send pause frames).
  901. * 2: Tx flow control is enabled (we can send pause frames
  902. * but we do not support receiving pause frames).
  903. * 3: Both Rx and Tx flow control (symmetric) are enabled.
  904. * other: No software override. The flow control configuration
  905. * in the EEPROM is used.
  906. */
  907. switch (hw->fc.current_mode) {
  908. case e1000_fc_none:
  909. /* Flow control (Rx & Tx) is completely disabled by a
  910. * software over-ride.
  911. */
  912. mii_autoneg_adv_reg &=
  913. ~(ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  914. break;
  915. case e1000_fc_rx_pause:
  916. /* Rx Flow control is enabled, and Tx Flow control is
  917. * disabled, by a software over-ride.
  918. *
  919. * Since there really isn't a way to advertise that we are
  920. * capable of Rx Pause ONLY, we will advertise that we
  921. * support both symmetric and asymmetric Rx PAUSE. Later
  922. * (in e1000e_config_fc_after_link_up) we will disable the
  923. * hw's ability to send PAUSE frames.
  924. */
  925. mii_autoneg_adv_reg |=
  926. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  927. break;
  928. case e1000_fc_tx_pause:
  929. /* Tx Flow control is enabled, and Rx Flow control is
  930. * disabled, by a software over-ride.
  931. */
  932. mii_autoneg_adv_reg |= ADVERTISE_PAUSE_ASYM;
  933. mii_autoneg_adv_reg &= ~ADVERTISE_PAUSE_CAP;
  934. break;
  935. case e1000_fc_full:
  936. /* Flow control (both Rx and Tx) is enabled by a software
  937. * over-ride.
  938. */
  939. mii_autoneg_adv_reg |=
  940. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  941. break;
  942. default:
  943. e_dbg("Flow control param set incorrectly\n");
  944. return -E1000_ERR_CONFIG;
  945. }
  946. ret_val = e1e_wphy(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  947. if (ret_val)
  948. return ret_val;
  949. e_dbg("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg);
  950. if (phy->autoneg_mask & ADVERTISE_1000_FULL)
  951. ret_val = e1e_wphy(hw, MII_CTRL1000, mii_1000t_ctrl_reg);
  952. return ret_val;
  953. }
  954. /**
  955. * e1000_copper_link_autoneg - Setup/Enable autoneg for copper link
  956. * @hw: pointer to the HW structure
  957. *
  958. * Performs initial bounds checking on autoneg advertisement parameter, then
  959. * configure to advertise the full capability. Setup the PHY to autoneg
  960. * and restart the negotiation process between the link partner. If
  961. * autoneg_wait_to_complete, then wait for autoneg to complete before exiting.
  962. **/
  963. static s32 e1000_copper_link_autoneg(struct e1000_hw *hw)
  964. {
  965. struct e1000_phy_info *phy = &hw->phy;
  966. s32 ret_val;
  967. u16 phy_ctrl;
  968. /* Perform some bounds checking on the autoneg advertisement
  969. * parameter.
  970. */
  971. phy->autoneg_advertised &= phy->autoneg_mask;
  972. /* If autoneg_advertised is zero, we assume it was not defaulted
  973. * by the calling code so we set to advertise full capability.
  974. */
  975. if (!phy->autoneg_advertised)
  976. phy->autoneg_advertised = phy->autoneg_mask;
  977. e_dbg("Reconfiguring auto-neg advertisement params\n");
  978. ret_val = e1000_phy_setup_autoneg(hw);
  979. if (ret_val) {
  980. e_dbg("Error Setting up Auto-Negotiation\n");
  981. return ret_val;
  982. }
  983. e_dbg("Restarting Auto-Neg\n");
  984. /* Restart auto-negotiation by setting the Auto Neg Enable bit and
  985. * the Auto Neg Restart bit in the PHY control register.
  986. */
  987. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  988. if (ret_val)
  989. return ret_val;
  990. phy_ctrl |= (BMCR_ANENABLE | BMCR_ANRESTART);
  991. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  992. if (ret_val)
  993. return ret_val;
  994. /* Does the user want to wait for Auto-Neg to complete here, or
  995. * check at a later time (for example, callback routine).
  996. */
  997. if (phy->autoneg_wait_to_complete) {
  998. ret_val = e1000_wait_autoneg(hw);
  999. if (ret_val) {
  1000. e_dbg("Error while waiting for autoneg to complete\n");
  1001. return ret_val;
  1002. }
  1003. }
  1004. hw->mac.get_link_status = true;
  1005. return ret_val;
  1006. }
  1007. /**
  1008. * e1000e_setup_copper_link - Configure copper link settings
  1009. * @hw: pointer to the HW structure
  1010. *
  1011. * Calls the appropriate function to configure the link for auto-neg or forced
  1012. * speed and duplex. Then we check for link, once link is established calls
  1013. * to configure collision distance and flow control are called. If link is
  1014. * not established, we return -E1000_ERR_PHY (-2).
  1015. **/
  1016. s32 e1000e_setup_copper_link(struct e1000_hw *hw)
  1017. {
  1018. s32 ret_val;
  1019. bool link;
  1020. if (hw->mac.autoneg) {
  1021. /* Setup autoneg and flow control advertisement and perform
  1022. * autonegotiation.
  1023. */
  1024. ret_val = e1000_copper_link_autoneg(hw);
  1025. if (ret_val)
  1026. return ret_val;
  1027. } else {
  1028. /* PHY will be set to 10H, 10F, 100H or 100F
  1029. * depending on user settings.
  1030. */
  1031. e_dbg("Forcing Speed and Duplex\n");
  1032. ret_val = hw->phy.ops.force_speed_duplex(hw);
  1033. if (ret_val) {
  1034. e_dbg("Error Forcing Speed and Duplex\n");
  1035. return ret_val;
  1036. }
  1037. }
  1038. /* Check link status. Wait up to 100 microseconds for link to become
  1039. * valid.
  1040. */
  1041. ret_val = e1000e_phy_has_link_generic(hw, COPPER_LINK_UP_LIMIT, 10,
  1042. &link);
  1043. if (ret_val)
  1044. return ret_val;
  1045. if (link) {
  1046. e_dbg("Valid link established!!!\n");
  1047. hw->mac.ops.config_collision_dist(hw);
  1048. ret_val = e1000e_config_fc_after_link_up(hw);
  1049. } else {
  1050. e_dbg("Unable to establish link!!!\n");
  1051. }
  1052. return ret_val;
  1053. }
  1054. /**
  1055. * e1000e_phy_force_speed_duplex_igp - Force speed/duplex for igp PHY
  1056. * @hw: pointer to the HW structure
  1057. *
  1058. * Calls the PHY setup function to force speed and duplex. Clears the
  1059. * auto-crossover to force MDI manually. Waits for link and returns
  1060. * successful if link up is successful, else -E1000_ERR_PHY (-2).
  1061. **/
  1062. s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw)
  1063. {
  1064. struct e1000_phy_info *phy = &hw->phy;
  1065. s32 ret_val;
  1066. u16 phy_data;
  1067. bool link;
  1068. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1069. if (ret_val)
  1070. return ret_val;
  1071. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1072. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1073. if (ret_val)
  1074. return ret_val;
  1075. /* Clear Auto-Crossover to force MDI manually. IGP requires MDI
  1076. * forced whenever speed and duplex are forced.
  1077. */
  1078. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data);
  1079. if (ret_val)
  1080. return ret_val;
  1081. phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  1082. phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  1083. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, phy_data);
  1084. if (ret_val)
  1085. return ret_val;
  1086. e_dbg("IGP PSCR: %X\n", phy_data);
  1087. udelay(1);
  1088. if (phy->autoneg_wait_to_complete) {
  1089. e_dbg("Waiting for forced speed/duplex link on IGP phy.\n");
  1090. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1091. 100000, &link);
  1092. if (ret_val)
  1093. return ret_val;
  1094. if (!link)
  1095. e_dbg("Link taking longer than expected.\n");
  1096. /* Try once more */
  1097. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1098. 100000, &link);
  1099. }
  1100. return ret_val;
  1101. }
  1102. /**
  1103. * e1000e_phy_force_speed_duplex_m88 - Force speed/duplex for m88 PHY
  1104. * @hw: pointer to the HW structure
  1105. *
  1106. * Calls the PHY setup function to force speed and duplex. Clears the
  1107. * auto-crossover to force MDI manually. Resets the PHY to commit the
  1108. * changes. If time expires while waiting for link up, we reset the DSP.
  1109. * After reset, TX_CLK and CRS on Tx must be set. Return successful upon
  1110. * successful completion, else return corresponding error code.
  1111. **/
  1112. s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw)
  1113. {
  1114. struct e1000_phy_info *phy = &hw->phy;
  1115. s32 ret_val;
  1116. u16 phy_data;
  1117. bool link;
  1118. /* Clear Auto-Crossover to force MDI manually. M88E1000 requires MDI
  1119. * forced whenever speed and duplex are forced.
  1120. */
  1121. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1122. if (ret_val)
  1123. return ret_val;
  1124. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  1125. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1126. if (ret_val)
  1127. return ret_val;
  1128. e_dbg("M88E1000 PSCR: %X\n", phy_data);
  1129. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1130. if (ret_val)
  1131. return ret_val;
  1132. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1133. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1134. if (ret_val)
  1135. return ret_val;
  1136. /* Reset the phy to commit changes. */
  1137. if (hw->phy.ops.commit) {
  1138. ret_val = hw->phy.ops.commit(hw);
  1139. if (ret_val)
  1140. return ret_val;
  1141. }
  1142. if (phy->autoneg_wait_to_complete) {
  1143. e_dbg("Waiting for forced speed/duplex link on M88 phy.\n");
  1144. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1145. 100000, &link);
  1146. if (ret_val)
  1147. return ret_val;
  1148. if (!link) {
  1149. if (hw->phy.type != e1000_phy_m88) {
  1150. e_dbg("Link taking longer than expected.\n");
  1151. } else {
  1152. /* We didn't get link.
  1153. * Reset the DSP and cross our fingers.
  1154. */
  1155. ret_val = e1e_wphy(hw, M88E1000_PHY_PAGE_SELECT,
  1156. 0x001d);
  1157. if (ret_val)
  1158. return ret_val;
  1159. ret_val = e1000e_phy_reset_dsp(hw);
  1160. if (ret_val)
  1161. return ret_val;
  1162. }
  1163. }
  1164. /* Try once more */
  1165. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1166. 100000, &link);
  1167. if (ret_val)
  1168. return ret_val;
  1169. }
  1170. if (hw->phy.type != e1000_phy_m88)
  1171. return 0;
  1172. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  1173. if (ret_val)
  1174. return ret_val;
  1175. /* Resetting the phy means we need to re-force TX_CLK in the
  1176. * Extended PHY Specific Control Register to 25MHz clock from
  1177. * the reset value of 2.5MHz.
  1178. */
  1179. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  1180. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  1181. if (ret_val)
  1182. return ret_val;
  1183. /* In addition, we must re-enable CRS on Tx for both half and full
  1184. * duplex.
  1185. */
  1186. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1187. if (ret_val)
  1188. return ret_val;
  1189. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  1190. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1191. return ret_val;
  1192. }
  1193. /**
  1194. * e1000_phy_force_speed_duplex_ife - Force PHY speed & duplex
  1195. * @hw: pointer to the HW structure
  1196. *
  1197. * Forces the speed and duplex settings of the PHY.
  1198. * This is a function pointer entry point only called by
  1199. * PHY setup routines.
  1200. **/
  1201. s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw)
  1202. {
  1203. struct e1000_phy_info *phy = &hw->phy;
  1204. s32 ret_val;
  1205. u16 data;
  1206. bool link;
  1207. ret_val = e1e_rphy(hw, MII_BMCR, &data);
  1208. if (ret_val)
  1209. return ret_val;
  1210. e1000e_phy_force_speed_duplex_setup(hw, &data);
  1211. ret_val = e1e_wphy(hw, MII_BMCR, data);
  1212. if (ret_val)
  1213. return ret_val;
  1214. /* Disable MDI-X support for 10/100 */
  1215. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1216. if (ret_val)
  1217. return ret_val;
  1218. data &= ~IFE_PMC_AUTO_MDIX;
  1219. data &= ~IFE_PMC_FORCE_MDIX;
  1220. ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, data);
  1221. if (ret_val)
  1222. return ret_val;
  1223. e_dbg("IFE PMC: %X\n", data);
  1224. udelay(1);
  1225. if (phy->autoneg_wait_to_complete) {
  1226. e_dbg("Waiting for forced speed/duplex link on IFE phy.\n");
  1227. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1228. 100000, &link);
  1229. if (ret_val)
  1230. return ret_val;
  1231. if (!link)
  1232. e_dbg("Link taking longer than expected.\n");
  1233. /* Try once more */
  1234. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1235. 100000, &link);
  1236. if (ret_val)
  1237. return ret_val;
  1238. }
  1239. return 0;
  1240. }
  1241. /**
  1242. * e1000e_phy_force_speed_duplex_setup - Configure forced PHY speed/duplex
  1243. * @hw: pointer to the HW structure
  1244. * @phy_ctrl: pointer to current value of MII_BMCR
  1245. *
  1246. * Forces speed and duplex on the PHY by doing the following: disable flow
  1247. * control, force speed/duplex on the MAC, disable auto speed detection,
  1248. * disable auto-negotiation, configure duplex, configure speed, configure
  1249. * the collision distance, write configuration to CTRL register. The
  1250. * caller must write to the MII_BMCR register for these settings to
  1251. * take affect.
  1252. **/
  1253. void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl)
  1254. {
  1255. struct e1000_mac_info *mac = &hw->mac;
  1256. u32 ctrl;
  1257. /* Turn off flow control when forcing speed/duplex */
  1258. hw->fc.current_mode = e1000_fc_none;
  1259. /* Force speed/duplex on the mac */
  1260. ctrl = er32(CTRL);
  1261. ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
  1262. ctrl &= ~E1000_CTRL_SPD_SEL;
  1263. /* Disable Auto Speed Detection */
  1264. ctrl &= ~E1000_CTRL_ASDE;
  1265. /* Disable autoneg on the phy */
  1266. *phy_ctrl &= ~BMCR_ANENABLE;
  1267. /* Forcing Full or Half Duplex? */
  1268. if (mac->forced_speed_duplex & E1000_ALL_HALF_DUPLEX) {
  1269. ctrl &= ~E1000_CTRL_FD;
  1270. *phy_ctrl &= ~BMCR_FULLDPLX;
  1271. e_dbg("Half Duplex\n");
  1272. } else {
  1273. ctrl |= E1000_CTRL_FD;
  1274. *phy_ctrl |= BMCR_FULLDPLX;
  1275. e_dbg("Full Duplex\n");
  1276. }
  1277. /* Forcing 10mb or 100mb? */
  1278. if (mac->forced_speed_duplex & E1000_ALL_100_SPEED) {
  1279. ctrl |= E1000_CTRL_SPD_100;
  1280. *phy_ctrl |= BMCR_SPEED100;
  1281. *phy_ctrl &= ~BMCR_SPEED1000;
  1282. e_dbg("Forcing 100mb\n");
  1283. } else {
  1284. ctrl &= ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
  1285. *phy_ctrl &= ~(BMCR_SPEED1000 | BMCR_SPEED100);
  1286. e_dbg("Forcing 10mb\n");
  1287. }
  1288. hw->mac.ops.config_collision_dist(hw);
  1289. ew32(CTRL, ctrl);
  1290. }
  1291. /**
  1292. * e1000e_set_d3_lplu_state - Sets low power link up state for D3
  1293. * @hw: pointer to the HW structure
  1294. * @active: boolean used to enable/disable lplu
  1295. *
  1296. * Success returns 0, Failure returns 1
  1297. *
  1298. * The low power link up (lplu) state is set to the power management level D3
  1299. * and SmartSpeed is disabled when active is true, else clear lplu for D3
  1300. * and enable Smartspeed. LPLU and Smartspeed are mutually exclusive. LPLU
  1301. * is used during Dx states where the power conservation is most important.
  1302. * During driver activity, SmartSpeed should be enabled so performance is
  1303. * maintained.
  1304. **/
  1305. s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active)
  1306. {
  1307. struct e1000_phy_info *phy = &hw->phy;
  1308. s32 ret_val;
  1309. u16 data;
  1310. ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
  1311. if (ret_val)
  1312. return ret_val;
  1313. if (!active) {
  1314. data &= ~IGP02E1000_PM_D3_LPLU;
  1315. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1316. if (ret_val)
  1317. return ret_val;
  1318. /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
  1319. * during Dx states where the power conservation is most
  1320. * important. During driver activity we should enable
  1321. * SmartSpeed, so performance is maintained.
  1322. */
  1323. if (phy->smart_speed == e1000_smart_speed_on) {
  1324. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1325. &data);
  1326. if (ret_val)
  1327. return ret_val;
  1328. data |= IGP01E1000_PSCFR_SMART_SPEED;
  1329. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1330. data);
  1331. if (ret_val)
  1332. return ret_val;
  1333. } else if (phy->smart_speed == e1000_smart_speed_off) {
  1334. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1335. &data);
  1336. if (ret_val)
  1337. return ret_val;
  1338. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1339. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1340. data);
  1341. if (ret_val)
  1342. return ret_val;
  1343. }
  1344. } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
  1345. (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
  1346. (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
  1347. data |= IGP02E1000_PM_D3_LPLU;
  1348. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1349. if (ret_val)
  1350. return ret_val;
  1351. /* When LPLU is enabled, we should disable SmartSpeed */
  1352. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
  1353. if (ret_val)
  1354. return ret_val;
  1355. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1356. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
  1357. }
  1358. return ret_val;
  1359. }
  1360. /**
  1361. * e1000e_check_downshift - Checks whether a downshift in speed occurred
  1362. * @hw: pointer to the HW structure
  1363. *
  1364. * Success returns 0, Failure returns 1
  1365. *
  1366. * A downshift is detected by querying the PHY link health.
  1367. **/
  1368. s32 e1000e_check_downshift(struct e1000_hw *hw)
  1369. {
  1370. struct e1000_phy_info *phy = &hw->phy;
  1371. s32 ret_val;
  1372. u16 phy_data, offset, mask;
  1373. switch (phy->type) {
  1374. case e1000_phy_m88:
  1375. case e1000_phy_gg82563:
  1376. case e1000_phy_bm:
  1377. case e1000_phy_82578:
  1378. offset = M88E1000_PHY_SPEC_STATUS;
  1379. mask = M88E1000_PSSR_DOWNSHIFT;
  1380. break;
  1381. case e1000_phy_igp_2:
  1382. case e1000_phy_igp_3:
  1383. offset = IGP01E1000_PHY_LINK_HEALTH;
  1384. mask = IGP01E1000_PLHR_SS_DOWNGRADE;
  1385. break;
  1386. default:
  1387. /* speed downshift not supported */
  1388. phy->speed_downgraded = false;
  1389. return 0;
  1390. }
  1391. ret_val = e1e_rphy(hw, offset, &phy_data);
  1392. if (!ret_val)
  1393. phy->speed_downgraded = !!(phy_data & mask);
  1394. return ret_val;
  1395. }
  1396. /**
  1397. * e1000_check_polarity_m88 - Checks the polarity.
  1398. * @hw: pointer to the HW structure
  1399. *
  1400. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1401. *
  1402. * Polarity is determined based on the PHY specific status register.
  1403. **/
  1404. s32 e1000_check_polarity_m88(struct e1000_hw *hw)
  1405. {
  1406. struct e1000_phy_info *phy = &hw->phy;
  1407. s32 ret_val;
  1408. u16 data;
  1409. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &data);
  1410. if (!ret_val)
  1411. phy->cable_polarity = (data & M88E1000_PSSR_REV_POLARITY)
  1412. ? e1000_rev_polarity_reversed
  1413. : e1000_rev_polarity_normal;
  1414. return ret_val;
  1415. }
  1416. /**
  1417. * e1000_check_polarity_igp - Checks the polarity.
  1418. * @hw: pointer to the HW structure
  1419. *
  1420. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1421. *
  1422. * Polarity is determined based on the PHY port status register, and the
  1423. * current speed (since there is no polarity at 100Mbps).
  1424. **/
  1425. s32 e1000_check_polarity_igp(struct e1000_hw *hw)
  1426. {
  1427. struct e1000_phy_info *phy = &hw->phy;
  1428. s32 ret_val;
  1429. u16 data, offset, mask;
  1430. /* Polarity is determined based on the speed of
  1431. * our connection.
  1432. */
  1433. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1434. if (ret_val)
  1435. return ret_val;
  1436. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1437. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1438. offset = IGP01E1000_PHY_PCS_INIT_REG;
  1439. mask = IGP01E1000_PHY_POLARITY_MASK;
  1440. } else {
  1441. /* This really only applies to 10Mbps since
  1442. * there is no polarity for 100Mbps (always 0).
  1443. */
  1444. offset = IGP01E1000_PHY_PORT_STATUS;
  1445. mask = IGP01E1000_PSSR_POLARITY_REVERSED;
  1446. }
  1447. ret_val = e1e_rphy(hw, offset, &data);
  1448. if (!ret_val)
  1449. phy->cable_polarity = (data & mask)
  1450. ? e1000_rev_polarity_reversed
  1451. : e1000_rev_polarity_normal;
  1452. return ret_val;
  1453. }
  1454. /**
  1455. * e1000_check_polarity_ife - Check cable polarity for IFE PHY
  1456. * @hw: pointer to the HW structure
  1457. *
  1458. * Polarity is determined on the polarity reversal feature being enabled.
  1459. **/
  1460. s32 e1000_check_polarity_ife(struct e1000_hw *hw)
  1461. {
  1462. struct e1000_phy_info *phy = &hw->phy;
  1463. s32 ret_val;
  1464. u16 phy_data, offset, mask;
  1465. /* Polarity is determined based on the reversal feature being enabled.
  1466. */
  1467. if (phy->polarity_correction) {
  1468. offset = IFE_PHY_EXTENDED_STATUS_CONTROL;
  1469. mask = IFE_PESC_POLARITY_REVERSED;
  1470. } else {
  1471. offset = IFE_PHY_SPECIAL_CONTROL;
  1472. mask = IFE_PSC_FORCE_POLARITY;
  1473. }
  1474. ret_val = e1e_rphy(hw, offset, &phy_data);
  1475. if (!ret_val)
  1476. phy->cable_polarity = (phy_data & mask)
  1477. ? e1000_rev_polarity_reversed
  1478. : e1000_rev_polarity_normal;
  1479. return ret_val;
  1480. }
  1481. /**
  1482. * e1000_wait_autoneg - Wait for auto-neg completion
  1483. * @hw: pointer to the HW structure
  1484. *
  1485. * Waits for auto-negotiation to complete or for the auto-negotiation time
  1486. * limit to expire, which ever happens first.
  1487. **/
  1488. static s32 e1000_wait_autoneg(struct e1000_hw *hw)
  1489. {
  1490. s32 ret_val = 0;
  1491. u16 i, phy_status;
  1492. /* Break after autoneg completes or PHY_AUTO_NEG_LIMIT expires. */
  1493. for (i = PHY_AUTO_NEG_LIMIT; i > 0; i--) {
  1494. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1495. if (ret_val)
  1496. break;
  1497. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1498. if (ret_val)
  1499. break;
  1500. if (phy_status & BMSR_ANEGCOMPLETE)
  1501. break;
  1502. msleep(100);
  1503. }
  1504. /* PHY_AUTO_NEG_TIME expiration doesn't guarantee auto-negotiation
  1505. * has completed.
  1506. */
  1507. return ret_val;
  1508. }
  1509. /**
  1510. * e1000e_phy_has_link_generic - Polls PHY for link
  1511. * @hw: pointer to the HW structure
  1512. * @iterations: number of times to poll for link
  1513. * @usec_interval: delay between polling attempts
  1514. * @success: pointer to whether polling was successful or not
  1515. *
  1516. * Polls the PHY status register for link, 'iterations' number of times.
  1517. **/
  1518. s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
  1519. u32 usec_interval, bool *success)
  1520. {
  1521. s32 ret_val = 0;
  1522. u16 i, phy_status;
  1523. for (i = 0; i < iterations; i++) {
  1524. /* Some PHYs require the MII_BMSR register to be read
  1525. * twice due to the link bit being sticky. No harm doing
  1526. * it across the board.
  1527. */
  1528. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1529. if (ret_val)
  1530. /* If the first read fails, another entity may have
  1531. * ownership of the resources, wait and try again to
  1532. * see if they have relinquished the resources yet.
  1533. */
  1534. udelay(usec_interval);
  1535. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1536. if (ret_val)
  1537. break;
  1538. if (phy_status & BMSR_LSTATUS)
  1539. break;
  1540. if (usec_interval >= 1000)
  1541. mdelay(usec_interval/1000);
  1542. else
  1543. udelay(usec_interval);
  1544. }
  1545. *success = (i < iterations);
  1546. return ret_val;
  1547. }
  1548. /**
  1549. * e1000e_get_cable_length_m88 - Determine cable length for m88 PHY
  1550. * @hw: pointer to the HW structure
  1551. *
  1552. * Reads the PHY specific status register to retrieve the cable length
  1553. * information. The cable length is determined by averaging the minimum and
  1554. * maximum values to get the "average" cable length. The m88 PHY has four
  1555. * possible cable length values, which are:
  1556. * Register Value Cable Length
  1557. * 0 < 50 meters
  1558. * 1 50 - 80 meters
  1559. * 2 80 - 110 meters
  1560. * 3 110 - 140 meters
  1561. * 4 > 140 meters
  1562. **/
  1563. s32 e1000e_get_cable_length_m88(struct e1000_hw *hw)
  1564. {
  1565. struct e1000_phy_info *phy = &hw->phy;
  1566. s32 ret_val;
  1567. u16 phy_data, index;
  1568. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1569. if (ret_val)
  1570. return ret_val;
  1571. index = (phy_data & M88E1000_PSSR_CABLE_LENGTH) >>
  1572. M88E1000_PSSR_CABLE_LENGTH_SHIFT;
  1573. if (index >= M88E1000_CABLE_LENGTH_TABLE_SIZE - 1)
  1574. return -E1000_ERR_PHY;
  1575. phy->min_cable_length = e1000_m88_cable_length_table[index];
  1576. phy->max_cable_length = e1000_m88_cable_length_table[index + 1];
  1577. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1578. return 0;
  1579. }
  1580. /**
  1581. * e1000e_get_cable_length_igp_2 - Determine cable length for igp2 PHY
  1582. * @hw: pointer to the HW structure
  1583. *
  1584. * The automatic gain control (agc) normalizes the amplitude of the
  1585. * received signal, adjusting for the attenuation produced by the
  1586. * cable. By reading the AGC registers, which represent the
  1587. * combination of coarse and fine gain value, the value can be put
  1588. * into a lookup table to obtain the approximate cable length
  1589. * for each channel.
  1590. **/
  1591. s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw)
  1592. {
  1593. struct e1000_phy_info *phy = &hw->phy;
  1594. s32 ret_val;
  1595. u16 phy_data, i, agc_value = 0;
  1596. u16 cur_agc_index, max_agc_index = 0;
  1597. u16 min_agc_index = IGP02E1000_CABLE_LENGTH_TABLE_SIZE - 1;
  1598. static const u16 agc_reg_array[IGP02E1000_PHY_CHANNEL_NUM] = {
  1599. IGP02E1000_PHY_AGC_A,
  1600. IGP02E1000_PHY_AGC_B,
  1601. IGP02E1000_PHY_AGC_C,
  1602. IGP02E1000_PHY_AGC_D
  1603. };
  1604. /* Read the AGC registers for all channels */
  1605. for (i = 0; i < IGP02E1000_PHY_CHANNEL_NUM; i++) {
  1606. ret_val = e1e_rphy(hw, agc_reg_array[i], &phy_data);
  1607. if (ret_val)
  1608. return ret_val;
  1609. /* Getting bits 15:9, which represent the combination of
  1610. * coarse and fine gain values. The result is a number
  1611. * that can be put into the lookup table to obtain the
  1612. * approximate cable length.
  1613. */
  1614. cur_agc_index = (phy_data >> IGP02E1000_AGC_LENGTH_SHIFT) &
  1615. IGP02E1000_AGC_LENGTH_MASK;
  1616. /* Array index bound check. */
  1617. if ((cur_agc_index >= IGP02E1000_CABLE_LENGTH_TABLE_SIZE) ||
  1618. (cur_agc_index == 0))
  1619. return -E1000_ERR_PHY;
  1620. /* Remove min & max AGC values from calculation. */
  1621. if (e1000_igp_2_cable_length_table[min_agc_index] >
  1622. e1000_igp_2_cable_length_table[cur_agc_index])
  1623. min_agc_index = cur_agc_index;
  1624. if (e1000_igp_2_cable_length_table[max_agc_index] <
  1625. e1000_igp_2_cable_length_table[cur_agc_index])
  1626. max_agc_index = cur_agc_index;
  1627. agc_value += e1000_igp_2_cable_length_table[cur_agc_index];
  1628. }
  1629. agc_value -= (e1000_igp_2_cable_length_table[min_agc_index] +
  1630. e1000_igp_2_cable_length_table[max_agc_index]);
  1631. agc_value /= (IGP02E1000_PHY_CHANNEL_NUM - 2);
  1632. /* Calculate cable length with the error range of +/- 10 meters. */
  1633. phy->min_cable_length = ((agc_value - IGP02E1000_AGC_RANGE) > 0) ?
  1634. (agc_value - IGP02E1000_AGC_RANGE) : 0;
  1635. phy->max_cable_length = agc_value + IGP02E1000_AGC_RANGE;
  1636. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1637. return 0;
  1638. }
  1639. /**
  1640. * e1000e_get_phy_info_m88 - Retrieve PHY information
  1641. * @hw: pointer to the HW structure
  1642. *
  1643. * Valid for only copper links. Read the PHY status register (sticky read)
  1644. * to verify that link is up. Read the PHY special control register to
  1645. * determine the polarity and 10base-T extended distance. Read the PHY
  1646. * special status register to determine MDI/MDIx and current speed. If
  1647. * speed is 1000, then determine cable length, local and remote receiver.
  1648. **/
  1649. s32 e1000e_get_phy_info_m88(struct e1000_hw *hw)
  1650. {
  1651. struct e1000_phy_info *phy = &hw->phy;
  1652. s32 ret_val;
  1653. u16 phy_data;
  1654. bool link;
  1655. if (phy->media_type != e1000_media_type_copper) {
  1656. e_dbg("Phy info is only valid for copper media\n");
  1657. return -E1000_ERR_CONFIG;
  1658. }
  1659. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1660. if (ret_val)
  1661. return ret_val;
  1662. if (!link) {
  1663. e_dbg("Phy info is only valid if link is up\n");
  1664. return -E1000_ERR_CONFIG;
  1665. }
  1666. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1667. if (ret_val)
  1668. return ret_val;
  1669. phy->polarity_correction = !!(phy_data &
  1670. M88E1000_PSCR_POLARITY_REVERSAL);
  1671. ret_val = e1000_check_polarity_m88(hw);
  1672. if (ret_val)
  1673. return ret_val;
  1674. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1675. if (ret_val)
  1676. return ret_val;
  1677. phy->is_mdix = !!(phy_data & M88E1000_PSSR_MDIX);
  1678. if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) {
  1679. ret_val = hw->phy.ops.get_cable_length(hw);
  1680. if (ret_val)
  1681. return ret_val;
  1682. ret_val = e1e_rphy(hw, MII_STAT1000, &phy_data);
  1683. if (ret_val)
  1684. return ret_val;
  1685. phy->local_rx = (phy_data & LPA_1000LOCALRXOK)
  1686. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1687. phy->remote_rx = (phy_data & LPA_1000REMRXOK)
  1688. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1689. } else {
  1690. /* Set values to "undefined" */
  1691. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1692. phy->local_rx = e1000_1000t_rx_status_undefined;
  1693. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1694. }
  1695. return ret_val;
  1696. }
  1697. /**
  1698. * e1000e_get_phy_info_igp - Retrieve igp PHY information
  1699. * @hw: pointer to the HW structure
  1700. *
  1701. * Read PHY status to determine if link is up. If link is up, then
  1702. * set/determine 10base-T extended distance and polarity correction. Read
  1703. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  1704. * determine on the cable length, local and remote receiver.
  1705. **/
  1706. s32 e1000e_get_phy_info_igp(struct e1000_hw *hw)
  1707. {
  1708. struct e1000_phy_info *phy = &hw->phy;
  1709. s32 ret_val;
  1710. u16 data;
  1711. bool link;
  1712. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1713. if (ret_val)
  1714. return ret_val;
  1715. if (!link) {
  1716. e_dbg("Phy info is only valid if link is up\n");
  1717. return -E1000_ERR_CONFIG;
  1718. }
  1719. phy->polarity_correction = true;
  1720. ret_val = e1000_check_polarity_igp(hw);
  1721. if (ret_val)
  1722. return ret_val;
  1723. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1724. if (ret_val)
  1725. return ret_val;
  1726. phy->is_mdix = !!(data & IGP01E1000_PSSR_MDIX);
  1727. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1728. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1729. ret_val = phy->ops.get_cable_length(hw);
  1730. if (ret_val)
  1731. return ret_val;
  1732. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  1733. if (ret_val)
  1734. return ret_val;
  1735. phy->local_rx = (data & LPA_1000LOCALRXOK)
  1736. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1737. phy->remote_rx = (data & LPA_1000REMRXOK)
  1738. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1739. } else {
  1740. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1741. phy->local_rx = e1000_1000t_rx_status_undefined;
  1742. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1743. }
  1744. return ret_val;
  1745. }
  1746. /**
  1747. * e1000_get_phy_info_ife - Retrieves various IFE PHY states
  1748. * @hw: pointer to the HW structure
  1749. *
  1750. * Populates "phy" structure with various feature states.
  1751. **/
  1752. s32 e1000_get_phy_info_ife(struct e1000_hw *hw)
  1753. {
  1754. struct e1000_phy_info *phy = &hw->phy;
  1755. s32 ret_val;
  1756. u16 data;
  1757. bool link;
  1758. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1759. if (ret_val)
  1760. return ret_val;
  1761. if (!link) {
  1762. e_dbg("Phy info is only valid if link is up\n");
  1763. return -E1000_ERR_CONFIG;
  1764. }
  1765. ret_val = e1e_rphy(hw, IFE_PHY_SPECIAL_CONTROL, &data);
  1766. if (ret_val)
  1767. return ret_val;
  1768. phy->polarity_correction = !(data & IFE_PSC_AUTO_POLARITY_DISABLE);
  1769. if (phy->polarity_correction) {
  1770. ret_val = e1000_check_polarity_ife(hw);
  1771. if (ret_val)
  1772. return ret_val;
  1773. } else {
  1774. /* Polarity is forced */
  1775. phy->cable_polarity = (data & IFE_PSC_FORCE_POLARITY)
  1776. ? e1000_rev_polarity_reversed
  1777. : e1000_rev_polarity_normal;
  1778. }
  1779. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1780. if (ret_val)
  1781. return ret_val;
  1782. phy->is_mdix = !!(data & IFE_PMC_MDIX_STATUS);
  1783. /* The following parameters are undefined for 10/100 operation. */
  1784. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1785. phy->local_rx = e1000_1000t_rx_status_undefined;
  1786. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1787. return 0;
  1788. }
  1789. /**
  1790. * e1000e_phy_sw_reset - PHY software reset
  1791. * @hw: pointer to the HW structure
  1792. *
  1793. * Does a software reset of the PHY by reading the PHY control register and
  1794. * setting/write the control register reset bit to the PHY.
  1795. **/
  1796. s32 e1000e_phy_sw_reset(struct e1000_hw *hw)
  1797. {
  1798. s32 ret_val;
  1799. u16 phy_ctrl;
  1800. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  1801. if (ret_val)
  1802. return ret_val;
  1803. phy_ctrl |= BMCR_RESET;
  1804. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  1805. if (ret_val)
  1806. return ret_val;
  1807. udelay(1);
  1808. return ret_val;
  1809. }
  1810. /**
  1811. * e1000e_phy_hw_reset_generic - PHY hardware reset
  1812. * @hw: pointer to the HW structure
  1813. *
  1814. * Verify the reset block is not blocking us from resetting. Acquire
  1815. * semaphore (if necessary) and read/set/write the device control reset
  1816. * bit in the PHY. Wait the appropriate delay time for the device to
  1817. * reset and release the semaphore (if necessary).
  1818. **/
  1819. s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw)
  1820. {
  1821. struct e1000_phy_info *phy = &hw->phy;
  1822. s32 ret_val;
  1823. u32 ctrl;
  1824. if (phy->ops.check_reset_block) {
  1825. ret_val = phy->ops.check_reset_block(hw);
  1826. if (ret_val)
  1827. return 0;
  1828. }
  1829. ret_val = phy->ops.acquire(hw);
  1830. if (ret_val)
  1831. return ret_val;
  1832. ctrl = er32(CTRL);
  1833. ew32(CTRL, ctrl | E1000_CTRL_PHY_RST);
  1834. e1e_flush();
  1835. udelay(phy->reset_delay_us);
  1836. ew32(CTRL, ctrl);
  1837. e1e_flush();
  1838. udelay(150);
  1839. phy->ops.release(hw);
  1840. return phy->ops.get_cfg_done(hw);
  1841. }
  1842. /**
  1843. * e1000e_get_cfg_done_generic - Generic configuration done
  1844. * @hw: pointer to the HW structure
  1845. *
  1846. * Generic function to wait 10 milli-seconds for configuration to complete
  1847. * and return success.
  1848. **/
  1849. s32 e1000e_get_cfg_done_generic(struct e1000_hw __always_unused *hw)
  1850. {
  1851. mdelay(10);
  1852. return 0;
  1853. }
  1854. /**
  1855. * e1000e_phy_init_script_igp3 - Inits the IGP3 PHY
  1856. * @hw: pointer to the HW structure
  1857. *
  1858. * Initializes a Intel Gigabit PHY3 when an EEPROM is not present.
  1859. **/
  1860. s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw)
  1861. {
  1862. e_dbg("Running IGP 3 PHY init script\n");
  1863. /* PHY init IGP 3 */
  1864. /* Enable rise/fall, 10-mode work in class-A */
  1865. e1e_wphy(hw, 0x2F5B, 0x9018);
  1866. /* Remove all caps from Replica path filter */
  1867. e1e_wphy(hw, 0x2F52, 0x0000);
  1868. /* Bias trimming for ADC, AFE and Driver (Default) */
  1869. e1e_wphy(hw, 0x2FB1, 0x8B24);
  1870. /* Increase Hybrid poly bias */
  1871. e1e_wphy(hw, 0x2FB2, 0xF8F0);
  1872. /* Add 4% to Tx amplitude in Gig mode */
  1873. e1e_wphy(hw, 0x2010, 0x10B0);
  1874. /* Disable trimming (TTT) */
  1875. e1e_wphy(hw, 0x2011, 0x0000);
  1876. /* Poly DC correction to 94.6% + 2% for all channels */
  1877. e1e_wphy(hw, 0x20DD, 0x249A);
  1878. /* ABS DC correction to 95.9% */
  1879. e1e_wphy(hw, 0x20DE, 0x00D3);
  1880. /* BG temp curve trim */
  1881. e1e_wphy(hw, 0x28B4, 0x04CE);
  1882. /* Increasing ADC OPAMP stage 1 currents to max */
  1883. e1e_wphy(hw, 0x2F70, 0x29E4);
  1884. /* Force 1000 ( required for enabling PHY regs configuration) */
  1885. e1e_wphy(hw, 0x0000, 0x0140);
  1886. /* Set upd_freq to 6 */
  1887. e1e_wphy(hw, 0x1F30, 0x1606);
  1888. /* Disable NPDFE */
  1889. e1e_wphy(hw, 0x1F31, 0xB814);
  1890. /* Disable adaptive fixed FFE (Default) */
  1891. e1e_wphy(hw, 0x1F35, 0x002A);
  1892. /* Enable FFE hysteresis */
  1893. e1e_wphy(hw, 0x1F3E, 0x0067);
  1894. /* Fixed FFE for short cable lengths */
  1895. e1e_wphy(hw, 0x1F54, 0x0065);
  1896. /* Fixed FFE for medium cable lengths */
  1897. e1e_wphy(hw, 0x1F55, 0x002A);
  1898. /* Fixed FFE for long cable lengths */
  1899. e1e_wphy(hw, 0x1F56, 0x002A);
  1900. /* Enable Adaptive Clip Threshold */
  1901. e1e_wphy(hw, 0x1F72, 0x3FB0);
  1902. /* AHT reset limit to 1 */
  1903. e1e_wphy(hw, 0x1F76, 0xC0FF);
  1904. /* Set AHT master delay to 127 msec */
  1905. e1e_wphy(hw, 0x1F77, 0x1DEC);
  1906. /* Set scan bits for AHT */
  1907. e1e_wphy(hw, 0x1F78, 0xF9EF);
  1908. /* Set AHT Preset bits */
  1909. e1e_wphy(hw, 0x1F79, 0x0210);
  1910. /* Change integ_factor of channel A to 3 */
  1911. e1e_wphy(hw, 0x1895, 0x0003);
  1912. /* Change prop_factor of channels BCD to 8 */
  1913. e1e_wphy(hw, 0x1796, 0x0008);
  1914. /* Change cg_icount + enable integbp for channels BCD */
  1915. e1e_wphy(hw, 0x1798, 0xD008);
  1916. /* Change cg_icount + enable integbp + change prop_factor_master
  1917. * to 8 for channel A
  1918. */
  1919. e1e_wphy(hw, 0x1898, 0xD918);
  1920. /* Disable AHT in Slave mode on channel A */
  1921. e1e_wphy(hw, 0x187A, 0x0800);
  1922. /* Enable LPLU and disable AN to 1000 in non-D0a states,
  1923. * Enable SPD+B2B
  1924. */
  1925. e1e_wphy(hw, 0x0019, 0x008D);
  1926. /* Enable restart AN on an1000_dis change */
  1927. e1e_wphy(hw, 0x001B, 0x2080);
  1928. /* Enable wh_fifo read clock in 10/100 modes */
  1929. e1e_wphy(hw, 0x0014, 0x0045);
  1930. /* Restart AN, Speed selection is 1000 */
  1931. e1e_wphy(hw, 0x0000, 0x1340);
  1932. return 0;
  1933. }
  1934. /**
  1935. * e1000e_get_phy_type_from_id - Get PHY type from id
  1936. * @phy_id: phy_id read from the phy
  1937. *
  1938. * Returns the phy type from the id.
  1939. **/
  1940. enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id)
  1941. {
  1942. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1943. switch (phy_id) {
  1944. case M88E1000_I_PHY_ID:
  1945. case M88E1000_E_PHY_ID:
  1946. case M88E1111_I_PHY_ID:
  1947. case M88E1011_I_PHY_ID:
  1948. phy_type = e1000_phy_m88;
  1949. break;
  1950. case IGP01E1000_I_PHY_ID: /* IGP 1 & 2 share this */
  1951. phy_type = e1000_phy_igp_2;
  1952. break;
  1953. case GG82563_E_PHY_ID:
  1954. phy_type = e1000_phy_gg82563;
  1955. break;
  1956. case IGP03E1000_E_PHY_ID:
  1957. phy_type = e1000_phy_igp_3;
  1958. break;
  1959. case IFE_E_PHY_ID:
  1960. case IFE_PLUS_E_PHY_ID:
  1961. case IFE_C_E_PHY_ID:
  1962. phy_type = e1000_phy_ife;
  1963. break;
  1964. case BME1000_E_PHY_ID:
  1965. case BME1000_E_PHY_ID_R2:
  1966. phy_type = e1000_phy_bm;
  1967. break;
  1968. case I82578_E_PHY_ID:
  1969. phy_type = e1000_phy_82578;
  1970. break;
  1971. case I82577_E_PHY_ID:
  1972. phy_type = e1000_phy_82577;
  1973. break;
  1974. case I82579_E_PHY_ID:
  1975. phy_type = e1000_phy_82579;
  1976. break;
  1977. case I217_E_PHY_ID:
  1978. phy_type = e1000_phy_i217;
  1979. break;
  1980. default:
  1981. phy_type = e1000_phy_unknown;
  1982. break;
  1983. }
  1984. return phy_type;
  1985. }
  1986. /**
  1987. * e1000e_determine_phy_address - Determines PHY address.
  1988. * @hw: pointer to the HW structure
  1989. *
  1990. * This uses a trial and error method to loop through possible PHY
  1991. * addresses. It tests each by reading the PHY ID registers and
  1992. * checking for a match.
  1993. **/
  1994. s32 e1000e_determine_phy_address(struct e1000_hw *hw)
  1995. {
  1996. u32 phy_addr = 0;
  1997. u32 i;
  1998. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1999. hw->phy.id = phy_type;
  2000. for (phy_addr = 0; phy_addr < E1000_MAX_PHY_ADDR; phy_addr++) {
  2001. hw->phy.addr = phy_addr;
  2002. i = 0;
  2003. do {
  2004. e1000e_get_phy_id(hw);
  2005. phy_type = e1000e_get_phy_type_from_id(hw->phy.id);
  2006. /* If phy_type is valid, break - we found our
  2007. * PHY address
  2008. */
  2009. if (phy_type != e1000_phy_unknown)
  2010. return 0;
  2011. usleep_range(1000, 2000);
  2012. i++;
  2013. } while (i < 10);
  2014. }
  2015. return -E1000_ERR_PHY_TYPE;
  2016. }
  2017. /**
  2018. * e1000_get_phy_addr_for_bm_page - Retrieve PHY page address
  2019. * @page: page to access
  2020. *
  2021. * Returns the phy address for the page requested.
  2022. **/
  2023. static u32 e1000_get_phy_addr_for_bm_page(u32 page, u32 reg)
  2024. {
  2025. u32 phy_addr = 2;
  2026. if ((page >= 768) || (page == 0 && reg == 25) || (reg == 31))
  2027. phy_addr = 1;
  2028. return phy_addr;
  2029. }
  2030. /**
  2031. * e1000e_write_phy_reg_bm - Write BM PHY register
  2032. * @hw: pointer to the HW structure
  2033. * @offset: register offset to write to
  2034. * @data: data to write at register offset
  2035. *
  2036. * Acquires semaphore, if necessary, then writes the data to PHY register
  2037. * at the offset. Release any acquired semaphores before exiting.
  2038. **/
  2039. s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data)
  2040. {
  2041. s32 ret_val;
  2042. u32 page = offset >> IGP_PAGE_SHIFT;
  2043. ret_val = hw->phy.ops.acquire(hw);
  2044. if (ret_val)
  2045. return ret_val;
  2046. /* Page 800 works differently than the rest so it has its own func */
  2047. if (page == BM_WUC_PAGE) {
  2048. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2049. false, false);
  2050. goto release;
  2051. }
  2052. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2053. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2054. u32 page_shift, page_select;
  2055. /* Page select is register 31 for phy address 1 and 22 for
  2056. * phy address 2 and 3. Page select is shifted only for
  2057. * phy address 1.
  2058. */
  2059. if (hw->phy.addr == 1) {
  2060. page_shift = IGP_PAGE_SHIFT;
  2061. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2062. } else {
  2063. page_shift = 0;
  2064. page_select = BM_PHY_PAGE_SELECT;
  2065. }
  2066. /* Page is shifted left, PHY expects (page x 32) */
  2067. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2068. (page << page_shift));
  2069. if (ret_val)
  2070. goto release;
  2071. }
  2072. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2073. data);
  2074. release:
  2075. hw->phy.ops.release(hw);
  2076. return ret_val;
  2077. }
  2078. /**
  2079. * e1000e_read_phy_reg_bm - Read BM PHY register
  2080. * @hw: pointer to the HW structure
  2081. * @offset: register offset to be read
  2082. * @data: pointer to the read data
  2083. *
  2084. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2085. * and storing the retrieved information in data. Release any acquired
  2086. * semaphores before exiting.
  2087. **/
  2088. s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data)
  2089. {
  2090. s32 ret_val;
  2091. u32 page = offset >> IGP_PAGE_SHIFT;
  2092. ret_val = hw->phy.ops.acquire(hw);
  2093. if (ret_val)
  2094. return ret_val;
  2095. /* Page 800 works differently than the rest so it has its own func */
  2096. if (page == BM_WUC_PAGE) {
  2097. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2098. true, false);
  2099. goto release;
  2100. }
  2101. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2102. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2103. u32 page_shift, page_select;
  2104. /* Page select is register 31 for phy address 1 and 22 for
  2105. * phy address 2 and 3. Page select is shifted only for
  2106. * phy address 1.
  2107. */
  2108. if (hw->phy.addr == 1) {
  2109. page_shift = IGP_PAGE_SHIFT;
  2110. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2111. } else {
  2112. page_shift = 0;
  2113. page_select = BM_PHY_PAGE_SELECT;
  2114. }
  2115. /* Page is shifted left, PHY expects (page x 32) */
  2116. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2117. (page << page_shift));
  2118. if (ret_val)
  2119. goto release;
  2120. }
  2121. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2122. data);
  2123. release:
  2124. hw->phy.ops.release(hw);
  2125. return ret_val;
  2126. }
  2127. /**
  2128. * e1000e_read_phy_reg_bm2 - Read BM PHY register
  2129. * @hw: pointer to the HW structure
  2130. * @offset: register offset to be read
  2131. * @data: pointer to the read data
  2132. *
  2133. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2134. * and storing the retrieved information in data. Release any acquired
  2135. * semaphores before exiting.
  2136. **/
  2137. s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data)
  2138. {
  2139. s32 ret_val;
  2140. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2141. ret_val = hw->phy.ops.acquire(hw);
  2142. if (ret_val)
  2143. return ret_val;
  2144. /* Page 800 works differently than the rest so it has its own func */
  2145. if (page == BM_WUC_PAGE) {
  2146. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2147. true, false);
  2148. goto release;
  2149. }
  2150. hw->phy.addr = 1;
  2151. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2152. /* Page is shifted left, PHY expects (page x 32) */
  2153. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2154. page);
  2155. if (ret_val)
  2156. goto release;
  2157. }
  2158. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2159. data);
  2160. release:
  2161. hw->phy.ops.release(hw);
  2162. return ret_val;
  2163. }
  2164. /**
  2165. * e1000e_write_phy_reg_bm2 - Write BM PHY register
  2166. * @hw: pointer to the HW structure
  2167. * @offset: register offset to write to
  2168. * @data: data to write at register offset
  2169. *
  2170. * Acquires semaphore, if necessary, then writes the data to PHY register
  2171. * at the offset. Release any acquired semaphores before exiting.
  2172. **/
  2173. s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data)
  2174. {
  2175. s32 ret_val;
  2176. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2177. ret_val = hw->phy.ops.acquire(hw);
  2178. if (ret_val)
  2179. return ret_val;
  2180. /* Page 800 works differently than the rest so it has its own func */
  2181. if (page == BM_WUC_PAGE) {
  2182. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2183. false, false);
  2184. goto release;
  2185. }
  2186. hw->phy.addr = 1;
  2187. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2188. /* Page is shifted left, PHY expects (page x 32) */
  2189. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2190. page);
  2191. if (ret_val)
  2192. goto release;
  2193. }
  2194. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2195. data);
  2196. release:
  2197. hw->phy.ops.release(hw);
  2198. return ret_val;
  2199. }
  2200. /**
  2201. * e1000_enable_phy_wakeup_reg_access_bm - enable access to BM wakeup registers
  2202. * @hw: pointer to the HW structure
  2203. * @phy_reg: pointer to store original contents of BM_WUC_ENABLE_REG
  2204. *
  2205. * Assumes semaphore already acquired and phy_reg points to a valid memory
  2206. * address to store contents of the BM_WUC_ENABLE_REG register.
  2207. **/
  2208. s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2209. {
  2210. s32 ret_val;
  2211. u16 temp;
  2212. /* All page select, port ctrl and wakeup registers use phy address 1 */
  2213. hw->phy.addr = 1;
  2214. /* Select Port Control Registers page */
  2215. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2216. if (ret_val) {
  2217. e_dbg("Could not set Port Control page\n");
  2218. return ret_val;
  2219. }
  2220. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, phy_reg);
  2221. if (ret_val) {
  2222. e_dbg("Could not read PHY register %d.%d\n",
  2223. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2224. return ret_val;
  2225. }
  2226. /* Enable both PHY wakeup mode and Wakeup register page writes.
  2227. * Prevent a power state change by disabling ME and Host PHY wakeup.
  2228. */
  2229. temp = *phy_reg;
  2230. temp |= BM_WUC_ENABLE_BIT;
  2231. temp &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
  2232. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, temp);
  2233. if (ret_val) {
  2234. e_dbg("Could not write PHY register %d.%d\n",
  2235. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2236. return ret_val;
  2237. }
  2238. /* Select Host Wakeup Registers page - caller now able to write
  2239. * registers on the Wakeup registers page
  2240. */
  2241. return e1000_set_page_igp(hw, (BM_WUC_PAGE << IGP_PAGE_SHIFT));
  2242. }
  2243. /**
  2244. * e1000_disable_phy_wakeup_reg_access_bm - disable access to BM wakeup regs
  2245. * @hw: pointer to the HW structure
  2246. * @phy_reg: pointer to original contents of BM_WUC_ENABLE_REG
  2247. *
  2248. * Restore BM_WUC_ENABLE_REG to its original value.
  2249. *
  2250. * Assumes semaphore already acquired and *phy_reg is the contents of the
  2251. * BM_WUC_ENABLE_REG before register(s) on BM_WUC_PAGE were accessed by
  2252. * caller.
  2253. **/
  2254. s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2255. {
  2256. s32 ret_val;
  2257. /* Select Port Control Registers page */
  2258. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2259. if (ret_val) {
  2260. e_dbg("Could not set Port Control page\n");
  2261. return ret_val;
  2262. }
  2263. /* Restore 769.17 to its original value */
  2264. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, *phy_reg);
  2265. if (ret_val)
  2266. e_dbg("Could not restore PHY register %d.%d\n",
  2267. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2268. return ret_val;
  2269. }
  2270. /**
  2271. * e1000_access_phy_wakeup_reg_bm - Read/write BM PHY wakeup register
  2272. * @hw: pointer to the HW structure
  2273. * @offset: register offset to be read or written
  2274. * @data: pointer to the data to read or write
  2275. * @read: determines if operation is read or write
  2276. * @page_set: BM_WUC_PAGE already set and access enabled
  2277. *
  2278. * Read the PHY register at offset and store the retrieved information in
  2279. * data, or write data to PHY register at offset. Note the procedure to
  2280. * access the PHY wakeup registers is different than reading the other PHY
  2281. * registers. It works as such:
  2282. * 1) Set 769.17.2 (page 769, register 17, bit 2) = 1
  2283. * 2) Set page to 800 for host (801 if we were manageability)
  2284. * 3) Write the address using the address opcode (0x11)
  2285. * 4) Read or write the data using the data opcode (0x12)
  2286. * 5) Restore 769.17.2 to its original value
  2287. *
  2288. * Steps 1 and 2 are done by e1000_enable_phy_wakeup_reg_access_bm() and
  2289. * step 5 is done by e1000_disable_phy_wakeup_reg_access_bm().
  2290. *
  2291. * Assumes semaphore is already acquired. When page_set==true, assumes
  2292. * the PHY page is set to BM_WUC_PAGE (i.e. a function in the call stack
  2293. * is responsible for calls to e1000_[enable|disable]_phy_wakeup_reg_bm()).
  2294. **/
  2295. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  2296. u16 *data, bool read, bool page_set)
  2297. {
  2298. s32 ret_val;
  2299. u16 reg = BM_PHY_REG_NUM(offset);
  2300. u16 page = BM_PHY_REG_PAGE(offset);
  2301. u16 phy_reg = 0;
  2302. /* Gig must be disabled for MDIO accesses to Host Wakeup reg page */
  2303. if ((hw->mac.type == e1000_pchlan) &&
  2304. (!(er32(PHY_CTRL) & E1000_PHY_CTRL_GBE_DISABLE)))
  2305. e_dbg("Attempting to access page %d while gig enabled.\n",
  2306. page);
  2307. if (!page_set) {
  2308. /* Enable access to PHY wakeup registers */
  2309. ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2310. if (ret_val) {
  2311. e_dbg("Could not enable PHY wakeup reg access\n");
  2312. return ret_val;
  2313. }
  2314. }
  2315. e_dbg("Accessing PHY page %d reg 0x%x\n", page, reg);
  2316. /* Write the Wakeup register page offset value using opcode 0x11 */
  2317. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ADDRESS_OPCODE, reg);
  2318. if (ret_val) {
  2319. e_dbg("Could not write address opcode to page %d\n", page);
  2320. return ret_val;
  2321. }
  2322. if (read) {
  2323. /* Read the Wakeup register page value using opcode 0x12 */
  2324. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2325. data);
  2326. } else {
  2327. /* Write the Wakeup register page value using opcode 0x12 */
  2328. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2329. *data);
  2330. }
  2331. if (ret_val) {
  2332. e_dbg("Could not access PHY reg %d.%d\n", page, reg);
  2333. return ret_val;
  2334. }
  2335. if (!page_set)
  2336. ret_val = e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2337. return ret_val;
  2338. }
  2339. /**
  2340. * e1000_power_up_phy_copper - Restore copper link in case of PHY power down
  2341. * @hw: pointer to the HW structure
  2342. *
  2343. * In the case of a PHY power down to save power, or to turn off link during a
  2344. * driver unload, or wake on lan is not enabled, restore the link to previous
  2345. * settings.
  2346. **/
  2347. void e1000_power_up_phy_copper(struct e1000_hw *hw)
  2348. {
  2349. u16 mii_reg = 0;
  2350. /* The PHY will retain its settings across a power down/up cycle */
  2351. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2352. mii_reg &= ~BMCR_PDOWN;
  2353. e1e_wphy(hw, MII_BMCR, mii_reg);
  2354. }
  2355. /**
  2356. * e1000_power_down_phy_copper - Restore copper link in case of PHY power down
  2357. * @hw: pointer to the HW structure
  2358. *
  2359. * In the case of a PHY power down to save power, or to turn off link during a
  2360. * driver unload, or wake on lan is not enabled, restore the link to previous
  2361. * settings.
  2362. **/
  2363. void e1000_power_down_phy_copper(struct e1000_hw *hw)
  2364. {
  2365. u16 mii_reg = 0;
  2366. /* The PHY will retain its settings across a power down/up cycle */
  2367. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2368. mii_reg |= BMCR_PDOWN;
  2369. e1e_wphy(hw, MII_BMCR, mii_reg);
  2370. usleep_range(1000, 2000);
  2371. }
  2372. /**
  2373. * __e1000_read_phy_reg_hv - Read HV PHY register
  2374. * @hw: pointer to the HW structure
  2375. * @offset: register offset to be read
  2376. * @data: pointer to the read data
  2377. * @locked: semaphore has already been acquired or not
  2378. *
  2379. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2380. * and stores the retrieved information in data. Release any acquired
  2381. * semaphore before exiting.
  2382. **/
  2383. static s32 __e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data,
  2384. bool locked, bool page_set)
  2385. {
  2386. s32 ret_val;
  2387. u16 page = BM_PHY_REG_PAGE(offset);
  2388. u16 reg = BM_PHY_REG_NUM(offset);
  2389. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2390. if (!locked) {
  2391. ret_val = hw->phy.ops.acquire(hw);
  2392. if (ret_val)
  2393. return ret_val;
  2394. }
  2395. /* Page 800 works differently than the rest so it has its own func */
  2396. if (page == BM_WUC_PAGE) {
  2397. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2398. true, page_set);
  2399. goto out;
  2400. }
  2401. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2402. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2403. data, true);
  2404. goto out;
  2405. }
  2406. if (!page_set) {
  2407. if (page == HV_INTC_FC_PAGE_START)
  2408. page = 0;
  2409. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2410. /* Page is shifted left, PHY expects (page x 32) */
  2411. ret_val = e1000_set_page_igp(hw,
  2412. (page << IGP_PAGE_SHIFT));
  2413. hw->phy.addr = phy_addr;
  2414. if (ret_val)
  2415. goto out;
  2416. }
  2417. }
  2418. e_dbg("reading PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2419. page << IGP_PAGE_SHIFT, reg);
  2420. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
  2421. data);
  2422. out:
  2423. if (!locked)
  2424. hw->phy.ops.release(hw);
  2425. return ret_val;
  2426. }
  2427. /**
  2428. * e1000_read_phy_reg_hv - Read HV PHY register
  2429. * @hw: pointer to the HW structure
  2430. * @offset: register offset to be read
  2431. * @data: pointer to the read data
  2432. *
  2433. * Acquires semaphore then reads the PHY register at offset and stores
  2434. * the retrieved information in data. Release the acquired semaphore
  2435. * before exiting.
  2436. **/
  2437. s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2438. {
  2439. return __e1000_read_phy_reg_hv(hw, offset, data, false, false);
  2440. }
  2441. /**
  2442. * e1000_read_phy_reg_hv_locked - Read HV PHY register
  2443. * @hw: pointer to the HW structure
  2444. * @offset: register offset to be read
  2445. * @data: pointer to the read data
  2446. *
  2447. * Reads the PHY register at offset and stores the retrieved information
  2448. * in data. Assumes semaphore already acquired.
  2449. **/
  2450. s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  2451. {
  2452. return __e1000_read_phy_reg_hv(hw, offset, data, true, false);
  2453. }
  2454. /**
  2455. * e1000_read_phy_reg_page_hv - Read HV PHY register
  2456. * @hw: pointer to the HW structure
  2457. * @offset: register offset to write to
  2458. * @data: data to write at register offset
  2459. *
  2460. * Reads the PHY register at offset and stores the retrieved information
  2461. * in data. Assumes semaphore already acquired and page already set.
  2462. **/
  2463. s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2464. {
  2465. return __e1000_read_phy_reg_hv(hw, offset, data, true, true);
  2466. }
  2467. /**
  2468. * __e1000_write_phy_reg_hv - Write HV PHY register
  2469. * @hw: pointer to the HW structure
  2470. * @offset: register offset to write to
  2471. * @data: data to write at register offset
  2472. * @locked: semaphore has already been acquired or not
  2473. *
  2474. * Acquires semaphore, if necessary, then writes the data to PHY register
  2475. * at the offset. Release any acquired semaphores before exiting.
  2476. **/
  2477. static s32 __e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data,
  2478. bool locked, bool page_set)
  2479. {
  2480. s32 ret_val;
  2481. u16 page = BM_PHY_REG_PAGE(offset);
  2482. u16 reg = BM_PHY_REG_NUM(offset);
  2483. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2484. if (!locked) {
  2485. ret_val = hw->phy.ops.acquire(hw);
  2486. if (ret_val)
  2487. return ret_val;
  2488. }
  2489. /* Page 800 works differently than the rest so it has its own func */
  2490. if (page == BM_WUC_PAGE) {
  2491. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2492. false, page_set);
  2493. goto out;
  2494. }
  2495. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2496. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2497. &data, false);
  2498. goto out;
  2499. }
  2500. if (!page_set) {
  2501. if (page == HV_INTC_FC_PAGE_START)
  2502. page = 0;
  2503. /* Workaround MDIO accesses being disabled after entering IEEE
  2504. * Power Down (when bit 11 of the PHY Control register is set)
  2505. */
  2506. if ((hw->phy.type == e1000_phy_82578) &&
  2507. (hw->phy.revision >= 1) &&
  2508. (hw->phy.addr == 2) &&
  2509. !(MAX_PHY_REG_ADDRESS & reg) && (data & (1 << 11))) {
  2510. u16 data2 = 0x7EFF;
  2511. ret_val = e1000_access_phy_debug_regs_hv(hw,
  2512. (1 << 6) | 0x3,
  2513. &data2, false);
  2514. if (ret_val)
  2515. goto out;
  2516. }
  2517. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2518. /* Page is shifted left, PHY expects (page x 32) */
  2519. ret_val = e1000_set_page_igp(hw,
  2520. (page << IGP_PAGE_SHIFT));
  2521. hw->phy.addr = phy_addr;
  2522. if (ret_val)
  2523. goto out;
  2524. }
  2525. }
  2526. e_dbg("writing PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2527. page << IGP_PAGE_SHIFT, reg);
  2528. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
  2529. data);
  2530. out:
  2531. if (!locked)
  2532. hw->phy.ops.release(hw);
  2533. return ret_val;
  2534. }
  2535. /**
  2536. * e1000_write_phy_reg_hv - Write HV PHY register
  2537. * @hw: pointer to the HW structure
  2538. * @offset: register offset to write to
  2539. * @data: data to write at register offset
  2540. *
  2541. * Acquires semaphore then writes the data to PHY register at the offset.
  2542. * Release the acquired semaphores before exiting.
  2543. **/
  2544. s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2545. {
  2546. return __e1000_write_phy_reg_hv(hw, offset, data, false, false);
  2547. }
  2548. /**
  2549. * e1000_write_phy_reg_hv_locked - Write HV PHY register
  2550. * @hw: pointer to the HW structure
  2551. * @offset: register offset to write to
  2552. * @data: data to write at register offset
  2553. *
  2554. * Writes the data to PHY register at the offset. Assumes semaphore
  2555. * already acquired.
  2556. **/
  2557. s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 data)
  2558. {
  2559. return __e1000_write_phy_reg_hv(hw, offset, data, true, false);
  2560. }
  2561. /**
  2562. * e1000_write_phy_reg_page_hv - Write HV PHY register
  2563. * @hw: pointer to the HW structure
  2564. * @offset: register offset to write to
  2565. * @data: data to write at register offset
  2566. *
  2567. * Writes the data to PHY register at the offset. Assumes semaphore
  2568. * already acquired and page already set.
  2569. **/
  2570. s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2571. {
  2572. return __e1000_write_phy_reg_hv(hw, offset, data, true, true);
  2573. }
  2574. /**
  2575. * e1000_get_phy_addr_for_hv_page - Get PHY address based on page
  2576. * @page: page to be accessed
  2577. **/
  2578. static u32 e1000_get_phy_addr_for_hv_page(u32 page)
  2579. {
  2580. u32 phy_addr = 2;
  2581. if (page >= HV_INTC_FC_PAGE_START)
  2582. phy_addr = 1;
  2583. return phy_addr;
  2584. }
  2585. /**
  2586. * e1000_access_phy_debug_regs_hv - Read HV PHY vendor specific high registers
  2587. * @hw: pointer to the HW structure
  2588. * @offset: register offset to be read or written
  2589. * @data: pointer to the data to be read or written
  2590. * @read: determines if operation is read or write
  2591. *
  2592. * Reads the PHY register at offset and stores the retreived information
  2593. * in data. Assumes semaphore already acquired. Note that the procedure
  2594. * to access these regs uses the address port and data port to read/write.
  2595. * These accesses done with PHY address 2 and without using pages.
  2596. **/
  2597. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  2598. u16 *data, bool read)
  2599. {
  2600. s32 ret_val;
  2601. u32 addr_reg;
  2602. u32 data_reg;
  2603. /* This takes care of the difference with desktop vs mobile phy */
  2604. addr_reg = (hw->phy.type == e1000_phy_82578) ?
  2605. I82578_ADDR_REG : I82577_ADDR_REG;
  2606. data_reg = addr_reg + 1;
  2607. /* All operations in this function are phy address 2 */
  2608. hw->phy.addr = 2;
  2609. /* masking with 0x3F to remove the page from offset */
  2610. ret_val = e1000e_write_phy_reg_mdic(hw, addr_reg, (u16)offset & 0x3F);
  2611. if (ret_val) {
  2612. e_dbg("Could not write the Address Offset port register\n");
  2613. return ret_val;
  2614. }
  2615. /* Read or write the data value next */
  2616. if (read)
  2617. ret_val = e1000e_read_phy_reg_mdic(hw, data_reg, data);
  2618. else
  2619. ret_val = e1000e_write_phy_reg_mdic(hw, data_reg, *data);
  2620. if (ret_val)
  2621. e_dbg("Could not access the Data port register\n");
  2622. return ret_val;
  2623. }
  2624. /**
  2625. * e1000_link_stall_workaround_hv - Si workaround
  2626. * @hw: pointer to the HW structure
  2627. *
  2628. * This function works around a Si bug where the link partner can get
  2629. * a link up indication before the PHY does. If small packets are sent
  2630. * by the link partner they can be placed in the packet buffer without
  2631. * being properly accounted for by the PHY and will stall preventing
  2632. * further packets from being received. The workaround is to clear the
  2633. * packet buffer after the PHY detects link up.
  2634. **/
  2635. s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw)
  2636. {
  2637. s32 ret_val = 0;
  2638. u16 data;
  2639. if (hw->phy.type != e1000_phy_82578)
  2640. return 0;
  2641. /* Do not apply workaround if in PHY loopback bit 14 set */
  2642. e1e_rphy(hw, MII_BMCR, &data);
  2643. if (data & BMCR_LOOPBACK)
  2644. return 0;
  2645. /* check if link is up and at 1Gbps */
  2646. ret_val = e1e_rphy(hw, BM_CS_STATUS, &data);
  2647. if (ret_val)
  2648. return ret_val;
  2649. data &= BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2650. BM_CS_STATUS_SPEED_MASK;
  2651. if (data != (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2652. BM_CS_STATUS_SPEED_1000))
  2653. return 0;
  2654. msleep(200);
  2655. /* flush the packets in the fifo buffer */
  2656. ret_val = e1e_wphy(hw, HV_MUX_DATA_CTRL,
  2657. (HV_MUX_DATA_CTRL_GEN_TO_MAC |
  2658. HV_MUX_DATA_CTRL_FORCE_SPEED));
  2659. if (ret_val)
  2660. return ret_val;
  2661. return e1e_wphy(hw, HV_MUX_DATA_CTRL, HV_MUX_DATA_CTRL_GEN_TO_MAC);
  2662. }
  2663. /**
  2664. * e1000_check_polarity_82577 - Checks the polarity.
  2665. * @hw: pointer to the HW structure
  2666. *
  2667. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  2668. *
  2669. * Polarity is determined based on the PHY specific status register.
  2670. **/
  2671. s32 e1000_check_polarity_82577(struct e1000_hw *hw)
  2672. {
  2673. struct e1000_phy_info *phy = &hw->phy;
  2674. s32 ret_val;
  2675. u16 data;
  2676. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2677. if (!ret_val)
  2678. phy->cable_polarity = (data & I82577_PHY_STATUS2_REV_POLARITY)
  2679. ? e1000_rev_polarity_reversed
  2680. : e1000_rev_polarity_normal;
  2681. return ret_val;
  2682. }
  2683. /**
  2684. * e1000_phy_force_speed_duplex_82577 - Force speed/duplex for I82577 PHY
  2685. * @hw: pointer to the HW structure
  2686. *
  2687. * Calls the PHY setup function to force speed and duplex.
  2688. **/
  2689. s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw)
  2690. {
  2691. struct e1000_phy_info *phy = &hw->phy;
  2692. s32 ret_val;
  2693. u16 phy_data;
  2694. bool link;
  2695. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  2696. if (ret_val)
  2697. return ret_val;
  2698. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  2699. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  2700. if (ret_val)
  2701. return ret_val;
  2702. udelay(1);
  2703. if (phy->autoneg_wait_to_complete) {
  2704. e_dbg("Waiting for forced speed/duplex link on 82577 phy\n");
  2705. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2706. 100000, &link);
  2707. if (ret_val)
  2708. return ret_val;
  2709. if (!link)
  2710. e_dbg("Link taking longer than expected.\n");
  2711. /* Try once more */
  2712. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2713. 100000, &link);
  2714. }
  2715. return ret_val;
  2716. }
  2717. /**
  2718. * e1000_get_phy_info_82577 - Retrieve I82577 PHY information
  2719. * @hw: pointer to the HW structure
  2720. *
  2721. * Read PHY status to determine if link is up. If link is up, then
  2722. * set/determine 10base-T extended distance and polarity correction. Read
  2723. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  2724. * determine on the cable length, local and remote receiver.
  2725. **/
  2726. s32 e1000_get_phy_info_82577(struct e1000_hw *hw)
  2727. {
  2728. struct e1000_phy_info *phy = &hw->phy;
  2729. s32 ret_val;
  2730. u16 data;
  2731. bool link;
  2732. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  2733. if (ret_val)
  2734. return ret_val;
  2735. if (!link) {
  2736. e_dbg("Phy info is only valid if link is up\n");
  2737. return -E1000_ERR_CONFIG;
  2738. }
  2739. phy->polarity_correction = true;
  2740. ret_val = e1000_check_polarity_82577(hw);
  2741. if (ret_val)
  2742. return ret_val;
  2743. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2744. if (ret_val)
  2745. return ret_val;
  2746. phy->is_mdix = !!(data & I82577_PHY_STATUS2_MDIX);
  2747. if ((data & I82577_PHY_STATUS2_SPEED_MASK) ==
  2748. I82577_PHY_STATUS2_SPEED_1000MBPS) {
  2749. ret_val = hw->phy.ops.get_cable_length(hw);
  2750. if (ret_val)
  2751. return ret_val;
  2752. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  2753. if (ret_val)
  2754. return ret_val;
  2755. phy->local_rx = (data & LPA_1000LOCALRXOK)
  2756. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2757. phy->remote_rx = (data & LPA_1000REMRXOK)
  2758. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2759. } else {
  2760. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  2761. phy->local_rx = e1000_1000t_rx_status_undefined;
  2762. phy->remote_rx = e1000_1000t_rx_status_undefined;
  2763. }
  2764. return 0;
  2765. }
  2766. /**
  2767. * e1000_get_cable_length_82577 - Determine cable length for 82577 PHY
  2768. * @hw: pointer to the HW structure
  2769. *
  2770. * Reads the diagnostic status register and verifies result is valid before
  2771. * placing it in the phy_cable_length field.
  2772. **/
  2773. s32 e1000_get_cable_length_82577(struct e1000_hw *hw)
  2774. {
  2775. struct e1000_phy_info *phy = &hw->phy;
  2776. s32 ret_val;
  2777. u16 phy_data, length;
  2778. ret_val = e1e_rphy(hw, I82577_PHY_DIAG_STATUS, &phy_data);
  2779. if (ret_val)
  2780. return ret_val;
  2781. length = (phy_data & I82577_DSTATUS_CABLE_LENGTH) >>
  2782. I82577_DSTATUS_CABLE_LENGTH_SHIFT;
  2783. if (length == E1000_CABLE_LENGTH_UNDEFINED)
  2784. return -E1000_ERR_PHY;
  2785. phy->cable_length = length;
  2786. return 0;
  2787. }