omapdss.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. /*
  2. * Copyright (C) 2008 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __OMAP_OMAPDSS_H
  18. #define __OMAP_OMAPDSS_H
  19. #include <linux/list.h>
  20. #include <linux/kobject.h>
  21. #include <linux/device.h>
  22. #define DISPC_IRQ_FRAMEDONE (1 << 0)
  23. #define DISPC_IRQ_VSYNC (1 << 1)
  24. #define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
  25. #define DISPC_IRQ_EVSYNC_ODD (1 << 3)
  26. #define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
  27. #define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
  28. #define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
  29. #define DISPC_IRQ_GFX_END_WIN (1 << 7)
  30. #define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
  31. #define DISPC_IRQ_OCP_ERR (1 << 9)
  32. #define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
  33. #define DISPC_IRQ_VID1_END_WIN (1 << 11)
  34. #define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
  35. #define DISPC_IRQ_VID2_END_WIN (1 << 13)
  36. #define DISPC_IRQ_SYNC_LOST (1 << 14)
  37. #define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
  38. #define DISPC_IRQ_WAKEUP (1 << 16)
  39. #define DISPC_IRQ_SYNC_LOST2 (1 << 17)
  40. #define DISPC_IRQ_VSYNC2 (1 << 18)
  41. #define DISPC_IRQ_VID3_END_WIN (1 << 19)
  42. #define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
  43. #define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
  44. #define DISPC_IRQ_FRAMEDONE2 (1 << 22)
  45. #define DISPC_IRQ_FRAMEDONEWB (1 << 23)
  46. #define DISPC_IRQ_FRAMEDONETV (1 << 24)
  47. #define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
  48. #define DISPC_IRQ_FRAMEDONE3 (1 << 26)
  49. #define DISPC_IRQ_VSYNC3 (1 << 27)
  50. #define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 28)
  51. #define DISPC_IRQ_SYNC_LOST3 (1 << 29)
  52. struct omap_dss_device;
  53. struct omap_overlay_manager;
  54. struct snd_aes_iec958;
  55. struct snd_cea_861_aud_if;
  56. enum omap_display_type {
  57. OMAP_DISPLAY_TYPE_NONE = 0,
  58. OMAP_DISPLAY_TYPE_DPI = 1 << 0,
  59. OMAP_DISPLAY_TYPE_DBI = 1 << 1,
  60. OMAP_DISPLAY_TYPE_SDI = 1 << 2,
  61. OMAP_DISPLAY_TYPE_DSI = 1 << 3,
  62. OMAP_DISPLAY_TYPE_VENC = 1 << 4,
  63. OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
  64. };
  65. enum omap_plane {
  66. OMAP_DSS_GFX = 0,
  67. OMAP_DSS_VIDEO1 = 1,
  68. OMAP_DSS_VIDEO2 = 2,
  69. OMAP_DSS_VIDEO3 = 3,
  70. };
  71. enum omap_channel {
  72. OMAP_DSS_CHANNEL_LCD = 0,
  73. OMAP_DSS_CHANNEL_DIGIT = 1,
  74. OMAP_DSS_CHANNEL_LCD2 = 2,
  75. OMAP_DSS_CHANNEL_LCD3 = 3,
  76. };
  77. enum omap_color_mode {
  78. OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
  79. OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
  80. OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
  81. OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
  82. OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
  83. OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
  84. OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
  85. OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
  86. OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
  87. OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
  88. OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
  89. OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
  90. OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
  91. OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
  92. OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
  93. OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
  94. OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
  95. OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
  96. OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
  97. };
  98. enum omap_dss_load_mode {
  99. OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
  100. OMAP_DSS_LOAD_CLUT_ONLY = 1,
  101. OMAP_DSS_LOAD_FRAME_ONLY = 2,
  102. OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
  103. };
  104. enum omap_dss_trans_key_type {
  105. OMAP_DSS_COLOR_KEY_GFX_DST = 0,
  106. OMAP_DSS_COLOR_KEY_VID_SRC = 1,
  107. };
  108. enum omap_rfbi_te_mode {
  109. OMAP_DSS_RFBI_TE_MODE_1 = 1,
  110. OMAP_DSS_RFBI_TE_MODE_2 = 2,
  111. };
  112. enum omap_dss_signal_level {
  113. OMAPDSS_SIG_ACTIVE_HIGH = 0,
  114. OMAPDSS_SIG_ACTIVE_LOW = 1,
  115. };
  116. enum omap_dss_signal_edge {
  117. OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
  118. OMAPDSS_DRIVE_SIG_RISING_EDGE,
  119. OMAPDSS_DRIVE_SIG_FALLING_EDGE,
  120. };
  121. enum omap_dss_venc_type {
  122. OMAP_DSS_VENC_TYPE_COMPOSITE,
  123. OMAP_DSS_VENC_TYPE_SVIDEO,
  124. };
  125. enum omap_dss_dsi_pixel_format {
  126. OMAP_DSS_DSI_FMT_RGB888,
  127. OMAP_DSS_DSI_FMT_RGB666,
  128. OMAP_DSS_DSI_FMT_RGB666_PACKED,
  129. OMAP_DSS_DSI_FMT_RGB565,
  130. };
  131. enum omap_dss_dsi_mode {
  132. OMAP_DSS_DSI_CMD_MODE = 0,
  133. OMAP_DSS_DSI_VIDEO_MODE,
  134. };
  135. enum omap_display_caps {
  136. OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
  137. OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
  138. };
  139. enum omap_dss_display_state {
  140. OMAP_DSS_DISPLAY_DISABLED = 0,
  141. OMAP_DSS_DISPLAY_ACTIVE,
  142. OMAP_DSS_DISPLAY_SUSPENDED,
  143. };
  144. enum omap_dss_audio_state {
  145. OMAP_DSS_AUDIO_DISABLED = 0,
  146. OMAP_DSS_AUDIO_ENABLED,
  147. OMAP_DSS_AUDIO_CONFIGURED,
  148. OMAP_DSS_AUDIO_PLAYING,
  149. };
  150. enum omap_dss_rotation_type {
  151. OMAP_DSS_ROT_DMA = 1 << 0,
  152. OMAP_DSS_ROT_VRFB = 1 << 1,
  153. OMAP_DSS_ROT_TILER = 1 << 2,
  154. };
  155. /* clockwise rotation angle */
  156. enum omap_dss_rotation_angle {
  157. OMAP_DSS_ROT_0 = 0,
  158. OMAP_DSS_ROT_90 = 1,
  159. OMAP_DSS_ROT_180 = 2,
  160. OMAP_DSS_ROT_270 = 3,
  161. };
  162. enum omap_overlay_caps {
  163. OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
  164. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
  165. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
  166. OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
  167. };
  168. enum omap_overlay_manager_caps {
  169. OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
  170. };
  171. enum omap_dss_clk_source {
  172. OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
  173. * OMAP4: DSS_FCLK */
  174. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
  175. * OMAP4: PLL1_CLK1 */
  176. OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
  177. * OMAP4: PLL1_CLK2 */
  178. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
  179. OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
  180. };
  181. enum omap_hdmi_flags {
  182. OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
  183. };
  184. /* RFBI */
  185. struct rfbi_timings {
  186. int cs_on_time;
  187. int cs_off_time;
  188. int we_on_time;
  189. int we_off_time;
  190. int re_on_time;
  191. int re_off_time;
  192. int we_cycle_time;
  193. int re_cycle_time;
  194. int cs_pulse_width;
  195. int access_time;
  196. int clk_div;
  197. u32 tim[5]; /* set by rfbi_convert_timings() */
  198. int converted;
  199. };
  200. void omap_rfbi_write_command(const void *buf, u32 len);
  201. void omap_rfbi_read_data(void *buf, u32 len);
  202. void omap_rfbi_write_data(const void *buf, u32 len);
  203. void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
  204. u16 x, u16 y,
  205. u16 w, u16 h);
  206. int omap_rfbi_enable_te(bool enable, unsigned line);
  207. int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
  208. unsigned hs_pulse_time, unsigned vs_pulse_time,
  209. int hs_pol_inv, int vs_pol_inv, int extif_div);
  210. void rfbi_bus_lock(void);
  211. void rfbi_bus_unlock(void);
  212. /* DSI */
  213. struct omap_dss_dsi_videomode_data {
  214. /* DSI video mode blanking data */
  215. /* Unit: byte clock cycles */
  216. u16 hsa;
  217. u16 hfp;
  218. u16 hbp;
  219. /* Unit: line clocks */
  220. u16 vsa;
  221. u16 vfp;
  222. u16 vbp;
  223. /* DSI blanking modes */
  224. int blanking_mode;
  225. int hsa_blanking_mode;
  226. int hbp_blanking_mode;
  227. int hfp_blanking_mode;
  228. /* Video port sync events */
  229. bool vp_vsync_end;
  230. bool vp_hsync_end;
  231. bool ddr_clk_always_on;
  232. int window_sync;
  233. };
  234. void dsi_bus_lock(struct omap_dss_device *dssdev);
  235. void dsi_bus_unlock(struct omap_dss_device *dssdev);
  236. int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  237. int len);
  238. int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
  239. int len);
  240. int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
  241. int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
  242. int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  243. u8 param);
  244. int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
  245. u8 param);
  246. int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
  247. u8 param1, u8 param2);
  248. int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
  249. u8 *data, int len);
  250. int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
  251. u8 *data, int len);
  252. int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
  253. u8 *buf, int buflen);
  254. int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
  255. int buflen);
  256. int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
  257. u8 *buf, int buflen);
  258. int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
  259. u8 param1, u8 param2, u8 *buf, int buflen);
  260. int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
  261. u16 len);
  262. int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
  263. int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
  264. int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
  265. void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
  266. /* Board specific data */
  267. struct omap_dss_board_info {
  268. int (*get_context_loss_count)(struct device *dev);
  269. int num_devices;
  270. struct omap_dss_device **devices;
  271. struct omap_dss_device *default_device;
  272. int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
  273. void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
  274. int (*set_min_bus_tput)(struct device *dev, unsigned long r);
  275. };
  276. /* Init with the board info */
  277. extern int omap_display_init(struct omap_dss_board_info *board_data);
  278. /* HDMI mux init*/
  279. extern int omap_hdmi_init(enum omap_hdmi_flags flags);
  280. struct omap_video_timings {
  281. /* Unit: pixels */
  282. u16 x_res;
  283. /* Unit: pixels */
  284. u16 y_res;
  285. /* Unit: KHz */
  286. u32 pixel_clock;
  287. /* Unit: pixel clocks */
  288. u16 hsw; /* Horizontal synchronization pulse width */
  289. /* Unit: pixel clocks */
  290. u16 hfp; /* Horizontal front porch */
  291. /* Unit: pixel clocks */
  292. u16 hbp; /* Horizontal back porch */
  293. /* Unit: line clocks */
  294. u16 vsw; /* Vertical synchronization pulse width */
  295. /* Unit: line clocks */
  296. u16 vfp; /* Vertical front porch */
  297. /* Unit: line clocks */
  298. u16 vbp; /* Vertical back porch */
  299. /* Vsync logic level */
  300. enum omap_dss_signal_level vsync_level;
  301. /* Hsync logic level */
  302. enum omap_dss_signal_level hsync_level;
  303. /* Interlaced or Progressive timings */
  304. bool interlace;
  305. /* Pixel clock edge to drive LCD data */
  306. enum omap_dss_signal_edge data_pclk_edge;
  307. /* Data enable logic level */
  308. enum omap_dss_signal_level de_level;
  309. /* Pixel clock edges to drive HSYNC and VSYNC signals */
  310. enum omap_dss_signal_edge sync_pclk_edge;
  311. };
  312. #ifdef CONFIG_OMAP2_DSS_VENC
  313. /* Hardcoded timings for tv modes. Venc only uses these to
  314. * identify the mode, and does not actually use the configs
  315. * itself. However, the configs should be something that
  316. * a normal monitor can also show */
  317. extern const struct omap_video_timings omap_dss_pal_timings;
  318. extern const struct omap_video_timings omap_dss_ntsc_timings;
  319. #endif
  320. struct omap_dss_cpr_coefs {
  321. s16 rr, rg, rb;
  322. s16 gr, gg, gb;
  323. s16 br, bg, bb;
  324. };
  325. struct omap_overlay_info {
  326. u32 paddr;
  327. u32 p_uv_addr; /* for NV12 format */
  328. u16 screen_width;
  329. u16 width;
  330. u16 height;
  331. enum omap_color_mode color_mode;
  332. u8 rotation;
  333. enum omap_dss_rotation_type rotation_type;
  334. bool mirror;
  335. u16 pos_x;
  336. u16 pos_y;
  337. u16 out_width; /* if 0, out_width == width */
  338. u16 out_height; /* if 0, out_height == height */
  339. u8 global_alpha;
  340. u8 pre_mult_alpha;
  341. u8 zorder;
  342. };
  343. struct omap_overlay {
  344. struct kobject kobj;
  345. struct list_head list;
  346. /* static fields */
  347. const char *name;
  348. enum omap_plane id;
  349. enum omap_color_mode supported_modes;
  350. enum omap_overlay_caps caps;
  351. /* dynamic fields */
  352. struct omap_overlay_manager *manager;
  353. /*
  354. * The following functions do not block:
  355. *
  356. * is_enabled
  357. * set_overlay_info
  358. * get_overlay_info
  359. *
  360. * The rest of the functions may block and cannot be called from
  361. * interrupt context
  362. */
  363. int (*enable)(struct omap_overlay *ovl);
  364. int (*disable)(struct omap_overlay *ovl);
  365. bool (*is_enabled)(struct omap_overlay *ovl);
  366. int (*set_manager)(struct omap_overlay *ovl,
  367. struct omap_overlay_manager *mgr);
  368. int (*unset_manager)(struct omap_overlay *ovl);
  369. int (*set_overlay_info)(struct omap_overlay *ovl,
  370. struct omap_overlay_info *info);
  371. void (*get_overlay_info)(struct omap_overlay *ovl,
  372. struct omap_overlay_info *info);
  373. int (*wait_for_go)(struct omap_overlay *ovl);
  374. };
  375. struct omap_overlay_manager_info {
  376. u32 default_color;
  377. enum omap_dss_trans_key_type trans_key_type;
  378. u32 trans_key;
  379. bool trans_enabled;
  380. bool partial_alpha_enabled;
  381. bool cpr_enable;
  382. struct omap_dss_cpr_coefs cpr_coefs;
  383. };
  384. struct omap_overlay_manager {
  385. struct kobject kobj;
  386. /* static fields */
  387. const char *name;
  388. enum omap_channel id;
  389. enum omap_overlay_manager_caps caps;
  390. struct list_head overlays;
  391. enum omap_display_type supported_displays;
  392. /* dynamic fields */
  393. struct omap_dss_device *device;
  394. /*
  395. * The following functions do not block:
  396. *
  397. * set_manager_info
  398. * get_manager_info
  399. * apply
  400. *
  401. * The rest of the functions may block and cannot be called from
  402. * interrupt context
  403. */
  404. int (*set_device)(struct omap_overlay_manager *mgr,
  405. struct omap_dss_device *dssdev);
  406. int (*unset_device)(struct omap_overlay_manager *mgr);
  407. int (*set_manager_info)(struct omap_overlay_manager *mgr,
  408. struct omap_overlay_manager_info *info);
  409. void (*get_manager_info)(struct omap_overlay_manager *mgr,
  410. struct omap_overlay_manager_info *info);
  411. int (*apply)(struct omap_overlay_manager *mgr);
  412. int (*wait_for_go)(struct omap_overlay_manager *mgr);
  413. int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
  414. };
  415. /* 22 pins means 1 clk lane and 10 data lanes */
  416. #define OMAP_DSS_MAX_DSI_PINS 22
  417. struct omap_dsi_pin_config {
  418. int num_pins;
  419. /*
  420. * pin numbers in the following order:
  421. * clk+, clk-
  422. * data1+, data1-
  423. * data2+, data2-
  424. * ...
  425. */
  426. int pins[OMAP_DSS_MAX_DSI_PINS];
  427. };
  428. struct omap_dss_device {
  429. struct device dev;
  430. enum omap_display_type type;
  431. enum omap_channel channel;
  432. union {
  433. struct {
  434. u8 data_lines;
  435. } dpi;
  436. struct {
  437. u8 channel;
  438. u8 data_lines;
  439. } rfbi;
  440. struct {
  441. u8 datapairs;
  442. } sdi;
  443. struct {
  444. int module;
  445. bool ext_te;
  446. u8 ext_te_gpio;
  447. } dsi;
  448. struct {
  449. enum omap_dss_venc_type type;
  450. bool invert_polarity;
  451. } venc;
  452. } phy;
  453. struct {
  454. struct {
  455. struct {
  456. u16 lck_div;
  457. u16 pck_div;
  458. enum omap_dss_clk_source lcd_clk_src;
  459. } channel;
  460. enum omap_dss_clk_source dispc_fclk_src;
  461. } dispc;
  462. struct {
  463. /* regn is one greater than TRM's REGN value */
  464. u16 regn;
  465. u16 regm;
  466. u16 regm_dispc;
  467. u16 regm_dsi;
  468. u16 lp_clk_div;
  469. enum omap_dss_clk_source dsi_fclk_src;
  470. } dsi;
  471. struct {
  472. /* regn is one greater than TRM's REGN value */
  473. u16 regn;
  474. u16 regm2;
  475. } hdmi;
  476. } clocks;
  477. struct {
  478. struct omap_video_timings timings;
  479. int acbi; /* ac-bias pin transitions per interrupt */
  480. /* Unit: line clocks */
  481. int acb; /* ac-bias pin frequency */
  482. enum omap_dss_dsi_pixel_format dsi_pix_fmt;
  483. enum omap_dss_dsi_mode dsi_mode;
  484. struct omap_dss_dsi_videomode_data dsi_vm_data;
  485. } panel;
  486. struct {
  487. u8 pixel_size;
  488. struct rfbi_timings rfbi_timings;
  489. } ctrl;
  490. int reset_gpio;
  491. int max_backlight_level;
  492. const char *name;
  493. /* used to match device to driver */
  494. const char *driver_name;
  495. void *data;
  496. struct omap_dss_driver *driver;
  497. /* helper variable for driver suspend/resume */
  498. bool activate_after_resume;
  499. enum omap_display_caps caps;
  500. struct omap_overlay_manager *manager;
  501. enum omap_dss_display_state state;
  502. enum omap_dss_audio_state audio_state;
  503. /* platform specific */
  504. int (*platform_enable)(struct omap_dss_device *dssdev);
  505. void (*platform_disable)(struct omap_dss_device *dssdev);
  506. int (*set_backlight)(struct omap_dss_device *dssdev, int level);
  507. int (*get_backlight)(struct omap_dss_device *dssdev);
  508. };
  509. struct omap_dss_hdmi_data
  510. {
  511. int hpd_gpio;
  512. };
  513. struct omap_dss_audio {
  514. struct snd_aes_iec958 *iec;
  515. struct snd_cea_861_aud_if *cea;
  516. };
  517. struct omap_dss_driver {
  518. struct device_driver driver;
  519. int (*probe)(struct omap_dss_device *);
  520. void (*remove)(struct omap_dss_device *);
  521. int (*enable)(struct omap_dss_device *display);
  522. void (*disable)(struct omap_dss_device *display);
  523. int (*suspend)(struct omap_dss_device *display);
  524. int (*resume)(struct omap_dss_device *display);
  525. int (*run_test)(struct omap_dss_device *display, int test);
  526. int (*update)(struct omap_dss_device *dssdev,
  527. u16 x, u16 y, u16 w, u16 h);
  528. int (*sync)(struct omap_dss_device *dssdev);
  529. int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
  530. int (*get_te)(struct omap_dss_device *dssdev);
  531. u8 (*get_rotate)(struct omap_dss_device *dssdev);
  532. int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
  533. bool (*get_mirror)(struct omap_dss_device *dssdev);
  534. int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
  535. int (*memory_read)(struct omap_dss_device *dssdev,
  536. void *buf, size_t size,
  537. u16 x, u16 y, u16 w, u16 h);
  538. void (*get_resolution)(struct omap_dss_device *dssdev,
  539. u16 *xres, u16 *yres);
  540. void (*get_dimensions)(struct omap_dss_device *dssdev,
  541. u32 *width, u32 *height);
  542. int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
  543. int (*check_timings)(struct omap_dss_device *dssdev,
  544. struct omap_video_timings *timings);
  545. void (*set_timings)(struct omap_dss_device *dssdev,
  546. struct omap_video_timings *timings);
  547. void (*get_timings)(struct omap_dss_device *dssdev,
  548. struct omap_video_timings *timings);
  549. int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
  550. u32 (*get_wss)(struct omap_dss_device *dssdev);
  551. int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
  552. bool (*detect)(struct omap_dss_device *dssdev);
  553. /*
  554. * For display drivers that support audio. This encompasses
  555. * HDMI and DisplayPort at the moment.
  556. */
  557. /*
  558. * Note: These functions might sleep. Do not call while
  559. * holding a spinlock/readlock.
  560. */
  561. int (*audio_enable)(struct omap_dss_device *dssdev);
  562. void (*audio_disable)(struct omap_dss_device *dssdev);
  563. bool (*audio_supported)(struct omap_dss_device *dssdev);
  564. int (*audio_config)(struct omap_dss_device *dssdev,
  565. struct omap_dss_audio *audio);
  566. /* Note: These functions may not sleep */
  567. int (*audio_start)(struct omap_dss_device *dssdev);
  568. void (*audio_stop)(struct omap_dss_device *dssdev);
  569. };
  570. int omap_dss_register_driver(struct omap_dss_driver *);
  571. void omap_dss_unregister_driver(struct omap_dss_driver *);
  572. void omap_dss_get_device(struct omap_dss_device *dssdev);
  573. void omap_dss_put_device(struct omap_dss_device *dssdev);
  574. #define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
  575. struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
  576. struct omap_dss_device *omap_dss_find_device(void *data,
  577. int (*match)(struct omap_dss_device *dssdev, void *data));
  578. int omap_dss_start_device(struct omap_dss_device *dssdev);
  579. void omap_dss_stop_device(struct omap_dss_device *dssdev);
  580. int omap_dss_get_num_overlay_managers(void);
  581. struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
  582. int omap_dss_get_num_overlays(void);
  583. struct omap_overlay *omap_dss_get_overlay(int num);
  584. void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
  585. u16 *xres, u16 *yres);
  586. int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
  587. void omapdss_default_get_timings(struct omap_dss_device *dssdev,
  588. struct omap_video_timings *timings);
  589. typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
  590. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  591. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
  592. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
  593. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  594. unsigned long timeout);
  595. #define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
  596. #define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
  597. void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
  598. bool enable);
  599. int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
  600. int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
  601. void (*callback)(int, void *), void *data);
  602. int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
  603. int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
  604. void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
  605. int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
  606. const struct omap_dsi_pin_config *pin_cfg);
  607. int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
  608. void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
  609. bool disconnect_lanes, bool enter_ulps);
  610. int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
  611. void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
  612. void dpi_set_timings(struct omap_dss_device *dssdev,
  613. struct omap_video_timings *timings);
  614. int dpi_check_timings(struct omap_dss_device *dssdev,
  615. struct omap_video_timings *timings);
  616. int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
  617. void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
  618. int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
  619. void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
  620. int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
  621. u16 *x, u16 *y, u16 *w, u16 *h);
  622. int omap_rfbi_update(struct omap_dss_device *dssdev,
  623. u16 x, u16 y, u16 w, u16 h,
  624. void (*callback)(void *), void *data);
  625. int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
  626. int data_lines);
  627. #endif