pci.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  35. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  36. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  37. { PCI_VDEVICE(ATHEROS, 0x0037) }, /* PCI-E AR1111/AR9485 */
  38. { 0 }
  39. };
  40. /* return bus cachesize in 4B word units */
  41. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  42. {
  43. struct ath_softc *sc = (struct ath_softc *) common->priv;
  44. u8 u8tmp;
  45. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  46. *csz = (int)u8tmp;
  47. /*
  48. * This check was put in to avoid "unpleasant" consequences if
  49. * the bootrom has not fully initialized all PCI devices.
  50. * Sometimes the cache line size register is not set
  51. */
  52. if (*csz == 0)
  53. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  54. }
  55. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  56. {
  57. struct ath_softc *sc = (struct ath_softc *) common->priv;
  58. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  59. if (pdata) {
  60. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  61. ath_err(common,
  62. "%s: eeprom read failed, offset %08x is out of range\n",
  63. __func__, off);
  64. }
  65. *data = pdata->eeprom_data[off];
  66. } else {
  67. struct ath_hw *ah = (struct ath_hw *) common->ah;
  68. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  69. (off << AR5416_EEPROM_S));
  70. if (!ath9k_hw_wait(ah,
  71. AR_EEPROM_STATUS_DATA,
  72. AR_EEPROM_STATUS_DATA_BUSY |
  73. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  74. AH_WAIT_TIMEOUT)) {
  75. return false;
  76. }
  77. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  78. AR_EEPROM_STATUS_DATA_VAL);
  79. }
  80. return true;
  81. }
  82. static void ath_pci_extn_synch_enable(struct ath_common *common)
  83. {
  84. struct ath_softc *sc = (struct ath_softc *) common->priv;
  85. struct pci_dev *pdev = to_pci_dev(sc->dev);
  86. u8 lnkctl;
  87. pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
  88. lnkctl |= PCI_EXP_LNKCTL_ES;
  89. pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
  90. }
  91. /* Need to be called after we discover btcoex capabilities */
  92. static void ath_pci_aspm_init(struct ath_common *common)
  93. {
  94. struct ath_softc *sc = (struct ath_softc *) common->priv;
  95. struct ath_hw *ah = sc->sc_ah;
  96. struct pci_dev *pdev = to_pci_dev(sc->dev);
  97. struct pci_dev *parent;
  98. int pos;
  99. u8 aspm;
  100. if (!ah->is_pciexpress)
  101. return;
  102. pos = pci_pcie_cap(pdev);
  103. if (!pos)
  104. return;
  105. parent = pdev->bus->self;
  106. if (!parent)
  107. return;
  108. if (ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) {
  109. /* Bluetooth coexistance requires disabling ASPM. */
  110. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
  111. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  112. pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
  113. /*
  114. * Both upstream and downstream PCIe components should
  115. * have the same ASPM settings.
  116. */
  117. pos = pci_pcie_cap(parent);
  118. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  119. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  120. pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
  121. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  122. return;
  123. }
  124. pos = pci_pcie_cap(parent);
  125. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  126. if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
  127. ah->aspm_enabled = true;
  128. /* Initialize PCIe PM and SERDES registers. */
  129. ath9k_hw_configpcipowersave(ah, false);
  130. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  131. }
  132. }
  133. static const struct ath_bus_ops ath_pci_bus_ops = {
  134. .ath_bus_type = ATH_PCI,
  135. .read_cachesize = ath_pci_read_cachesize,
  136. .eeprom_read = ath_pci_eeprom_read,
  137. .extn_synch_en = ath_pci_extn_synch_enable,
  138. .aspm_init = ath_pci_aspm_init,
  139. };
  140. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  141. {
  142. void __iomem *mem;
  143. struct ath_softc *sc;
  144. struct ieee80211_hw *hw;
  145. u8 csz;
  146. u32 val;
  147. int ret = 0;
  148. char hw_name[64];
  149. if (pci_enable_device(pdev))
  150. return -EIO;
  151. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  152. if (ret) {
  153. pr_err("32-bit DMA not available\n");
  154. goto err_dma;
  155. }
  156. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  157. if (ret) {
  158. pr_err("32-bit DMA consistent DMA enable failed\n");
  159. goto err_dma;
  160. }
  161. /*
  162. * Cache line size is used to size and align various
  163. * structures used to communicate with the hardware.
  164. */
  165. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  166. if (csz == 0) {
  167. /*
  168. * Linux 2.4.18 (at least) writes the cache line size
  169. * register as a 16-bit wide register which is wrong.
  170. * We must have this setup properly for rx buffer
  171. * DMA to work so force a reasonable value here if it
  172. * comes up zero.
  173. */
  174. csz = L1_CACHE_BYTES / sizeof(u32);
  175. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  176. }
  177. /*
  178. * The default setting of latency timer yields poor results,
  179. * set it to the value used by other systems. It may be worth
  180. * tweaking this setting more.
  181. */
  182. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  183. pci_set_master(pdev);
  184. /*
  185. * Disable the RETRY_TIMEOUT register (0x41) to keep
  186. * PCI Tx retries from interfering with C3 CPU state.
  187. */
  188. pci_read_config_dword(pdev, 0x40, &val);
  189. if ((val & 0x0000ff00) != 0)
  190. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  191. ret = pci_request_region(pdev, 0, "ath9k");
  192. if (ret) {
  193. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  194. ret = -ENODEV;
  195. goto err_region;
  196. }
  197. mem = pci_iomap(pdev, 0, 0);
  198. if (!mem) {
  199. pr_err("PCI memory map error\n") ;
  200. ret = -EIO;
  201. goto err_iomap;
  202. }
  203. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  204. if (!hw) {
  205. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  206. ret = -ENOMEM;
  207. goto err_alloc_hw;
  208. }
  209. SET_IEEE80211_DEV(hw, &pdev->dev);
  210. pci_set_drvdata(pdev, hw);
  211. sc = hw->priv;
  212. sc->hw = hw;
  213. sc->dev = &pdev->dev;
  214. sc->mem = mem;
  215. /* Will be cleared in ath9k_start() */
  216. set_bit(SC_OP_INVALID, &sc->sc_flags);
  217. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  218. if (ret) {
  219. dev_err(&pdev->dev, "request_irq failed\n");
  220. goto err_irq;
  221. }
  222. sc->irq = pdev->irq;
  223. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  224. if (ret) {
  225. dev_err(&pdev->dev, "Failed to initialize device\n");
  226. goto err_init;
  227. }
  228. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  229. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  230. hw_name, (unsigned long)mem, pdev->irq);
  231. return 0;
  232. err_init:
  233. free_irq(sc->irq, sc);
  234. err_irq:
  235. ieee80211_free_hw(hw);
  236. err_alloc_hw:
  237. pci_iounmap(pdev, mem);
  238. err_iomap:
  239. pci_release_region(pdev, 0);
  240. err_region:
  241. /* Nothing */
  242. err_dma:
  243. pci_disable_device(pdev);
  244. return ret;
  245. }
  246. static void ath_pci_remove(struct pci_dev *pdev)
  247. {
  248. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  249. struct ath_softc *sc = hw->priv;
  250. void __iomem *mem = sc->mem;
  251. if (!is_ath9k_unloaded)
  252. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  253. ath9k_deinit_device(sc);
  254. free_irq(sc->irq, sc);
  255. ieee80211_free_hw(sc->hw);
  256. pci_iounmap(pdev, mem);
  257. pci_disable_device(pdev);
  258. pci_release_region(pdev, 0);
  259. }
  260. #ifdef CONFIG_PM
  261. static int ath_pci_suspend(struct device *device)
  262. {
  263. struct pci_dev *pdev = to_pci_dev(device);
  264. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  265. struct ath_softc *sc = hw->priv;
  266. if (sc->wow_enabled)
  267. return 0;
  268. /* The device has to be moved to FULLSLEEP forcibly.
  269. * Otherwise the chip never moved to full sleep,
  270. * when no interface is up.
  271. */
  272. ath9k_hw_disable(sc->sc_ah);
  273. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  274. return 0;
  275. }
  276. static int ath_pci_resume(struct device *device)
  277. {
  278. struct pci_dev *pdev = to_pci_dev(device);
  279. u32 val;
  280. /*
  281. * Suspend/Resume resets the PCI configuration space, so we have to
  282. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  283. * PCI Tx retries from interfering with C3 CPU state
  284. */
  285. pci_read_config_dword(pdev, 0x40, &val);
  286. if ((val & 0x0000ff00) != 0)
  287. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  288. return 0;
  289. }
  290. static const struct dev_pm_ops ath9k_pm_ops = {
  291. .suspend = ath_pci_suspend,
  292. .resume = ath_pci_resume,
  293. .freeze = ath_pci_suspend,
  294. .thaw = ath_pci_resume,
  295. .poweroff = ath_pci_suspend,
  296. .restore = ath_pci_resume,
  297. };
  298. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  299. #else /* !CONFIG_PM */
  300. #define ATH9K_PM_OPS NULL
  301. #endif /* !CONFIG_PM */
  302. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  303. static struct pci_driver ath_pci_driver = {
  304. .name = "ath9k",
  305. .id_table = ath_pci_id_table,
  306. .probe = ath_pci_probe,
  307. .remove = ath_pci_remove,
  308. .driver.pm = ATH9K_PM_OPS,
  309. };
  310. int ath_pci_init(void)
  311. {
  312. return pci_register_driver(&ath_pci_driver);
  313. }
  314. void ath_pci_exit(void)
  315. {
  316. pci_unregister_driver(&ath_pci_driver);
  317. }