main.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = 10;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 9<="
  78. " log_num_mgm_entry_size <= 12."
  79. " Not in use with device managed"
  80. " flow steering");
  81. #define MLX4_VF (1 << 0)
  82. #define HCA_GLOBAL_CAP_MASK 0
  83. #define PF_CONTEXT_BEHAVIOUR_MASK 0
  84. static char mlx4_version[] __devinitdata =
  85. DRV_NAME ": Mellanox ConnectX core driver v"
  86. DRV_VERSION " (" DRV_RELDATE ")\n";
  87. static struct mlx4_profile default_profile = {
  88. .num_qp = 1 << 18,
  89. .num_srq = 1 << 16,
  90. .rdmarc_per_qp = 1 << 4,
  91. .num_cq = 1 << 16,
  92. .num_mcg = 1 << 13,
  93. .num_mpt = 1 << 19,
  94. .num_mtt = 1 << 20, /* It is really num mtt segements */
  95. };
  96. static int log_num_mac = 7;
  97. module_param_named(log_num_mac, log_num_mac, int, 0444);
  98. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  99. static int log_num_vlan;
  100. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  101. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  102. /* Log2 max number of VLANs per ETH port (0-7) */
  103. #define MLX4_LOG_NUM_VLANS 7
  104. static bool use_prio;
  105. module_param_named(use_prio, use_prio, bool, 0444);
  106. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  107. "(0/1, default 0)");
  108. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  109. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  110. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  111. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  112. static int arr_argc = 2;
  113. module_param_array(port_type_array, int, &arr_argc, 0444);
  114. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  115. "1 for IB, 2 for Ethernet");
  116. struct mlx4_port_config {
  117. struct list_head list;
  118. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  119. struct pci_dev *pdev;
  120. };
  121. int mlx4_check_port_params(struct mlx4_dev *dev,
  122. enum mlx4_port_type *port_type)
  123. {
  124. int i;
  125. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  126. if (port_type[i] != port_type[i + 1]) {
  127. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  128. mlx4_err(dev, "Only same port types supported "
  129. "on this HCA, aborting.\n");
  130. return -EINVAL;
  131. }
  132. }
  133. }
  134. for (i = 0; i < dev->caps.num_ports; i++) {
  135. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  136. mlx4_err(dev, "Requested port type for port %d is not "
  137. "supported on this HCA\n", i + 1);
  138. return -EINVAL;
  139. }
  140. }
  141. return 0;
  142. }
  143. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  144. {
  145. int i;
  146. for (i = 1; i <= dev->caps.num_ports; ++i)
  147. dev->caps.port_mask[i] = dev->caps.port_type[i];
  148. }
  149. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  150. {
  151. int err;
  152. int i;
  153. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  154. if (err) {
  155. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  156. return err;
  157. }
  158. if (dev_cap->min_page_sz > PAGE_SIZE) {
  159. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  160. "kernel PAGE_SIZE of %ld, aborting.\n",
  161. dev_cap->min_page_sz, PAGE_SIZE);
  162. return -ENODEV;
  163. }
  164. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  165. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  166. "aborting.\n",
  167. dev_cap->num_ports, MLX4_MAX_PORTS);
  168. return -ENODEV;
  169. }
  170. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  171. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  172. "PCI resource 2 size of 0x%llx, aborting.\n",
  173. dev_cap->uar_size,
  174. (unsigned long long) pci_resource_len(dev->pdev, 2));
  175. return -ENODEV;
  176. }
  177. dev->caps.num_ports = dev_cap->num_ports;
  178. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  179. for (i = 1; i <= dev->caps.num_ports; ++i) {
  180. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  181. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  182. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  183. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  184. /* set gid and pkey table operating lengths by default
  185. * to non-sriov values */
  186. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  187. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  188. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  189. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  190. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  191. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  192. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  193. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  194. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  195. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  196. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  197. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  198. }
  199. dev->caps.uar_page_size = PAGE_SIZE;
  200. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  201. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  202. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  203. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  204. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  205. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  206. dev->caps.max_wqes = dev_cap->max_qp_sz;
  207. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  208. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  209. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  210. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  211. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  212. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  213. /*
  214. * Subtract 1 from the limit because we need to allocate a
  215. * spare CQE so the HCA HW can tell the difference between an
  216. * empty CQ and a full CQ.
  217. */
  218. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  219. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  220. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  221. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  222. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  223. /* The first 128 UARs are used for EQ doorbells */
  224. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  225. dev->caps.reserved_pds = dev_cap->reserved_pds;
  226. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  227. dev_cap->reserved_xrcds : 0;
  228. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  229. dev_cap->max_xrcds : 0;
  230. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  231. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  232. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  233. dev->caps.flags = dev_cap->flags;
  234. dev->caps.flags2 = dev_cap->flags2;
  235. dev->caps.bmme_flags = dev_cap->bmme_flags;
  236. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  237. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  238. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  239. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  240. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  241. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  242. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  243. dev->caps.fs_log_max_ucast_qp_range_size =
  244. dev_cap->fs_log_max_ucast_qp_range_size;
  245. } else {
  246. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  247. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) {
  248. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  249. } else {
  250. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  251. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  252. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  253. mlx4_warn(dev, "Must have UC_STEER and MC_STEER flags "
  254. "set to use B0 steering. Falling back to A0 steering mode.\n");
  255. }
  256. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  257. }
  258. mlx4_dbg(dev, "Steering mode is: %s\n",
  259. mlx4_steering_mode_str(dev->caps.steering_mode));
  260. /* Sense port always allowed on supported devices for ConnectX1 and 2 */
  261. if (dev->pdev->device != 0x1003)
  262. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  263. dev->caps.log_num_macs = log_num_mac;
  264. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  265. dev->caps.log_num_prios = use_prio ? 3 : 0;
  266. for (i = 1; i <= dev->caps.num_ports; ++i) {
  267. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  268. if (dev->caps.supported_type[i]) {
  269. /* if only ETH is supported - assign ETH */
  270. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  271. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  272. /* if only IB is supported, assign IB */
  273. else if (dev->caps.supported_type[i] ==
  274. MLX4_PORT_TYPE_IB)
  275. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  276. else {
  277. /* if IB and ETH are supported, we set the port
  278. * type according to user selection of port type;
  279. * if user selected none, take the FW hint */
  280. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  281. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  282. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  283. else
  284. dev->caps.port_type[i] = port_type_array[i - 1];
  285. }
  286. }
  287. /*
  288. * Link sensing is allowed on the port if 3 conditions are true:
  289. * 1. Both protocols are supported on the port.
  290. * 2. Different types are supported on the port
  291. * 3. FW declared that it supports link sensing
  292. */
  293. mlx4_priv(dev)->sense.sense_allowed[i] =
  294. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  295. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  296. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  297. /*
  298. * If "default_sense" bit is set, we move the port to "AUTO" mode
  299. * and perform sense_port FW command to try and set the correct
  300. * port type from beginning
  301. */
  302. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  303. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  304. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  305. mlx4_SENSE_PORT(dev, i, &sensed_port);
  306. if (sensed_port != MLX4_PORT_TYPE_NONE)
  307. dev->caps.port_type[i] = sensed_port;
  308. } else {
  309. dev->caps.possible_type[i] = dev->caps.port_type[i];
  310. }
  311. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  312. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  313. mlx4_warn(dev, "Requested number of MACs is too much "
  314. "for port %d, reducing to %d.\n",
  315. i, 1 << dev->caps.log_num_macs);
  316. }
  317. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  318. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  319. mlx4_warn(dev, "Requested number of VLANs is too much "
  320. "for port %d, reducing to %d.\n",
  321. i, 1 << dev->caps.log_num_vlans);
  322. }
  323. }
  324. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  325. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  326. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  327. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  328. (1 << dev->caps.log_num_macs) *
  329. (1 << dev->caps.log_num_vlans) *
  330. (1 << dev->caps.log_num_prios) *
  331. dev->caps.num_ports;
  332. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  333. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  334. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  335. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  336. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  337. return 0;
  338. }
  339. /*The function checks if there are live vf, return the num of them*/
  340. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  341. {
  342. struct mlx4_priv *priv = mlx4_priv(dev);
  343. struct mlx4_slave_state *s_state;
  344. int i;
  345. int ret = 0;
  346. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  347. s_state = &priv->mfunc.master.slave_state[i];
  348. if (s_state->active && s_state->last_cmd !=
  349. MLX4_COMM_CMD_RESET) {
  350. mlx4_warn(dev, "%s: slave: %d is still active\n",
  351. __func__, i);
  352. ret++;
  353. }
  354. }
  355. return ret;
  356. }
  357. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  358. {
  359. u32 qk = MLX4_RESERVED_QKEY_BASE;
  360. if (qpn >= dev->caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  361. qpn < dev->caps.sqp_start)
  362. return -EINVAL;
  363. if (qpn >= dev->caps.base_tunnel_sqpn)
  364. /* tunnel qp */
  365. qk += qpn - dev->caps.base_tunnel_sqpn;
  366. else
  367. qk += qpn - dev->caps.sqp_start;
  368. *qkey = qk;
  369. return 0;
  370. }
  371. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  372. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  373. {
  374. struct mlx4_priv *priv = mlx4_priv(dev);
  375. struct mlx4_slave_state *s_slave;
  376. if (!mlx4_is_master(dev))
  377. return 0;
  378. s_slave = &priv->mfunc.master.slave_state[slave];
  379. return !!s_slave->active;
  380. }
  381. EXPORT_SYMBOL(mlx4_is_slave_active);
  382. static int mlx4_slave_cap(struct mlx4_dev *dev)
  383. {
  384. int err;
  385. u32 page_size;
  386. struct mlx4_dev_cap dev_cap;
  387. struct mlx4_func_cap func_cap;
  388. struct mlx4_init_hca_param hca_param;
  389. int i;
  390. memset(&hca_param, 0, sizeof(hca_param));
  391. err = mlx4_QUERY_HCA(dev, &hca_param);
  392. if (err) {
  393. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  394. return err;
  395. }
  396. /*fail if the hca has an unknown capability */
  397. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  398. HCA_GLOBAL_CAP_MASK) {
  399. mlx4_err(dev, "Unknown hca global capabilities\n");
  400. return -ENOSYS;
  401. }
  402. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  403. memset(&dev_cap, 0, sizeof(dev_cap));
  404. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  405. err = mlx4_dev_cap(dev, &dev_cap);
  406. if (err) {
  407. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  408. return err;
  409. }
  410. err = mlx4_QUERY_FW(dev);
  411. if (err)
  412. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  413. page_size = ~dev->caps.page_size_cap + 1;
  414. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  415. if (page_size > PAGE_SIZE) {
  416. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  417. "kernel PAGE_SIZE of %ld, aborting.\n",
  418. page_size, PAGE_SIZE);
  419. return -ENODEV;
  420. }
  421. /* slave gets uar page size from QUERY_HCA fw command */
  422. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  423. /* TODO: relax this assumption */
  424. if (dev->caps.uar_page_size != PAGE_SIZE) {
  425. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  426. dev->caps.uar_page_size, PAGE_SIZE);
  427. return -ENODEV;
  428. }
  429. memset(&func_cap, 0, sizeof(func_cap));
  430. err = mlx4_QUERY_FUNC_CAP(dev, &func_cap);
  431. if (err) {
  432. mlx4_err(dev, "QUERY_FUNC_CAP command failed, aborting.\n");
  433. return err;
  434. }
  435. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  436. PF_CONTEXT_BEHAVIOUR_MASK) {
  437. mlx4_err(dev, "Unknown pf context behaviour\n");
  438. return -ENOSYS;
  439. }
  440. dev->caps.num_ports = func_cap.num_ports;
  441. dev->caps.num_qps = func_cap.qp_quota;
  442. dev->caps.num_srqs = func_cap.srq_quota;
  443. dev->caps.num_cqs = func_cap.cq_quota;
  444. dev->caps.num_eqs = func_cap.max_eq;
  445. dev->caps.reserved_eqs = func_cap.reserved_eq;
  446. dev->caps.num_mpts = func_cap.mpt_quota;
  447. dev->caps.num_mtts = func_cap.mtt_quota;
  448. dev->caps.num_pds = MLX4_NUM_PDS;
  449. dev->caps.num_mgms = 0;
  450. dev->caps.num_amgms = 0;
  451. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  452. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  453. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  454. return -ENODEV;
  455. }
  456. for (i = 1; i <= dev->caps.num_ports; ++i) {
  457. dev->caps.port_mask[i] = dev->caps.port_type[i];
  458. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  459. &dev->caps.gid_table_len[i],
  460. &dev->caps.pkey_table_len[i]))
  461. return -ENODEV;
  462. }
  463. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  464. dev->caps.reserved_uars) >
  465. pci_resource_len(dev->pdev, 2)) {
  466. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  467. "PCI resource 2 size of 0x%llx, aborting.\n",
  468. dev->caps.uar_page_size * dev->caps.num_uars,
  469. (unsigned long long) pci_resource_len(dev->pdev, 2));
  470. return -ENODEV;
  471. }
  472. return 0;
  473. }
  474. /*
  475. * Change the port configuration of the device.
  476. * Every user of this function must hold the port mutex.
  477. */
  478. int mlx4_change_port_types(struct mlx4_dev *dev,
  479. enum mlx4_port_type *port_types)
  480. {
  481. int err = 0;
  482. int change = 0;
  483. int port;
  484. for (port = 0; port < dev->caps.num_ports; port++) {
  485. /* Change the port type only if the new type is different
  486. * from the current, and not set to Auto */
  487. if (port_types[port] != dev->caps.port_type[port + 1])
  488. change = 1;
  489. }
  490. if (change) {
  491. mlx4_unregister_device(dev);
  492. for (port = 1; port <= dev->caps.num_ports; port++) {
  493. mlx4_CLOSE_PORT(dev, port);
  494. dev->caps.port_type[port] = port_types[port - 1];
  495. err = mlx4_SET_PORT(dev, port, -1);
  496. if (err) {
  497. mlx4_err(dev, "Failed to set port %d, "
  498. "aborting\n", port);
  499. goto out;
  500. }
  501. }
  502. mlx4_set_port_mask(dev);
  503. err = mlx4_register_device(dev);
  504. }
  505. out:
  506. return err;
  507. }
  508. static ssize_t show_port_type(struct device *dev,
  509. struct device_attribute *attr,
  510. char *buf)
  511. {
  512. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  513. port_attr);
  514. struct mlx4_dev *mdev = info->dev;
  515. char type[8];
  516. sprintf(type, "%s",
  517. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  518. "ib" : "eth");
  519. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  520. sprintf(buf, "auto (%s)\n", type);
  521. else
  522. sprintf(buf, "%s\n", type);
  523. return strlen(buf);
  524. }
  525. static ssize_t set_port_type(struct device *dev,
  526. struct device_attribute *attr,
  527. const char *buf, size_t count)
  528. {
  529. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  530. port_attr);
  531. struct mlx4_dev *mdev = info->dev;
  532. struct mlx4_priv *priv = mlx4_priv(mdev);
  533. enum mlx4_port_type types[MLX4_MAX_PORTS];
  534. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  535. int i;
  536. int err = 0;
  537. if (!strcmp(buf, "ib\n"))
  538. info->tmp_type = MLX4_PORT_TYPE_IB;
  539. else if (!strcmp(buf, "eth\n"))
  540. info->tmp_type = MLX4_PORT_TYPE_ETH;
  541. else if (!strcmp(buf, "auto\n"))
  542. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  543. else {
  544. mlx4_err(mdev, "%s is not supported port type\n", buf);
  545. return -EINVAL;
  546. }
  547. mlx4_stop_sense(mdev);
  548. mutex_lock(&priv->port_mutex);
  549. /* Possible type is always the one that was delivered */
  550. mdev->caps.possible_type[info->port] = info->tmp_type;
  551. for (i = 0; i < mdev->caps.num_ports; i++) {
  552. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  553. mdev->caps.possible_type[i+1];
  554. if (types[i] == MLX4_PORT_TYPE_AUTO)
  555. types[i] = mdev->caps.port_type[i+1];
  556. }
  557. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  558. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  559. for (i = 1; i <= mdev->caps.num_ports; i++) {
  560. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  561. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  562. err = -EINVAL;
  563. }
  564. }
  565. }
  566. if (err) {
  567. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  568. "Set only 'eth' or 'ib' for both ports "
  569. "(should be the same)\n");
  570. goto out;
  571. }
  572. mlx4_do_sense_ports(mdev, new_types, types);
  573. err = mlx4_check_port_params(mdev, new_types);
  574. if (err)
  575. goto out;
  576. /* We are about to apply the changes after the configuration
  577. * was verified, no need to remember the temporary types
  578. * any more */
  579. for (i = 0; i < mdev->caps.num_ports; i++)
  580. priv->port[i + 1].tmp_type = 0;
  581. err = mlx4_change_port_types(mdev, new_types);
  582. out:
  583. mlx4_start_sense(mdev);
  584. mutex_unlock(&priv->port_mutex);
  585. return err ? err : count;
  586. }
  587. enum ibta_mtu {
  588. IB_MTU_256 = 1,
  589. IB_MTU_512 = 2,
  590. IB_MTU_1024 = 3,
  591. IB_MTU_2048 = 4,
  592. IB_MTU_4096 = 5
  593. };
  594. static inline int int_to_ibta_mtu(int mtu)
  595. {
  596. switch (mtu) {
  597. case 256: return IB_MTU_256;
  598. case 512: return IB_MTU_512;
  599. case 1024: return IB_MTU_1024;
  600. case 2048: return IB_MTU_2048;
  601. case 4096: return IB_MTU_4096;
  602. default: return -1;
  603. }
  604. }
  605. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  606. {
  607. switch (mtu) {
  608. case IB_MTU_256: return 256;
  609. case IB_MTU_512: return 512;
  610. case IB_MTU_1024: return 1024;
  611. case IB_MTU_2048: return 2048;
  612. case IB_MTU_4096: return 4096;
  613. default: return -1;
  614. }
  615. }
  616. static ssize_t show_port_ib_mtu(struct device *dev,
  617. struct device_attribute *attr,
  618. char *buf)
  619. {
  620. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  621. port_mtu_attr);
  622. struct mlx4_dev *mdev = info->dev;
  623. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  624. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  625. sprintf(buf, "%d\n",
  626. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  627. return strlen(buf);
  628. }
  629. static ssize_t set_port_ib_mtu(struct device *dev,
  630. struct device_attribute *attr,
  631. const char *buf, size_t count)
  632. {
  633. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  634. port_mtu_attr);
  635. struct mlx4_dev *mdev = info->dev;
  636. struct mlx4_priv *priv = mlx4_priv(mdev);
  637. int err, port, mtu, ibta_mtu = -1;
  638. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  639. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  640. return -EINVAL;
  641. }
  642. err = sscanf(buf, "%d", &mtu);
  643. if (err > 0)
  644. ibta_mtu = int_to_ibta_mtu(mtu);
  645. if (err <= 0 || ibta_mtu < 0) {
  646. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  647. return -EINVAL;
  648. }
  649. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  650. mlx4_stop_sense(mdev);
  651. mutex_lock(&priv->port_mutex);
  652. mlx4_unregister_device(mdev);
  653. for (port = 1; port <= mdev->caps.num_ports; port++) {
  654. mlx4_CLOSE_PORT(mdev, port);
  655. err = mlx4_SET_PORT(mdev, port, -1);
  656. if (err) {
  657. mlx4_err(mdev, "Failed to set port %d, "
  658. "aborting\n", port);
  659. goto err_set_port;
  660. }
  661. }
  662. err = mlx4_register_device(mdev);
  663. err_set_port:
  664. mutex_unlock(&priv->port_mutex);
  665. mlx4_start_sense(mdev);
  666. return err ? err : count;
  667. }
  668. static int mlx4_load_fw(struct mlx4_dev *dev)
  669. {
  670. struct mlx4_priv *priv = mlx4_priv(dev);
  671. int err;
  672. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  673. GFP_HIGHUSER | __GFP_NOWARN, 0);
  674. if (!priv->fw.fw_icm) {
  675. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  676. return -ENOMEM;
  677. }
  678. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  679. if (err) {
  680. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  681. goto err_free;
  682. }
  683. err = mlx4_RUN_FW(dev);
  684. if (err) {
  685. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  686. goto err_unmap_fa;
  687. }
  688. return 0;
  689. err_unmap_fa:
  690. mlx4_UNMAP_FA(dev);
  691. err_free:
  692. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  693. return err;
  694. }
  695. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  696. int cmpt_entry_sz)
  697. {
  698. struct mlx4_priv *priv = mlx4_priv(dev);
  699. int err;
  700. int num_eqs;
  701. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  702. cmpt_base +
  703. ((u64) (MLX4_CMPT_TYPE_QP *
  704. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  705. cmpt_entry_sz, dev->caps.num_qps,
  706. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  707. 0, 0);
  708. if (err)
  709. goto err;
  710. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  711. cmpt_base +
  712. ((u64) (MLX4_CMPT_TYPE_SRQ *
  713. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  714. cmpt_entry_sz, dev->caps.num_srqs,
  715. dev->caps.reserved_srqs, 0, 0);
  716. if (err)
  717. goto err_qp;
  718. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  719. cmpt_base +
  720. ((u64) (MLX4_CMPT_TYPE_CQ *
  721. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  722. cmpt_entry_sz, dev->caps.num_cqs,
  723. dev->caps.reserved_cqs, 0, 0);
  724. if (err)
  725. goto err_srq;
  726. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  727. dev->caps.num_eqs;
  728. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  729. cmpt_base +
  730. ((u64) (MLX4_CMPT_TYPE_EQ *
  731. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  732. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  733. if (err)
  734. goto err_cq;
  735. return 0;
  736. err_cq:
  737. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  738. err_srq:
  739. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  740. err_qp:
  741. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  742. err:
  743. return err;
  744. }
  745. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  746. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  747. {
  748. struct mlx4_priv *priv = mlx4_priv(dev);
  749. u64 aux_pages;
  750. int num_eqs;
  751. int err;
  752. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  753. if (err) {
  754. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  755. return err;
  756. }
  757. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  758. (unsigned long long) icm_size >> 10,
  759. (unsigned long long) aux_pages << 2);
  760. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  761. GFP_HIGHUSER | __GFP_NOWARN, 0);
  762. if (!priv->fw.aux_icm) {
  763. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  764. return -ENOMEM;
  765. }
  766. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  767. if (err) {
  768. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  769. goto err_free_aux;
  770. }
  771. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  772. if (err) {
  773. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  774. goto err_unmap_aux;
  775. }
  776. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  777. dev->caps.num_eqs;
  778. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  779. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  780. num_eqs, num_eqs, 0, 0);
  781. if (err) {
  782. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  783. goto err_unmap_cmpt;
  784. }
  785. /*
  786. * Reserved MTT entries must be aligned up to a cacheline
  787. * boundary, since the FW will write to them, while the driver
  788. * writes to all other MTT entries. (The variable
  789. * dev->caps.mtt_entry_sz below is really the MTT segment
  790. * size, not the raw entry size)
  791. */
  792. dev->caps.reserved_mtts =
  793. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  794. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  795. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  796. init_hca->mtt_base,
  797. dev->caps.mtt_entry_sz,
  798. dev->caps.num_mtts,
  799. dev->caps.reserved_mtts, 1, 0);
  800. if (err) {
  801. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  802. goto err_unmap_eq;
  803. }
  804. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  805. init_hca->dmpt_base,
  806. dev_cap->dmpt_entry_sz,
  807. dev->caps.num_mpts,
  808. dev->caps.reserved_mrws, 1, 1);
  809. if (err) {
  810. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  811. goto err_unmap_mtt;
  812. }
  813. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  814. init_hca->qpc_base,
  815. dev_cap->qpc_entry_sz,
  816. dev->caps.num_qps,
  817. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  818. 0, 0);
  819. if (err) {
  820. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  821. goto err_unmap_dmpt;
  822. }
  823. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  824. init_hca->auxc_base,
  825. dev_cap->aux_entry_sz,
  826. dev->caps.num_qps,
  827. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  828. 0, 0);
  829. if (err) {
  830. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  831. goto err_unmap_qp;
  832. }
  833. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  834. init_hca->altc_base,
  835. dev_cap->altc_entry_sz,
  836. dev->caps.num_qps,
  837. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  838. 0, 0);
  839. if (err) {
  840. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  841. goto err_unmap_auxc;
  842. }
  843. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  844. init_hca->rdmarc_base,
  845. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  846. dev->caps.num_qps,
  847. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  848. 0, 0);
  849. if (err) {
  850. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  851. goto err_unmap_altc;
  852. }
  853. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  854. init_hca->cqc_base,
  855. dev_cap->cqc_entry_sz,
  856. dev->caps.num_cqs,
  857. dev->caps.reserved_cqs, 0, 0);
  858. if (err) {
  859. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  860. goto err_unmap_rdmarc;
  861. }
  862. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  863. init_hca->srqc_base,
  864. dev_cap->srq_entry_sz,
  865. dev->caps.num_srqs,
  866. dev->caps.reserved_srqs, 0, 0);
  867. if (err) {
  868. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  869. goto err_unmap_cq;
  870. }
  871. /*
  872. * For flow steering device managed mode it is required to use
  873. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  874. * required, but for simplicity just map the whole multicast
  875. * group table now. The table isn't very big and it's a lot
  876. * easier than trying to track ref counts.
  877. */
  878. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  879. init_hca->mc_base,
  880. mlx4_get_mgm_entry_size(dev),
  881. dev->caps.num_mgms + dev->caps.num_amgms,
  882. dev->caps.num_mgms + dev->caps.num_amgms,
  883. 0, 0);
  884. if (err) {
  885. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  886. goto err_unmap_srq;
  887. }
  888. return 0;
  889. err_unmap_srq:
  890. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  891. err_unmap_cq:
  892. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  893. err_unmap_rdmarc:
  894. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  895. err_unmap_altc:
  896. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  897. err_unmap_auxc:
  898. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  899. err_unmap_qp:
  900. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  901. err_unmap_dmpt:
  902. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  903. err_unmap_mtt:
  904. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  905. err_unmap_eq:
  906. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  907. err_unmap_cmpt:
  908. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  909. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  910. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  911. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  912. err_unmap_aux:
  913. mlx4_UNMAP_ICM_AUX(dev);
  914. err_free_aux:
  915. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  916. return err;
  917. }
  918. static void mlx4_free_icms(struct mlx4_dev *dev)
  919. {
  920. struct mlx4_priv *priv = mlx4_priv(dev);
  921. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  922. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  923. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  924. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  925. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  926. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  927. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  928. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  929. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  930. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  931. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  932. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  933. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  934. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  935. mlx4_UNMAP_ICM_AUX(dev);
  936. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  937. }
  938. static void mlx4_slave_exit(struct mlx4_dev *dev)
  939. {
  940. struct mlx4_priv *priv = mlx4_priv(dev);
  941. down(&priv->cmd.slave_sem);
  942. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  943. mlx4_warn(dev, "Failed to close slave function.\n");
  944. up(&priv->cmd.slave_sem);
  945. }
  946. static int map_bf_area(struct mlx4_dev *dev)
  947. {
  948. struct mlx4_priv *priv = mlx4_priv(dev);
  949. resource_size_t bf_start;
  950. resource_size_t bf_len;
  951. int err = 0;
  952. if (!dev->caps.bf_reg_size)
  953. return -ENXIO;
  954. bf_start = pci_resource_start(dev->pdev, 2) +
  955. (dev->caps.num_uars << PAGE_SHIFT);
  956. bf_len = pci_resource_len(dev->pdev, 2) -
  957. (dev->caps.num_uars << PAGE_SHIFT);
  958. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  959. if (!priv->bf_mapping)
  960. err = -ENOMEM;
  961. return err;
  962. }
  963. static void unmap_bf_area(struct mlx4_dev *dev)
  964. {
  965. if (mlx4_priv(dev)->bf_mapping)
  966. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  967. }
  968. static void mlx4_close_hca(struct mlx4_dev *dev)
  969. {
  970. unmap_bf_area(dev);
  971. if (mlx4_is_slave(dev))
  972. mlx4_slave_exit(dev);
  973. else {
  974. mlx4_CLOSE_HCA(dev, 0);
  975. mlx4_free_icms(dev);
  976. mlx4_UNMAP_FA(dev);
  977. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  978. }
  979. }
  980. static int mlx4_init_slave(struct mlx4_dev *dev)
  981. {
  982. struct mlx4_priv *priv = mlx4_priv(dev);
  983. u64 dma = (u64) priv->mfunc.vhcr_dma;
  984. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  985. int ret_from_reset = 0;
  986. u32 slave_read;
  987. u32 cmd_channel_ver;
  988. down(&priv->cmd.slave_sem);
  989. priv->cmd.max_cmds = 1;
  990. mlx4_warn(dev, "Sending reset\n");
  991. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  992. MLX4_COMM_TIME);
  993. /* if we are in the middle of flr the slave will try
  994. * NUM_OF_RESET_RETRIES times before leaving.*/
  995. if (ret_from_reset) {
  996. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  997. msleep(SLEEP_TIME_IN_RESET);
  998. while (ret_from_reset && num_of_reset_retries) {
  999. mlx4_warn(dev, "slave is currently in the"
  1000. "middle of FLR. retrying..."
  1001. "(try num:%d)\n",
  1002. (NUM_OF_RESET_RETRIES -
  1003. num_of_reset_retries + 1));
  1004. ret_from_reset =
  1005. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  1006. 0, MLX4_COMM_TIME);
  1007. num_of_reset_retries = num_of_reset_retries - 1;
  1008. }
  1009. } else
  1010. goto err;
  1011. }
  1012. /* check the driver version - the slave I/F revision
  1013. * must match the master's */
  1014. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1015. cmd_channel_ver = mlx4_comm_get_version();
  1016. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1017. MLX4_COMM_GET_IF_REV(slave_read)) {
  1018. mlx4_err(dev, "slave driver version is not supported"
  1019. " by the master\n");
  1020. goto err;
  1021. }
  1022. mlx4_warn(dev, "Sending vhcr0\n");
  1023. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1024. MLX4_COMM_TIME))
  1025. goto err;
  1026. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1027. MLX4_COMM_TIME))
  1028. goto err;
  1029. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1030. MLX4_COMM_TIME))
  1031. goto err;
  1032. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1033. goto err;
  1034. up(&priv->cmd.slave_sem);
  1035. return 0;
  1036. err:
  1037. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1038. up(&priv->cmd.slave_sem);
  1039. return -EIO;
  1040. }
  1041. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1042. {
  1043. int i;
  1044. for (i = 1; i <= dev->caps.num_ports; i++) {
  1045. dev->caps.gid_table_len[i] = 1;
  1046. dev->caps.pkey_table_len[i] =
  1047. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1048. }
  1049. }
  1050. static int mlx4_init_hca(struct mlx4_dev *dev)
  1051. {
  1052. struct mlx4_priv *priv = mlx4_priv(dev);
  1053. struct mlx4_adapter adapter;
  1054. struct mlx4_dev_cap dev_cap;
  1055. struct mlx4_mod_stat_cfg mlx4_cfg;
  1056. struct mlx4_profile profile;
  1057. struct mlx4_init_hca_param init_hca;
  1058. u64 icm_size;
  1059. int err;
  1060. if (!mlx4_is_slave(dev)) {
  1061. err = mlx4_QUERY_FW(dev);
  1062. if (err) {
  1063. if (err == -EACCES)
  1064. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1065. else
  1066. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1067. goto unmap_bf;
  1068. }
  1069. err = mlx4_load_fw(dev);
  1070. if (err) {
  1071. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1072. goto unmap_bf;
  1073. }
  1074. mlx4_cfg.log_pg_sz_m = 1;
  1075. mlx4_cfg.log_pg_sz = 0;
  1076. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1077. if (err)
  1078. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1079. err = mlx4_dev_cap(dev, &dev_cap);
  1080. if (err) {
  1081. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1082. goto err_stop_fw;
  1083. }
  1084. if (mlx4_is_master(dev))
  1085. mlx4_parav_master_pf_caps(dev);
  1086. priv->fs_hash_mode = MLX4_FS_L2_HASH;
  1087. switch (priv->fs_hash_mode) {
  1088. case MLX4_FS_L2_HASH:
  1089. init_hca.fs_hash_enable_bits = 0;
  1090. break;
  1091. case MLX4_FS_L2_L3_L4_HASH:
  1092. /* Enable flow steering with
  1093. * udp unicast and tcp unicast
  1094. */
  1095. init_hca.fs_hash_enable_bits =
  1096. MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
  1097. break;
  1098. }
  1099. profile = default_profile;
  1100. if (dev->caps.steering_mode ==
  1101. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1102. profile.num_mcg = MLX4_FS_NUM_MCG;
  1103. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1104. &init_hca);
  1105. if ((long long) icm_size < 0) {
  1106. err = icm_size;
  1107. goto err_stop_fw;
  1108. }
  1109. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1110. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1111. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1112. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1113. if (err)
  1114. goto err_stop_fw;
  1115. err = mlx4_INIT_HCA(dev, &init_hca);
  1116. if (err) {
  1117. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1118. goto err_free_icm;
  1119. }
  1120. } else {
  1121. err = mlx4_init_slave(dev);
  1122. if (err) {
  1123. mlx4_err(dev, "Failed to initialize slave\n");
  1124. goto unmap_bf;
  1125. }
  1126. err = mlx4_slave_cap(dev);
  1127. if (err) {
  1128. mlx4_err(dev, "Failed to obtain slave caps\n");
  1129. goto err_close;
  1130. }
  1131. }
  1132. if (map_bf_area(dev))
  1133. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1134. /*Only the master set the ports, all the rest got it from it.*/
  1135. if (!mlx4_is_slave(dev))
  1136. mlx4_set_port_mask(dev);
  1137. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1138. if (err) {
  1139. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1140. goto err_close;
  1141. }
  1142. priv->eq_table.inta_pin = adapter.inta_pin;
  1143. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1144. return 0;
  1145. err_close:
  1146. mlx4_close_hca(dev);
  1147. err_free_icm:
  1148. if (!mlx4_is_slave(dev))
  1149. mlx4_free_icms(dev);
  1150. err_stop_fw:
  1151. if (!mlx4_is_slave(dev)) {
  1152. mlx4_UNMAP_FA(dev);
  1153. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1154. }
  1155. unmap_bf:
  1156. unmap_bf_area(dev);
  1157. return err;
  1158. }
  1159. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1160. {
  1161. struct mlx4_priv *priv = mlx4_priv(dev);
  1162. int nent;
  1163. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1164. return -ENOENT;
  1165. nent = dev->caps.max_counters;
  1166. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1167. }
  1168. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1169. {
  1170. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1171. }
  1172. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1173. {
  1174. struct mlx4_priv *priv = mlx4_priv(dev);
  1175. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1176. return -ENOENT;
  1177. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1178. if (*idx == -1)
  1179. return -ENOMEM;
  1180. return 0;
  1181. }
  1182. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1183. {
  1184. u64 out_param;
  1185. int err;
  1186. if (mlx4_is_mfunc(dev)) {
  1187. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1188. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1189. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1190. if (!err)
  1191. *idx = get_param_l(&out_param);
  1192. return err;
  1193. }
  1194. return __mlx4_counter_alloc(dev, idx);
  1195. }
  1196. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1197. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1198. {
  1199. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1200. return;
  1201. }
  1202. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1203. {
  1204. u64 in_param;
  1205. if (mlx4_is_mfunc(dev)) {
  1206. set_param_l(&in_param, idx);
  1207. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1208. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1209. MLX4_CMD_WRAPPED);
  1210. return;
  1211. }
  1212. __mlx4_counter_free(dev, idx);
  1213. }
  1214. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1215. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1216. {
  1217. struct mlx4_priv *priv = mlx4_priv(dev);
  1218. int err;
  1219. int port;
  1220. __be32 ib_port_default_caps;
  1221. err = mlx4_init_uar_table(dev);
  1222. if (err) {
  1223. mlx4_err(dev, "Failed to initialize "
  1224. "user access region table, aborting.\n");
  1225. return err;
  1226. }
  1227. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1228. if (err) {
  1229. mlx4_err(dev, "Failed to allocate driver access region, "
  1230. "aborting.\n");
  1231. goto err_uar_table_free;
  1232. }
  1233. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1234. if (!priv->kar) {
  1235. mlx4_err(dev, "Couldn't map kernel access region, "
  1236. "aborting.\n");
  1237. err = -ENOMEM;
  1238. goto err_uar_free;
  1239. }
  1240. err = mlx4_init_pd_table(dev);
  1241. if (err) {
  1242. mlx4_err(dev, "Failed to initialize "
  1243. "protection domain table, aborting.\n");
  1244. goto err_kar_unmap;
  1245. }
  1246. err = mlx4_init_xrcd_table(dev);
  1247. if (err) {
  1248. mlx4_err(dev, "Failed to initialize "
  1249. "reliable connection domain table, aborting.\n");
  1250. goto err_pd_table_free;
  1251. }
  1252. err = mlx4_init_mr_table(dev);
  1253. if (err) {
  1254. mlx4_err(dev, "Failed to initialize "
  1255. "memory region table, aborting.\n");
  1256. goto err_xrcd_table_free;
  1257. }
  1258. err = mlx4_init_eq_table(dev);
  1259. if (err) {
  1260. mlx4_err(dev, "Failed to initialize "
  1261. "event queue table, aborting.\n");
  1262. goto err_mr_table_free;
  1263. }
  1264. err = mlx4_cmd_use_events(dev);
  1265. if (err) {
  1266. mlx4_err(dev, "Failed to switch to event-driven "
  1267. "firmware commands, aborting.\n");
  1268. goto err_eq_table_free;
  1269. }
  1270. err = mlx4_NOP(dev);
  1271. if (err) {
  1272. if (dev->flags & MLX4_FLAG_MSI_X) {
  1273. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1274. "interrupt IRQ %d).\n",
  1275. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1276. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1277. } else {
  1278. mlx4_err(dev, "NOP command failed to generate interrupt "
  1279. "(IRQ %d), aborting.\n",
  1280. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1281. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1282. }
  1283. goto err_cmd_poll;
  1284. }
  1285. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1286. err = mlx4_init_cq_table(dev);
  1287. if (err) {
  1288. mlx4_err(dev, "Failed to initialize "
  1289. "completion queue table, aborting.\n");
  1290. goto err_cmd_poll;
  1291. }
  1292. err = mlx4_init_srq_table(dev);
  1293. if (err) {
  1294. mlx4_err(dev, "Failed to initialize "
  1295. "shared receive queue table, aborting.\n");
  1296. goto err_cq_table_free;
  1297. }
  1298. err = mlx4_init_qp_table(dev);
  1299. if (err) {
  1300. mlx4_err(dev, "Failed to initialize "
  1301. "queue pair table, aborting.\n");
  1302. goto err_srq_table_free;
  1303. }
  1304. if (!mlx4_is_slave(dev)) {
  1305. err = mlx4_init_mcg_table(dev);
  1306. if (err) {
  1307. mlx4_err(dev, "Failed to initialize "
  1308. "multicast group table, aborting.\n");
  1309. goto err_qp_table_free;
  1310. }
  1311. }
  1312. err = mlx4_init_counters_table(dev);
  1313. if (err && err != -ENOENT) {
  1314. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1315. goto err_mcg_table_free;
  1316. }
  1317. if (!mlx4_is_slave(dev)) {
  1318. for (port = 1; port <= dev->caps.num_ports; port++) {
  1319. ib_port_default_caps = 0;
  1320. err = mlx4_get_port_ib_caps(dev, port,
  1321. &ib_port_default_caps);
  1322. if (err)
  1323. mlx4_warn(dev, "failed to get port %d default "
  1324. "ib capabilities (%d). Continuing "
  1325. "with caps = 0\n", port, err);
  1326. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1327. /* initialize per-slave default ib port capabilities */
  1328. if (mlx4_is_master(dev)) {
  1329. int i;
  1330. for (i = 0; i < dev->num_slaves; i++) {
  1331. if (i == mlx4_master_func_num(dev))
  1332. continue;
  1333. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1334. ib_port_default_caps;
  1335. }
  1336. }
  1337. if (mlx4_is_mfunc(dev))
  1338. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1339. else
  1340. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1341. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1342. dev->caps.pkey_table_len[port] : -1);
  1343. if (err) {
  1344. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1345. port);
  1346. goto err_counters_table_free;
  1347. }
  1348. }
  1349. }
  1350. return 0;
  1351. err_counters_table_free:
  1352. mlx4_cleanup_counters_table(dev);
  1353. err_mcg_table_free:
  1354. mlx4_cleanup_mcg_table(dev);
  1355. err_qp_table_free:
  1356. mlx4_cleanup_qp_table(dev);
  1357. err_srq_table_free:
  1358. mlx4_cleanup_srq_table(dev);
  1359. err_cq_table_free:
  1360. mlx4_cleanup_cq_table(dev);
  1361. err_cmd_poll:
  1362. mlx4_cmd_use_polling(dev);
  1363. err_eq_table_free:
  1364. mlx4_cleanup_eq_table(dev);
  1365. err_mr_table_free:
  1366. mlx4_cleanup_mr_table(dev);
  1367. err_xrcd_table_free:
  1368. mlx4_cleanup_xrcd_table(dev);
  1369. err_pd_table_free:
  1370. mlx4_cleanup_pd_table(dev);
  1371. err_kar_unmap:
  1372. iounmap(priv->kar);
  1373. err_uar_free:
  1374. mlx4_uar_free(dev, &priv->driver_uar);
  1375. err_uar_table_free:
  1376. mlx4_cleanup_uar_table(dev);
  1377. return err;
  1378. }
  1379. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1380. {
  1381. struct mlx4_priv *priv = mlx4_priv(dev);
  1382. struct msix_entry *entries;
  1383. int nreq = min_t(int, dev->caps.num_ports *
  1384. min_t(int, netif_get_num_default_rss_queues() + 1,
  1385. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1386. int err;
  1387. int i;
  1388. if (msi_x) {
  1389. /* In multifunction mode each function gets 2 msi-X vectors
  1390. * one for data path completions anf the other for asynch events
  1391. * or command completions */
  1392. if (mlx4_is_mfunc(dev)) {
  1393. nreq = 2;
  1394. } else {
  1395. nreq = min_t(int, dev->caps.num_eqs -
  1396. dev->caps.reserved_eqs, nreq);
  1397. }
  1398. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1399. if (!entries)
  1400. goto no_msi;
  1401. for (i = 0; i < nreq; ++i)
  1402. entries[i].entry = i;
  1403. retry:
  1404. err = pci_enable_msix(dev->pdev, entries, nreq);
  1405. if (err) {
  1406. /* Try again if at least 2 vectors are available */
  1407. if (err > 1) {
  1408. mlx4_info(dev, "Requested %d vectors, "
  1409. "but only %d MSI-X vectors available, "
  1410. "trying again\n", nreq, err);
  1411. nreq = err;
  1412. goto retry;
  1413. }
  1414. kfree(entries);
  1415. goto no_msi;
  1416. }
  1417. if (nreq <
  1418. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1419. /*Working in legacy mode , all EQ's shared*/
  1420. dev->caps.comp_pool = 0;
  1421. dev->caps.num_comp_vectors = nreq - 1;
  1422. } else {
  1423. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1424. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1425. }
  1426. for (i = 0; i < nreq; ++i)
  1427. priv->eq_table.eq[i].irq = entries[i].vector;
  1428. dev->flags |= MLX4_FLAG_MSI_X;
  1429. kfree(entries);
  1430. return;
  1431. }
  1432. no_msi:
  1433. dev->caps.num_comp_vectors = 1;
  1434. dev->caps.comp_pool = 0;
  1435. for (i = 0; i < 2; ++i)
  1436. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1437. }
  1438. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1439. {
  1440. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1441. int err = 0;
  1442. info->dev = dev;
  1443. info->port = port;
  1444. if (!mlx4_is_slave(dev)) {
  1445. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1446. mlx4_init_mac_table(dev, &info->mac_table);
  1447. mlx4_init_vlan_table(dev, &info->vlan_table);
  1448. info->base_qpn =
  1449. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1450. (port - 1) * (1 << log_num_mac);
  1451. }
  1452. sprintf(info->dev_name, "mlx4_port%d", port);
  1453. info->port_attr.attr.name = info->dev_name;
  1454. if (mlx4_is_mfunc(dev))
  1455. info->port_attr.attr.mode = S_IRUGO;
  1456. else {
  1457. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1458. info->port_attr.store = set_port_type;
  1459. }
  1460. info->port_attr.show = show_port_type;
  1461. sysfs_attr_init(&info->port_attr.attr);
  1462. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1463. if (err) {
  1464. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1465. info->port = -1;
  1466. }
  1467. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1468. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1469. if (mlx4_is_mfunc(dev))
  1470. info->port_mtu_attr.attr.mode = S_IRUGO;
  1471. else {
  1472. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1473. info->port_mtu_attr.store = set_port_ib_mtu;
  1474. }
  1475. info->port_mtu_attr.show = show_port_ib_mtu;
  1476. sysfs_attr_init(&info->port_mtu_attr.attr);
  1477. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1478. if (err) {
  1479. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1480. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1481. info->port = -1;
  1482. }
  1483. return err;
  1484. }
  1485. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1486. {
  1487. if (info->port < 0)
  1488. return;
  1489. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1490. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1491. }
  1492. static int mlx4_init_steering(struct mlx4_dev *dev)
  1493. {
  1494. struct mlx4_priv *priv = mlx4_priv(dev);
  1495. int num_entries = dev->caps.num_ports;
  1496. int i, j;
  1497. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1498. if (!priv->steer)
  1499. return -ENOMEM;
  1500. for (i = 0; i < num_entries; i++)
  1501. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1502. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1503. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1504. }
  1505. return 0;
  1506. }
  1507. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1508. {
  1509. struct mlx4_priv *priv = mlx4_priv(dev);
  1510. struct mlx4_steer_index *entry, *tmp_entry;
  1511. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1512. int num_entries = dev->caps.num_ports;
  1513. int i, j;
  1514. for (i = 0; i < num_entries; i++) {
  1515. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1516. list_for_each_entry_safe(pqp, tmp_pqp,
  1517. &priv->steer[i].promisc_qps[j],
  1518. list) {
  1519. list_del(&pqp->list);
  1520. kfree(pqp);
  1521. }
  1522. list_for_each_entry_safe(entry, tmp_entry,
  1523. &priv->steer[i].steer_entries[j],
  1524. list) {
  1525. list_del(&entry->list);
  1526. list_for_each_entry_safe(pqp, tmp_pqp,
  1527. &entry->duplicates,
  1528. list) {
  1529. list_del(&pqp->list);
  1530. kfree(pqp);
  1531. }
  1532. kfree(entry);
  1533. }
  1534. }
  1535. }
  1536. kfree(priv->steer);
  1537. }
  1538. static int extended_func_num(struct pci_dev *pdev)
  1539. {
  1540. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1541. }
  1542. #define MLX4_OWNER_BASE 0x8069c
  1543. #define MLX4_OWNER_SIZE 4
  1544. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1545. {
  1546. void __iomem *owner;
  1547. u32 ret;
  1548. if (pci_channel_offline(dev->pdev))
  1549. return -EIO;
  1550. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1551. MLX4_OWNER_SIZE);
  1552. if (!owner) {
  1553. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1554. return -ENOMEM;
  1555. }
  1556. ret = readl(owner);
  1557. iounmap(owner);
  1558. return (int) !!ret;
  1559. }
  1560. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1561. {
  1562. void __iomem *owner;
  1563. if (pci_channel_offline(dev->pdev))
  1564. return;
  1565. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1566. MLX4_OWNER_SIZE);
  1567. if (!owner) {
  1568. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1569. return;
  1570. }
  1571. writel(0, owner);
  1572. msleep(1000);
  1573. iounmap(owner);
  1574. }
  1575. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1576. {
  1577. struct mlx4_priv *priv;
  1578. struct mlx4_dev *dev;
  1579. int err;
  1580. int port;
  1581. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1582. err = pci_enable_device(pdev);
  1583. if (err) {
  1584. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1585. "aborting.\n");
  1586. return err;
  1587. }
  1588. if (num_vfs > MLX4_MAX_NUM_VF) {
  1589. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1590. num_vfs, MLX4_MAX_NUM_VF);
  1591. return -EINVAL;
  1592. }
  1593. /*
  1594. * Check for BARs.
  1595. */
  1596. if (((id == NULL) || !(id->driver_data & MLX4_VF)) &&
  1597. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1598. dev_err(&pdev->dev, "Missing DCS, aborting."
  1599. "(id == 0X%p, id->driver_data: 0x%lx,"
  1600. " pci_resource_flags(pdev, 0):0x%lx)\n", id,
  1601. id ? id->driver_data : 0, pci_resource_flags(pdev, 0));
  1602. err = -ENODEV;
  1603. goto err_disable_pdev;
  1604. }
  1605. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1606. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1607. err = -ENODEV;
  1608. goto err_disable_pdev;
  1609. }
  1610. err = pci_request_regions(pdev, DRV_NAME);
  1611. if (err) {
  1612. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1613. goto err_disable_pdev;
  1614. }
  1615. pci_set_master(pdev);
  1616. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1617. if (err) {
  1618. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1619. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1620. if (err) {
  1621. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1622. goto err_release_regions;
  1623. }
  1624. }
  1625. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1626. if (err) {
  1627. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1628. "consistent PCI DMA mask.\n");
  1629. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1630. if (err) {
  1631. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1632. "aborting.\n");
  1633. goto err_release_regions;
  1634. }
  1635. }
  1636. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1637. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1638. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1639. if (!priv) {
  1640. dev_err(&pdev->dev, "Device struct alloc failed, "
  1641. "aborting.\n");
  1642. err = -ENOMEM;
  1643. goto err_release_regions;
  1644. }
  1645. dev = &priv->dev;
  1646. dev->pdev = pdev;
  1647. INIT_LIST_HEAD(&priv->ctx_list);
  1648. spin_lock_init(&priv->ctx_lock);
  1649. mutex_init(&priv->port_mutex);
  1650. INIT_LIST_HEAD(&priv->pgdir_list);
  1651. mutex_init(&priv->pgdir_mutex);
  1652. INIT_LIST_HEAD(&priv->bf_list);
  1653. mutex_init(&priv->bf_mutex);
  1654. dev->rev_id = pdev->revision;
  1655. /* Detect if this device is a virtual function */
  1656. if (id && id->driver_data & MLX4_VF) {
  1657. /* When acting as pf, we normally skip vfs unless explicitly
  1658. * requested to probe them. */
  1659. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1660. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1661. extended_func_num(pdev));
  1662. err = -ENODEV;
  1663. goto err_free_dev;
  1664. }
  1665. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1666. dev->flags |= MLX4_FLAG_SLAVE;
  1667. } else {
  1668. /* We reset the device and enable SRIOV only for physical
  1669. * devices. Try to claim ownership on the device;
  1670. * if already taken, skip -- do not allow multiple PFs */
  1671. err = mlx4_get_ownership(dev);
  1672. if (err) {
  1673. if (err < 0)
  1674. goto err_free_dev;
  1675. else {
  1676. mlx4_warn(dev, "Multiple PFs not yet supported."
  1677. " Skipping PF.\n");
  1678. err = -EINVAL;
  1679. goto err_free_dev;
  1680. }
  1681. }
  1682. if (num_vfs) {
  1683. mlx4_warn(dev, "Enabling sriov with:%d vfs\n", num_vfs);
  1684. err = pci_enable_sriov(pdev, num_vfs);
  1685. if (err) {
  1686. mlx4_err(dev, "Failed to enable sriov,"
  1687. "continuing without sriov enabled"
  1688. " (err = %d).\n", err);
  1689. err = 0;
  1690. } else {
  1691. mlx4_warn(dev, "Running in master mode\n");
  1692. dev->flags |= MLX4_FLAG_SRIOV |
  1693. MLX4_FLAG_MASTER;
  1694. dev->num_vfs = num_vfs;
  1695. }
  1696. }
  1697. /*
  1698. * Now reset the HCA before we touch the PCI capabilities or
  1699. * attempt a firmware command, since a boot ROM may have left
  1700. * the HCA in an undefined state.
  1701. */
  1702. err = mlx4_reset(dev);
  1703. if (err) {
  1704. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1705. goto err_rel_own;
  1706. }
  1707. }
  1708. slave_start:
  1709. if (mlx4_cmd_init(dev)) {
  1710. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1711. goto err_sriov;
  1712. }
  1713. /* In slave functions, the communication channel must be initialized
  1714. * before posting commands. Also, init num_slaves before calling
  1715. * mlx4_init_hca */
  1716. if (mlx4_is_mfunc(dev)) {
  1717. if (mlx4_is_master(dev))
  1718. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1719. else {
  1720. dev->num_slaves = 0;
  1721. if (mlx4_multi_func_init(dev)) {
  1722. mlx4_err(dev, "Failed to init slave mfunc"
  1723. " interface, aborting.\n");
  1724. goto err_cmd;
  1725. }
  1726. }
  1727. }
  1728. err = mlx4_init_hca(dev);
  1729. if (err) {
  1730. if (err == -EACCES) {
  1731. /* Not primary Physical function
  1732. * Running in slave mode */
  1733. mlx4_cmd_cleanup(dev);
  1734. dev->flags |= MLX4_FLAG_SLAVE;
  1735. dev->flags &= ~MLX4_FLAG_MASTER;
  1736. goto slave_start;
  1737. } else
  1738. goto err_mfunc;
  1739. }
  1740. /* In master functions, the communication channel must be initialized
  1741. * after obtaining its address from fw */
  1742. if (mlx4_is_master(dev)) {
  1743. if (mlx4_multi_func_init(dev)) {
  1744. mlx4_err(dev, "Failed to init master mfunc"
  1745. "interface, aborting.\n");
  1746. goto err_close;
  1747. }
  1748. }
  1749. err = mlx4_alloc_eq_table(dev);
  1750. if (err)
  1751. goto err_master_mfunc;
  1752. priv->msix_ctl.pool_bm = 0;
  1753. mutex_init(&priv->msix_ctl.pool_lock);
  1754. mlx4_enable_msi_x(dev);
  1755. if ((mlx4_is_mfunc(dev)) &&
  1756. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1757. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1758. " aborting.\n");
  1759. goto err_free_eq;
  1760. }
  1761. if (!mlx4_is_slave(dev)) {
  1762. err = mlx4_init_steering(dev);
  1763. if (err)
  1764. goto err_free_eq;
  1765. }
  1766. err = mlx4_setup_hca(dev);
  1767. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1768. !mlx4_is_mfunc(dev)) {
  1769. dev->flags &= ~MLX4_FLAG_MSI_X;
  1770. dev->caps.num_comp_vectors = 1;
  1771. dev->caps.comp_pool = 0;
  1772. pci_disable_msix(pdev);
  1773. err = mlx4_setup_hca(dev);
  1774. }
  1775. if (err)
  1776. goto err_steer;
  1777. for (port = 1; port <= dev->caps.num_ports; port++) {
  1778. err = mlx4_init_port_info(dev, port);
  1779. if (err)
  1780. goto err_port;
  1781. }
  1782. err = mlx4_register_device(dev);
  1783. if (err)
  1784. goto err_port;
  1785. mlx4_sense_init(dev);
  1786. mlx4_start_sense(dev);
  1787. pci_set_drvdata(pdev, dev);
  1788. return 0;
  1789. err_port:
  1790. for (--port; port >= 1; --port)
  1791. mlx4_cleanup_port_info(&priv->port[port]);
  1792. mlx4_cleanup_counters_table(dev);
  1793. mlx4_cleanup_mcg_table(dev);
  1794. mlx4_cleanup_qp_table(dev);
  1795. mlx4_cleanup_srq_table(dev);
  1796. mlx4_cleanup_cq_table(dev);
  1797. mlx4_cmd_use_polling(dev);
  1798. mlx4_cleanup_eq_table(dev);
  1799. mlx4_cleanup_mr_table(dev);
  1800. mlx4_cleanup_xrcd_table(dev);
  1801. mlx4_cleanup_pd_table(dev);
  1802. mlx4_cleanup_uar_table(dev);
  1803. err_steer:
  1804. if (!mlx4_is_slave(dev))
  1805. mlx4_clear_steering(dev);
  1806. err_free_eq:
  1807. mlx4_free_eq_table(dev);
  1808. err_master_mfunc:
  1809. if (mlx4_is_master(dev))
  1810. mlx4_multi_func_cleanup(dev);
  1811. err_close:
  1812. if (dev->flags & MLX4_FLAG_MSI_X)
  1813. pci_disable_msix(pdev);
  1814. mlx4_close_hca(dev);
  1815. err_mfunc:
  1816. if (mlx4_is_slave(dev))
  1817. mlx4_multi_func_cleanup(dev);
  1818. err_cmd:
  1819. mlx4_cmd_cleanup(dev);
  1820. err_sriov:
  1821. if (dev->flags & MLX4_FLAG_SRIOV)
  1822. pci_disable_sriov(pdev);
  1823. err_rel_own:
  1824. if (!mlx4_is_slave(dev))
  1825. mlx4_free_ownership(dev);
  1826. err_free_dev:
  1827. kfree(priv);
  1828. err_release_regions:
  1829. pci_release_regions(pdev);
  1830. err_disable_pdev:
  1831. pci_disable_device(pdev);
  1832. pci_set_drvdata(pdev, NULL);
  1833. return err;
  1834. }
  1835. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  1836. const struct pci_device_id *id)
  1837. {
  1838. printk_once(KERN_INFO "%s", mlx4_version);
  1839. return __mlx4_init_one(pdev, id);
  1840. }
  1841. static void mlx4_remove_one(struct pci_dev *pdev)
  1842. {
  1843. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1844. struct mlx4_priv *priv = mlx4_priv(dev);
  1845. int p;
  1846. if (dev) {
  1847. /* in SRIOV it is not allowed to unload the pf's
  1848. * driver while there are alive vf's */
  1849. if (mlx4_is_master(dev)) {
  1850. if (mlx4_how_many_lives_vf(dev))
  1851. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1852. }
  1853. mlx4_stop_sense(dev);
  1854. mlx4_unregister_device(dev);
  1855. for (p = 1; p <= dev->caps.num_ports; p++) {
  1856. mlx4_cleanup_port_info(&priv->port[p]);
  1857. mlx4_CLOSE_PORT(dev, p);
  1858. }
  1859. if (mlx4_is_master(dev))
  1860. mlx4_free_resource_tracker(dev,
  1861. RES_TR_FREE_SLAVES_ONLY);
  1862. mlx4_cleanup_counters_table(dev);
  1863. mlx4_cleanup_mcg_table(dev);
  1864. mlx4_cleanup_qp_table(dev);
  1865. mlx4_cleanup_srq_table(dev);
  1866. mlx4_cleanup_cq_table(dev);
  1867. mlx4_cmd_use_polling(dev);
  1868. mlx4_cleanup_eq_table(dev);
  1869. mlx4_cleanup_mr_table(dev);
  1870. mlx4_cleanup_xrcd_table(dev);
  1871. mlx4_cleanup_pd_table(dev);
  1872. if (mlx4_is_master(dev))
  1873. mlx4_free_resource_tracker(dev,
  1874. RES_TR_FREE_STRUCTS_ONLY);
  1875. iounmap(priv->kar);
  1876. mlx4_uar_free(dev, &priv->driver_uar);
  1877. mlx4_cleanup_uar_table(dev);
  1878. if (!mlx4_is_slave(dev))
  1879. mlx4_clear_steering(dev);
  1880. mlx4_free_eq_table(dev);
  1881. if (mlx4_is_master(dev))
  1882. mlx4_multi_func_cleanup(dev);
  1883. mlx4_close_hca(dev);
  1884. if (mlx4_is_slave(dev))
  1885. mlx4_multi_func_cleanup(dev);
  1886. mlx4_cmd_cleanup(dev);
  1887. if (dev->flags & MLX4_FLAG_MSI_X)
  1888. pci_disable_msix(pdev);
  1889. if (dev->flags & MLX4_FLAG_SRIOV) {
  1890. mlx4_warn(dev, "Disabling sriov\n");
  1891. pci_disable_sriov(pdev);
  1892. }
  1893. if (!mlx4_is_slave(dev))
  1894. mlx4_free_ownership(dev);
  1895. kfree(priv);
  1896. pci_release_regions(pdev);
  1897. pci_disable_device(pdev);
  1898. pci_set_drvdata(pdev, NULL);
  1899. }
  1900. }
  1901. int mlx4_restart_one(struct pci_dev *pdev)
  1902. {
  1903. mlx4_remove_one(pdev);
  1904. return __mlx4_init_one(pdev, NULL);
  1905. }
  1906. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  1907. /* MT25408 "Hermon" SDR */
  1908. { PCI_VDEVICE(MELLANOX, 0x6340), 0 },
  1909. /* MT25408 "Hermon" DDR */
  1910. { PCI_VDEVICE(MELLANOX, 0x634a), 0 },
  1911. /* MT25408 "Hermon" QDR */
  1912. { PCI_VDEVICE(MELLANOX, 0x6354), 0 },
  1913. /* MT25408 "Hermon" DDR PCIe gen2 */
  1914. { PCI_VDEVICE(MELLANOX, 0x6732), 0 },
  1915. /* MT25408 "Hermon" QDR PCIe gen2 */
  1916. { PCI_VDEVICE(MELLANOX, 0x673c), 0 },
  1917. /* MT25408 "Hermon" EN 10GigE */
  1918. { PCI_VDEVICE(MELLANOX, 0x6368), 0 },
  1919. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  1920. { PCI_VDEVICE(MELLANOX, 0x6750), 0 },
  1921. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  1922. { PCI_VDEVICE(MELLANOX, 0x6372), 0 },
  1923. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  1924. { PCI_VDEVICE(MELLANOX, 0x675a), 0 },
  1925. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  1926. { PCI_VDEVICE(MELLANOX, 0x6764), 0 },
  1927. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  1928. { PCI_VDEVICE(MELLANOX, 0x6746), 0 },
  1929. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  1930. { PCI_VDEVICE(MELLANOX, 0x676e), 0 },
  1931. /* MT25400 Family [ConnectX-2 Virtual Function] */
  1932. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_VF },
  1933. /* MT27500 Family [ConnectX-3] */
  1934. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  1935. /* MT27500 Family [ConnectX-3 Virtual Function] */
  1936. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_VF },
  1937. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  1938. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  1939. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  1940. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  1941. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  1942. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  1943. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  1944. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  1945. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  1946. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  1947. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  1948. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  1949. { 0, }
  1950. };
  1951. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  1952. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  1953. pci_channel_state_t state)
  1954. {
  1955. mlx4_remove_one(pdev);
  1956. return state == pci_channel_io_perm_failure ?
  1957. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  1958. }
  1959. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  1960. {
  1961. int ret = __mlx4_init_one(pdev, NULL);
  1962. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  1963. }
  1964. static struct pci_error_handlers mlx4_err_handler = {
  1965. .error_detected = mlx4_pci_err_detected,
  1966. .slot_reset = mlx4_pci_slot_reset,
  1967. };
  1968. static struct pci_driver mlx4_driver = {
  1969. .name = DRV_NAME,
  1970. .id_table = mlx4_pci_table,
  1971. .probe = mlx4_init_one,
  1972. .remove = __devexit_p(mlx4_remove_one),
  1973. .err_handler = &mlx4_err_handler,
  1974. };
  1975. static int __init mlx4_verify_params(void)
  1976. {
  1977. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  1978. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  1979. return -1;
  1980. }
  1981. if (log_num_vlan != 0)
  1982. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  1983. MLX4_LOG_NUM_VLANS);
  1984. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  1985. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  1986. return -1;
  1987. }
  1988. /* Check if module param for ports type has legal combination */
  1989. if (port_type_array[0] == false && port_type_array[1] == true) {
  1990. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  1991. port_type_array[0] = true;
  1992. }
  1993. return 0;
  1994. }
  1995. static int __init mlx4_init(void)
  1996. {
  1997. int ret;
  1998. if (mlx4_verify_params())
  1999. return -EINVAL;
  2000. mlx4_catas_init();
  2001. mlx4_wq = create_singlethread_workqueue("mlx4");
  2002. if (!mlx4_wq)
  2003. return -ENOMEM;
  2004. ret = pci_register_driver(&mlx4_driver);
  2005. return ret < 0 ? ret : 0;
  2006. }
  2007. static void __exit mlx4_cleanup(void)
  2008. {
  2009. pci_unregister_driver(&mlx4_driver);
  2010. destroy_workqueue(mlx4_wq);
  2011. }
  2012. module_init(mlx4_init);
  2013. module_exit(mlx4_cleanup);