mmu.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include <linux/kvm_host.h>
  25. #include <linux/types.h>
  26. #include <linux/string.h>
  27. #include <linux/mm.h>
  28. #include <linux/highmem.h>
  29. #include <linux/module.h>
  30. #include <linux/swap.h>
  31. #include <linux/hugetlb.h>
  32. #include <linux/compiler.h>
  33. #include <linux/srcu.h>
  34. #include <linux/slab.h>
  35. #include <linux/uaccess.h>
  36. #include <asm/page.h>
  37. #include <asm/cmpxchg.h>
  38. #include <asm/io.h>
  39. #include <asm/vmx.h>
  40. /*
  41. * When setting this variable to true it enables Two-Dimensional-Paging
  42. * where the hardware walks 2 page tables:
  43. * 1. the guest-virtual to guest-physical
  44. * 2. while doing 1. it walks guest-physical to host-physical
  45. * If the hardware supports that we don't need to do shadow paging.
  46. */
  47. bool tdp_enabled = false;
  48. enum {
  49. AUDIT_PRE_PAGE_FAULT,
  50. AUDIT_POST_PAGE_FAULT,
  51. AUDIT_PRE_PTE_WRITE,
  52. AUDIT_POST_PTE_WRITE,
  53. AUDIT_PRE_SYNC,
  54. AUDIT_POST_SYNC
  55. };
  56. #undef MMU_DEBUG
  57. #ifdef MMU_DEBUG
  58. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  59. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  60. #else
  61. #define pgprintk(x...) do { } while (0)
  62. #define rmap_printk(x...) do { } while (0)
  63. #endif
  64. #ifdef MMU_DEBUG
  65. static bool dbg = 0;
  66. module_param(dbg, bool, 0644);
  67. #endif
  68. #ifndef MMU_DEBUG
  69. #define ASSERT(x) do { } while (0)
  70. #else
  71. #define ASSERT(x) \
  72. if (!(x)) { \
  73. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  74. __FILE__, __LINE__, #x); \
  75. }
  76. #endif
  77. #define PTE_PREFETCH_NUM 8
  78. #define PT_FIRST_AVAIL_BITS_SHIFT 10
  79. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  80. #define PT64_LEVEL_BITS 9
  81. #define PT64_LEVEL_SHIFT(level) \
  82. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  83. #define PT64_INDEX(address, level)\
  84. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  85. #define PT32_LEVEL_BITS 10
  86. #define PT32_LEVEL_SHIFT(level) \
  87. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  88. #define PT32_LVL_OFFSET_MASK(level) \
  89. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  90. * PT32_LEVEL_BITS))) - 1))
  91. #define PT32_INDEX(address, level)\
  92. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  93. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  94. #define PT64_DIR_BASE_ADDR_MASK \
  95. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  96. #define PT64_LVL_ADDR_MASK(level) \
  97. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  98. * PT64_LEVEL_BITS))) - 1))
  99. #define PT64_LVL_OFFSET_MASK(level) \
  100. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT64_LEVEL_BITS))) - 1))
  102. #define PT32_BASE_ADDR_MASK PAGE_MASK
  103. #define PT32_DIR_BASE_ADDR_MASK \
  104. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  105. #define PT32_LVL_ADDR_MASK(level) \
  106. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  107. * PT32_LEVEL_BITS))) - 1))
  108. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  109. | PT64_NX_MASK)
  110. #define ACC_EXEC_MASK 1
  111. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  112. #define ACC_USER_MASK PT_USER_MASK
  113. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  114. #include <trace/events/kvm.h>
  115. #define CREATE_TRACE_POINTS
  116. #include "mmutrace.h"
  117. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  118. #define SPTE_MMU_WRITEABLE (1ULL << (PT_FIRST_AVAIL_BITS_SHIFT + 1))
  119. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  120. /* make pte_list_desc fit well in cache line */
  121. #define PTE_LIST_EXT 3
  122. struct pte_list_desc {
  123. u64 *sptes[PTE_LIST_EXT];
  124. struct pte_list_desc *more;
  125. };
  126. struct kvm_shadow_walk_iterator {
  127. u64 addr;
  128. hpa_t shadow_addr;
  129. u64 *sptep;
  130. int level;
  131. unsigned index;
  132. };
  133. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  134. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  135. shadow_walk_okay(&(_walker)); \
  136. shadow_walk_next(&(_walker)))
  137. #define for_each_shadow_entry_lockless(_vcpu, _addr, _walker, spte) \
  138. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  139. shadow_walk_okay(&(_walker)) && \
  140. ({ spte = mmu_spte_get_lockless(_walker.sptep); 1; }); \
  141. __shadow_walk_next(&(_walker), spte))
  142. static struct kmem_cache *pte_list_desc_cache;
  143. static struct kmem_cache *mmu_page_header_cache;
  144. static struct percpu_counter kvm_total_used_mmu_pages;
  145. static u64 __read_mostly shadow_nx_mask;
  146. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  147. static u64 __read_mostly shadow_user_mask;
  148. static u64 __read_mostly shadow_accessed_mask;
  149. static u64 __read_mostly shadow_dirty_mask;
  150. static u64 __read_mostly shadow_mmio_mask;
  151. static void mmu_spte_set(u64 *sptep, u64 spte);
  152. static void mmu_free_roots(struct kvm_vcpu *vcpu);
  153. void kvm_mmu_set_mmio_spte_mask(u64 mmio_mask)
  154. {
  155. shadow_mmio_mask = mmio_mask;
  156. }
  157. EXPORT_SYMBOL_GPL(kvm_mmu_set_mmio_spte_mask);
  158. static void mark_mmio_spte(u64 *sptep, u64 gfn, unsigned access)
  159. {
  160. access &= ACC_WRITE_MASK | ACC_USER_MASK;
  161. trace_mark_mmio_spte(sptep, gfn, access);
  162. mmu_spte_set(sptep, shadow_mmio_mask | access | gfn << PAGE_SHIFT);
  163. }
  164. static bool is_mmio_spte(u64 spte)
  165. {
  166. return (spte & shadow_mmio_mask) == shadow_mmio_mask;
  167. }
  168. static gfn_t get_mmio_spte_gfn(u64 spte)
  169. {
  170. return (spte & ~shadow_mmio_mask) >> PAGE_SHIFT;
  171. }
  172. static unsigned get_mmio_spte_access(u64 spte)
  173. {
  174. return (spte & ~shadow_mmio_mask) & ~PAGE_MASK;
  175. }
  176. static bool set_mmio_spte(u64 *sptep, gfn_t gfn, pfn_t pfn, unsigned access)
  177. {
  178. if (unlikely(is_noslot_pfn(pfn))) {
  179. mark_mmio_spte(sptep, gfn, access);
  180. return true;
  181. }
  182. return false;
  183. }
  184. static inline u64 rsvd_bits(int s, int e)
  185. {
  186. return ((1ULL << (e - s + 1)) - 1) << s;
  187. }
  188. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  189. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  190. {
  191. shadow_user_mask = user_mask;
  192. shadow_accessed_mask = accessed_mask;
  193. shadow_dirty_mask = dirty_mask;
  194. shadow_nx_mask = nx_mask;
  195. shadow_x_mask = x_mask;
  196. }
  197. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  198. static int is_cpuid_PSE36(void)
  199. {
  200. return 1;
  201. }
  202. static int is_nx(struct kvm_vcpu *vcpu)
  203. {
  204. return vcpu->arch.efer & EFER_NX;
  205. }
  206. static int is_shadow_present_pte(u64 pte)
  207. {
  208. return pte & PT_PRESENT_MASK && !is_mmio_spte(pte);
  209. }
  210. static int is_large_pte(u64 pte)
  211. {
  212. return pte & PT_PAGE_SIZE_MASK;
  213. }
  214. static int is_dirty_gpte(unsigned long pte)
  215. {
  216. return pte & PT_DIRTY_MASK;
  217. }
  218. static int is_rmap_spte(u64 pte)
  219. {
  220. return is_shadow_present_pte(pte);
  221. }
  222. static int is_last_spte(u64 pte, int level)
  223. {
  224. if (level == PT_PAGE_TABLE_LEVEL)
  225. return 1;
  226. if (is_large_pte(pte))
  227. return 1;
  228. return 0;
  229. }
  230. static pfn_t spte_to_pfn(u64 pte)
  231. {
  232. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  233. }
  234. static gfn_t pse36_gfn_delta(u32 gpte)
  235. {
  236. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  237. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  238. }
  239. #ifdef CONFIG_X86_64
  240. static void __set_spte(u64 *sptep, u64 spte)
  241. {
  242. *sptep = spte;
  243. }
  244. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  245. {
  246. *sptep = spte;
  247. }
  248. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  249. {
  250. return xchg(sptep, spte);
  251. }
  252. static u64 __get_spte_lockless(u64 *sptep)
  253. {
  254. return ACCESS_ONCE(*sptep);
  255. }
  256. static bool __check_direct_spte_mmio_pf(u64 spte)
  257. {
  258. /* It is valid if the spte is zapped. */
  259. return spte == 0ull;
  260. }
  261. #else
  262. union split_spte {
  263. struct {
  264. u32 spte_low;
  265. u32 spte_high;
  266. };
  267. u64 spte;
  268. };
  269. static void count_spte_clear(u64 *sptep, u64 spte)
  270. {
  271. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  272. if (is_shadow_present_pte(spte))
  273. return;
  274. /* Ensure the spte is completely set before we increase the count */
  275. smp_wmb();
  276. sp->clear_spte_count++;
  277. }
  278. static void __set_spte(u64 *sptep, u64 spte)
  279. {
  280. union split_spte *ssptep, sspte;
  281. ssptep = (union split_spte *)sptep;
  282. sspte = (union split_spte)spte;
  283. ssptep->spte_high = sspte.spte_high;
  284. /*
  285. * If we map the spte from nonpresent to present, We should store
  286. * the high bits firstly, then set present bit, so cpu can not
  287. * fetch this spte while we are setting the spte.
  288. */
  289. smp_wmb();
  290. ssptep->spte_low = sspte.spte_low;
  291. }
  292. static void __update_clear_spte_fast(u64 *sptep, u64 spte)
  293. {
  294. union split_spte *ssptep, sspte;
  295. ssptep = (union split_spte *)sptep;
  296. sspte = (union split_spte)spte;
  297. ssptep->spte_low = sspte.spte_low;
  298. /*
  299. * If we map the spte from present to nonpresent, we should clear
  300. * present bit firstly to avoid vcpu fetch the old high bits.
  301. */
  302. smp_wmb();
  303. ssptep->spte_high = sspte.spte_high;
  304. count_spte_clear(sptep, spte);
  305. }
  306. static u64 __update_clear_spte_slow(u64 *sptep, u64 spte)
  307. {
  308. union split_spte *ssptep, sspte, orig;
  309. ssptep = (union split_spte *)sptep;
  310. sspte = (union split_spte)spte;
  311. /* xchg acts as a barrier before the setting of the high bits */
  312. orig.spte_low = xchg(&ssptep->spte_low, sspte.spte_low);
  313. orig.spte_high = ssptep->spte_high;
  314. ssptep->spte_high = sspte.spte_high;
  315. count_spte_clear(sptep, spte);
  316. return orig.spte;
  317. }
  318. /*
  319. * The idea using the light way get the spte on x86_32 guest is from
  320. * gup_get_pte(arch/x86/mm/gup.c).
  321. * The difference is we can not catch the spte tlb flush if we leave
  322. * guest mode, so we emulate it by increase clear_spte_count when spte
  323. * is cleared.
  324. */
  325. static u64 __get_spte_lockless(u64 *sptep)
  326. {
  327. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  328. union split_spte spte, *orig = (union split_spte *)sptep;
  329. int count;
  330. retry:
  331. count = sp->clear_spte_count;
  332. smp_rmb();
  333. spte.spte_low = orig->spte_low;
  334. smp_rmb();
  335. spte.spte_high = orig->spte_high;
  336. smp_rmb();
  337. if (unlikely(spte.spte_low != orig->spte_low ||
  338. count != sp->clear_spte_count))
  339. goto retry;
  340. return spte.spte;
  341. }
  342. static bool __check_direct_spte_mmio_pf(u64 spte)
  343. {
  344. union split_spte sspte = (union split_spte)spte;
  345. u32 high_mmio_mask = shadow_mmio_mask >> 32;
  346. /* It is valid if the spte is zapped. */
  347. if (spte == 0ull)
  348. return true;
  349. /* It is valid if the spte is being zapped. */
  350. if (sspte.spte_low == 0ull &&
  351. (sspte.spte_high & high_mmio_mask) == high_mmio_mask)
  352. return true;
  353. return false;
  354. }
  355. #endif
  356. static bool spte_is_locklessly_modifiable(u64 spte)
  357. {
  358. return !(~spte & (SPTE_HOST_WRITEABLE | SPTE_MMU_WRITEABLE));
  359. }
  360. static bool spte_has_volatile_bits(u64 spte)
  361. {
  362. /*
  363. * Always atomicly update spte if it can be updated
  364. * out of mmu-lock, it can ensure dirty bit is not lost,
  365. * also, it can help us to get a stable is_writable_pte()
  366. * to ensure tlb flush is not missed.
  367. */
  368. if (spte_is_locklessly_modifiable(spte))
  369. return true;
  370. if (!shadow_accessed_mask)
  371. return false;
  372. if (!is_shadow_present_pte(spte))
  373. return false;
  374. if ((spte & shadow_accessed_mask) &&
  375. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  376. return false;
  377. return true;
  378. }
  379. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  380. {
  381. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  382. }
  383. /* Rules for using mmu_spte_set:
  384. * Set the sptep from nonpresent to present.
  385. * Note: the sptep being assigned *must* be either not present
  386. * or in a state where the hardware will not attempt to update
  387. * the spte.
  388. */
  389. static void mmu_spte_set(u64 *sptep, u64 new_spte)
  390. {
  391. WARN_ON(is_shadow_present_pte(*sptep));
  392. __set_spte(sptep, new_spte);
  393. }
  394. /* Rules for using mmu_spte_update:
  395. * Update the state bits, it means the mapped pfn is not changged.
  396. *
  397. * Whenever we overwrite a writable spte with a read-only one we
  398. * should flush remote TLBs. Otherwise rmap_write_protect
  399. * will find a read-only spte, even though the writable spte
  400. * might be cached on a CPU's TLB, the return value indicates this
  401. * case.
  402. */
  403. static bool mmu_spte_update(u64 *sptep, u64 new_spte)
  404. {
  405. u64 old_spte = *sptep;
  406. bool ret = false;
  407. WARN_ON(!is_rmap_spte(new_spte));
  408. if (!is_shadow_present_pte(old_spte)) {
  409. mmu_spte_set(sptep, new_spte);
  410. return ret;
  411. }
  412. if (!spte_has_volatile_bits(old_spte))
  413. __update_clear_spte_fast(sptep, new_spte);
  414. else
  415. old_spte = __update_clear_spte_slow(sptep, new_spte);
  416. /*
  417. * For the spte updated out of mmu-lock is safe, since
  418. * we always atomicly update it, see the comments in
  419. * spte_has_volatile_bits().
  420. */
  421. if (is_writable_pte(old_spte) && !is_writable_pte(new_spte))
  422. ret = true;
  423. if (!shadow_accessed_mask)
  424. return ret;
  425. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  426. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  427. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  428. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  429. return ret;
  430. }
  431. /*
  432. * Rules for using mmu_spte_clear_track_bits:
  433. * It sets the sptep from present to nonpresent, and track the
  434. * state bits, it is used to clear the last level sptep.
  435. */
  436. static int mmu_spte_clear_track_bits(u64 *sptep)
  437. {
  438. pfn_t pfn;
  439. u64 old_spte = *sptep;
  440. if (!spte_has_volatile_bits(old_spte))
  441. __update_clear_spte_fast(sptep, 0ull);
  442. else
  443. old_spte = __update_clear_spte_slow(sptep, 0ull);
  444. if (!is_rmap_spte(old_spte))
  445. return 0;
  446. pfn = spte_to_pfn(old_spte);
  447. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  448. kvm_set_pfn_accessed(pfn);
  449. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  450. kvm_set_pfn_dirty(pfn);
  451. return 1;
  452. }
  453. /*
  454. * Rules for using mmu_spte_clear_no_track:
  455. * Directly clear spte without caring the state bits of sptep,
  456. * it is used to set the upper level spte.
  457. */
  458. static void mmu_spte_clear_no_track(u64 *sptep)
  459. {
  460. __update_clear_spte_fast(sptep, 0ull);
  461. }
  462. static u64 mmu_spte_get_lockless(u64 *sptep)
  463. {
  464. return __get_spte_lockless(sptep);
  465. }
  466. static void walk_shadow_page_lockless_begin(struct kvm_vcpu *vcpu)
  467. {
  468. /*
  469. * Prevent page table teardown by making any free-er wait during
  470. * kvm_flush_remote_tlbs() IPI to all active vcpus.
  471. */
  472. local_irq_disable();
  473. vcpu->mode = READING_SHADOW_PAGE_TABLES;
  474. /*
  475. * Make sure a following spte read is not reordered ahead of the write
  476. * to vcpu->mode.
  477. */
  478. smp_mb();
  479. }
  480. static void walk_shadow_page_lockless_end(struct kvm_vcpu *vcpu)
  481. {
  482. /*
  483. * Make sure the write to vcpu->mode is not reordered in front of
  484. * reads to sptes. If it does, kvm_commit_zap_page() can see us
  485. * OUTSIDE_GUEST_MODE and proceed to free the shadow page table.
  486. */
  487. smp_mb();
  488. vcpu->mode = OUTSIDE_GUEST_MODE;
  489. local_irq_enable();
  490. }
  491. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  492. struct kmem_cache *base_cache, int min)
  493. {
  494. void *obj;
  495. if (cache->nobjs >= min)
  496. return 0;
  497. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  498. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  499. if (!obj)
  500. return -ENOMEM;
  501. cache->objects[cache->nobjs++] = obj;
  502. }
  503. return 0;
  504. }
  505. static int mmu_memory_cache_free_objects(struct kvm_mmu_memory_cache *cache)
  506. {
  507. return cache->nobjs;
  508. }
  509. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  510. struct kmem_cache *cache)
  511. {
  512. while (mc->nobjs)
  513. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  514. }
  515. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  516. int min)
  517. {
  518. void *page;
  519. if (cache->nobjs >= min)
  520. return 0;
  521. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  522. page = (void *)__get_free_page(GFP_KERNEL);
  523. if (!page)
  524. return -ENOMEM;
  525. cache->objects[cache->nobjs++] = page;
  526. }
  527. return 0;
  528. }
  529. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  530. {
  531. while (mc->nobjs)
  532. free_page((unsigned long)mc->objects[--mc->nobjs]);
  533. }
  534. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  535. {
  536. int r;
  537. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  538. pte_list_desc_cache, 8 + PTE_PREFETCH_NUM);
  539. if (r)
  540. goto out;
  541. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  542. if (r)
  543. goto out;
  544. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  545. mmu_page_header_cache, 4);
  546. out:
  547. return r;
  548. }
  549. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  550. {
  551. mmu_free_memory_cache(&vcpu->arch.mmu_pte_list_desc_cache,
  552. pte_list_desc_cache);
  553. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  554. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  555. mmu_page_header_cache);
  556. }
  557. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc)
  558. {
  559. void *p;
  560. BUG_ON(!mc->nobjs);
  561. p = mc->objects[--mc->nobjs];
  562. return p;
  563. }
  564. static struct pte_list_desc *mmu_alloc_pte_list_desc(struct kvm_vcpu *vcpu)
  565. {
  566. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_list_desc_cache);
  567. }
  568. static void mmu_free_pte_list_desc(struct pte_list_desc *pte_list_desc)
  569. {
  570. kmem_cache_free(pte_list_desc_cache, pte_list_desc);
  571. }
  572. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  573. {
  574. if (!sp->role.direct)
  575. return sp->gfns[index];
  576. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  577. }
  578. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  579. {
  580. if (sp->role.direct)
  581. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  582. else
  583. sp->gfns[index] = gfn;
  584. }
  585. /*
  586. * Return the pointer to the large page information for a given gfn,
  587. * handling slots that are not large page aligned.
  588. */
  589. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  590. struct kvm_memory_slot *slot,
  591. int level)
  592. {
  593. unsigned long idx;
  594. idx = gfn_to_index(gfn, slot->base_gfn, level);
  595. return &slot->arch.lpage_info[level - 2][idx];
  596. }
  597. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  598. {
  599. struct kvm_memory_slot *slot;
  600. struct kvm_lpage_info *linfo;
  601. int i;
  602. slot = gfn_to_memslot(kvm, gfn);
  603. for (i = PT_DIRECTORY_LEVEL;
  604. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  605. linfo = lpage_info_slot(gfn, slot, i);
  606. linfo->write_count += 1;
  607. }
  608. kvm->arch.indirect_shadow_pages++;
  609. }
  610. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  611. {
  612. struct kvm_memory_slot *slot;
  613. struct kvm_lpage_info *linfo;
  614. int i;
  615. slot = gfn_to_memslot(kvm, gfn);
  616. for (i = PT_DIRECTORY_LEVEL;
  617. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  618. linfo = lpage_info_slot(gfn, slot, i);
  619. linfo->write_count -= 1;
  620. WARN_ON(linfo->write_count < 0);
  621. }
  622. kvm->arch.indirect_shadow_pages--;
  623. }
  624. static int has_wrprotected_page(struct kvm *kvm,
  625. gfn_t gfn,
  626. int level)
  627. {
  628. struct kvm_memory_slot *slot;
  629. struct kvm_lpage_info *linfo;
  630. slot = gfn_to_memslot(kvm, gfn);
  631. if (slot) {
  632. linfo = lpage_info_slot(gfn, slot, level);
  633. return linfo->write_count;
  634. }
  635. return 1;
  636. }
  637. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  638. {
  639. unsigned long page_size;
  640. int i, ret = 0;
  641. page_size = kvm_host_page_size(kvm, gfn);
  642. for (i = PT_PAGE_TABLE_LEVEL;
  643. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  644. if (page_size >= KVM_HPAGE_SIZE(i))
  645. ret = i;
  646. else
  647. break;
  648. }
  649. return ret;
  650. }
  651. static struct kvm_memory_slot *
  652. gfn_to_memslot_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t gfn,
  653. bool no_dirty_log)
  654. {
  655. struct kvm_memory_slot *slot;
  656. slot = gfn_to_memslot(vcpu->kvm, gfn);
  657. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  658. (no_dirty_log && slot->dirty_bitmap))
  659. slot = NULL;
  660. return slot;
  661. }
  662. static bool mapping_level_dirty_bitmap(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  663. {
  664. return !gfn_to_memslot_dirty_bitmap(vcpu, large_gfn, true);
  665. }
  666. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  667. {
  668. int host_level, level, max_level;
  669. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  670. if (host_level == PT_PAGE_TABLE_LEVEL)
  671. return host_level;
  672. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  673. kvm_x86_ops->get_lpage_level() : host_level;
  674. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  675. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  676. break;
  677. return level - 1;
  678. }
  679. /*
  680. * Pte mapping structures:
  681. *
  682. * If pte_list bit zero is zero, then pte_list point to the spte.
  683. *
  684. * If pte_list bit zero is one, (then pte_list & ~1) points to a struct
  685. * pte_list_desc containing more mappings.
  686. *
  687. * Returns the number of pte entries before the spte was added or zero if
  688. * the spte was not added.
  689. *
  690. */
  691. static int pte_list_add(struct kvm_vcpu *vcpu, u64 *spte,
  692. unsigned long *pte_list)
  693. {
  694. struct pte_list_desc *desc;
  695. int i, count = 0;
  696. if (!*pte_list) {
  697. rmap_printk("pte_list_add: %p %llx 0->1\n", spte, *spte);
  698. *pte_list = (unsigned long)spte;
  699. } else if (!(*pte_list & 1)) {
  700. rmap_printk("pte_list_add: %p %llx 1->many\n", spte, *spte);
  701. desc = mmu_alloc_pte_list_desc(vcpu);
  702. desc->sptes[0] = (u64 *)*pte_list;
  703. desc->sptes[1] = spte;
  704. *pte_list = (unsigned long)desc | 1;
  705. ++count;
  706. } else {
  707. rmap_printk("pte_list_add: %p %llx many->many\n", spte, *spte);
  708. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  709. while (desc->sptes[PTE_LIST_EXT-1] && desc->more) {
  710. desc = desc->more;
  711. count += PTE_LIST_EXT;
  712. }
  713. if (desc->sptes[PTE_LIST_EXT-1]) {
  714. desc->more = mmu_alloc_pte_list_desc(vcpu);
  715. desc = desc->more;
  716. }
  717. for (i = 0; desc->sptes[i]; ++i)
  718. ++count;
  719. desc->sptes[i] = spte;
  720. }
  721. return count;
  722. }
  723. static void
  724. pte_list_desc_remove_entry(unsigned long *pte_list, struct pte_list_desc *desc,
  725. int i, struct pte_list_desc *prev_desc)
  726. {
  727. int j;
  728. for (j = PTE_LIST_EXT - 1; !desc->sptes[j] && j > i; --j)
  729. ;
  730. desc->sptes[i] = desc->sptes[j];
  731. desc->sptes[j] = NULL;
  732. if (j != 0)
  733. return;
  734. if (!prev_desc && !desc->more)
  735. *pte_list = (unsigned long)desc->sptes[0];
  736. else
  737. if (prev_desc)
  738. prev_desc->more = desc->more;
  739. else
  740. *pte_list = (unsigned long)desc->more | 1;
  741. mmu_free_pte_list_desc(desc);
  742. }
  743. static void pte_list_remove(u64 *spte, unsigned long *pte_list)
  744. {
  745. struct pte_list_desc *desc;
  746. struct pte_list_desc *prev_desc;
  747. int i;
  748. if (!*pte_list) {
  749. printk(KERN_ERR "pte_list_remove: %p 0->BUG\n", spte);
  750. BUG();
  751. } else if (!(*pte_list & 1)) {
  752. rmap_printk("pte_list_remove: %p 1->0\n", spte);
  753. if ((u64 *)*pte_list != spte) {
  754. printk(KERN_ERR "pte_list_remove: %p 1->BUG\n", spte);
  755. BUG();
  756. }
  757. *pte_list = 0;
  758. } else {
  759. rmap_printk("pte_list_remove: %p many->many\n", spte);
  760. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  761. prev_desc = NULL;
  762. while (desc) {
  763. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  764. if (desc->sptes[i] == spte) {
  765. pte_list_desc_remove_entry(pte_list,
  766. desc, i,
  767. prev_desc);
  768. return;
  769. }
  770. prev_desc = desc;
  771. desc = desc->more;
  772. }
  773. pr_err("pte_list_remove: %p many->many\n", spte);
  774. BUG();
  775. }
  776. }
  777. typedef void (*pte_list_walk_fn) (u64 *spte);
  778. static void pte_list_walk(unsigned long *pte_list, pte_list_walk_fn fn)
  779. {
  780. struct pte_list_desc *desc;
  781. int i;
  782. if (!*pte_list)
  783. return;
  784. if (!(*pte_list & 1))
  785. return fn((u64 *)*pte_list);
  786. desc = (struct pte_list_desc *)(*pte_list & ~1ul);
  787. while (desc) {
  788. for (i = 0; i < PTE_LIST_EXT && desc->sptes[i]; ++i)
  789. fn(desc->sptes[i]);
  790. desc = desc->more;
  791. }
  792. }
  793. static unsigned long *__gfn_to_rmap(gfn_t gfn, int level,
  794. struct kvm_memory_slot *slot)
  795. {
  796. struct kvm_lpage_info *linfo;
  797. if (likely(level == PT_PAGE_TABLE_LEVEL))
  798. return &slot->rmap[gfn - slot->base_gfn];
  799. linfo = lpage_info_slot(gfn, slot, level);
  800. return &linfo->rmap_pde;
  801. }
  802. /*
  803. * Take gfn and return the reverse mapping to it.
  804. */
  805. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  806. {
  807. struct kvm_memory_slot *slot;
  808. slot = gfn_to_memslot(kvm, gfn);
  809. return __gfn_to_rmap(gfn, level, slot);
  810. }
  811. static bool rmap_can_add(struct kvm_vcpu *vcpu)
  812. {
  813. struct kvm_mmu_memory_cache *cache;
  814. cache = &vcpu->arch.mmu_pte_list_desc_cache;
  815. return mmu_memory_cache_free_objects(cache);
  816. }
  817. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  818. {
  819. struct kvm_mmu_page *sp;
  820. unsigned long *rmapp;
  821. sp = page_header(__pa(spte));
  822. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  823. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  824. return pte_list_add(vcpu, spte, rmapp);
  825. }
  826. static void rmap_remove(struct kvm *kvm, u64 *spte)
  827. {
  828. struct kvm_mmu_page *sp;
  829. gfn_t gfn;
  830. unsigned long *rmapp;
  831. sp = page_header(__pa(spte));
  832. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  833. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  834. pte_list_remove(spte, rmapp);
  835. }
  836. /*
  837. * Used by the following functions to iterate through the sptes linked by a
  838. * rmap. All fields are private and not assumed to be used outside.
  839. */
  840. struct rmap_iterator {
  841. /* private fields */
  842. struct pte_list_desc *desc; /* holds the sptep if not NULL */
  843. int pos; /* index of the sptep */
  844. };
  845. /*
  846. * Iteration must be started by this function. This should also be used after
  847. * removing/dropping sptes from the rmap link because in such cases the
  848. * information in the itererator may not be valid.
  849. *
  850. * Returns sptep if found, NULL otherwise.
  851. */
  852. static u64 *rmap_get_first(unsigned long rmap, struct rmap_iterator *iter)
  853. {
  854. if (!rmap)
  855. return NULL;
  856. if (!(rmap & 1)) {
  857. iter->desc = NULL;
  858. return (u64 *)rmap;
  859. }
  860. iter->desc = (struct pte_list_desc *)(rmap & ~1ul);
  861. iter->pos = 0;
  862. return iter->desc->sptes[iter->pos];
  863. }
  864. /*
  865. * Must be used with a valid iterator: e.g. after rmap_get_first().
  866. *
  867. * Returns sptep if found, NULL otherwise.
  868. */
  869. static u64 *rmap_get_next(struct rmap_iterator *iter)
  870. {
  871. if (iter->desc) {
  872. if (iter->pos < PTE_LIST_EXT - 1) {
  873. u64 *sptep;
  874. ++iter->pos;
  875. sptep = iter->desc->sptes[iter->pos];
  876. if (sptep)
  877. return sptep;
  878. }
  879. iter->desc = iter->desc->more;
  880. if (iter->desc) {
  881. iter->pos = 0;
  882. /* desc->sptes[0] cannot be NULL */
  883. return iter->desc->sptes[iter->pos];
  884. }
  885. }
  886. return NULL;
  887. }
  888. static void drop_spte(struct kvm *kvm, u64 *sptep)
  889. {
  890. if (mmu_spte_clear_track_bits(sptep))
  891. rmap_remove(kvm, sptep);
  892. }
  893. static bool __drop_large_spte(struct kvm *kvm, u64 *sptep)
  894. {
  895. if (is_large_pte(*sptep)) {
  896. WARN_ON(page_header(__pa(sptep))->role.level ==
  897. PT_PAGE_TABLE_LEVEL);
  898. drop_spte(kvm, sptep);
  899. --kvm->stat.lpages;
  900. return true;
  901. }
  902. return false;
  903. }
  904. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  905. {
  906. if (__drop_large_spte(vcpu->kvm, sptep))
  907. kvm_flush_remote_tlbs(vcpu->kvm);
  908. }
  909. /*
  910. * Write-protect on the specified @sptep, @pt_protect indicates whether
  911. * spte writ-protection is caused by protecting shadow page table.
  912. * @flush indicates whether tlb need be flushed.
  913. *
  914. * Note: write protection is difference between drity logging and spte
  915. * protection:
  916. * - for dirty logging, the spte can be set to writable at anytime if
  917. * its dirty bitmap is properly set.
  918. * - for spte protection, the spte can be writable only after unsync-ing
  919. * shadow page.
  920. *
  921. * Return true if the spte is dropped.
  922. */
  923. static bool
  924. spte_write_protect(struct kvm *kvm, u64 *sptep, bool *flush, bool pt_protect)
  925. {
  926. u64 spte = *sptep;
  927. if (!is_writable_pte(spte) &&
  928. !(pt_protect && spte_is_locklessly_modifiable(spte)))
  929. return false;
  930. rmap_printk("rmap_write_protect: spte %p %llx\n", sptep, *sptep);
  931. if (__drop_large_spte(kvm, sptep)) {
  932. *flush |= true;
  933. return true;
  934. }
  935. if (pt_protect)
  936. spte &= ~SPTE_MMU_WRITEABLE;
  937. spte = spte & ~PT_WRITABLE_MASK;
  938. *flush |= mmu_spte_update(sptep, spte);
  939. return false;
  940. }
  941. static bool __rmap_write_protect(struct kvm *kvm, unsigned long *rmapp,
  942. int level, bool pt_protect)
  943. {
  944. u64 *sptep;
  945. struct rmap_iterator iter;
  946. bool flush = false;
  947. for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
  948. BUG_ON(!(*sptep & PT_PRESENT_MASK));
  949. if (spte_write_protect(kvm, sptep, &flush, pt_protect)) {
  950. sptep = rmap_get_first(*rmapp, &iter);
  951. continue;
  952. }
  953. sptep = rmap_get_next(&iter);
  954. }
  955. return flush;
  956. }
  957. /**
  958. * kvm_mmu_write_protect_pt_masked - write protect selected PT level pages
  959. * @kvm: kvm instance
  960. * @slot: slot to protect
  961. * @gfn_offset: start of the BITS_PER_LONG pages we care about
  962. * @mask: indicates which pages we should protect
  963. *
  964. * Used when we do not need to care about huge page mappings: e.g. during dirty
  965. * logging we do not have any such mappings.
  966. */
  967. void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
  968. struct kvm_memory_slot *slot,
  969. gfn_t gfn_offset, unsigned long mask)
  970. {
  971. unsigned long *rmapp;
  972. while (mask) {
  973. rmapp = &slot->rmap[gfn_offset + __ffs(mask)];
  974. __rmap_write_protect(kvm, rmapp, PT_PAGE_TABLE_LEVEL, false);
  975. /* clear the first set bit */
  976. mask &= mask - 1;
  977. }
  978. }
  979. static bool rmap_write_protect(struct kvm *kvm, u64 gfn)
  980. {
  981. struct kvm_memory_slot *slot;
  982. unsigned long *rmapp;
  983. int i;
  984. bool write_protected = false;
  985. slot = gfn_to_memslot(kvm, gfn);
  986. for (i = PT_PAGE_TABLE_LEVEL;
  987. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  988. rmapp = __gfn_to_rmap(gfn, i, slot);
  989. write_protected |= __rmap_write_protect(kvm, rmapp, i, true);
  990. }
  991. return write_protected;
  992. }
  993. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  994. unsigned long data)
  995. {
  996. u64 *sptep;
  997. struct rmap_iterator iter;
  998. int need_tlb_flush = 0;
  999. while ((sptep = rmap_get_first(*rmapp, &iter))) {
  1000. BUG_ON(!(*sptep & PT_PRESENT_MASK));
  1001. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", sptep, *sptep);
  1002. drop_spte(kvm, sptep);
  1003. need_tlb_flush = 1;
  1004. }
  1005. return need_tlb_flush;
  1006. }
  1007. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1008. unsigned long data)
  1009. {
  1010. u64 *sptep;
  1011. struct rmap_iterator iter;
  1012. int need_flush = 0;
  1013. u64 new_spte;
  1014. pte_t *ptep = (pte_t *)data;
  1015. pfn_t new_pfn;
  1016. WARN_ON(pte_huge(*ptep));
  1017. new_pfn = pte_pfn(*ptep);
  1018. for (sptep = rmap_get_first(*rmapp, &iter); sptep;) {
  1019. BUG_ON(!is_shadow_present_pte(*sptep));
  1020. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", sptep, *sptep);
  1021. need_flush = 1;
  1022. if (pte_write(*ptep)) {
  1023. drop_spte(kvm, sptep);
  1024. sptep = rmap_get_first(*rmapp, &iter);
  1025. } else {
  1026. new_spte = *sptep & ~PT64_BASE_ADDR_MASK;
  1027. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  1028. new_spte &= ~PT_WRITABLE_MASK;
  1029. new_spte &= ~SPTE_HOST_WRITEABLE;
  1030. new_spte &= ~shadow_accessed_mask;
  1031. mmu_spte_clear_track_bits(sptep);
  1032. mmu_spte_set(sptep, new_spte);
  1033. sptep = rmap_get_next(&iter);
  1034. }
  1035. }
  1036. if (need_flush)
  1037. kvm_flush_remote_tlbs(kvm);
  1038. return 0;
  1039. }
  1040. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  1041. unsigned long data,
  1042. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  1043. unsigned long data))
  1044. {
  1045. int j;
  1046. int ret;
  1047. int retval = 0;
  1048. struct kvm_memslots *slots;
  1049. struct kvm_memory_slot *memslot;
  1050. slots = kvm_memslots(kvm);
  1051. kvm_for_each_memslot(memslot, slots) {
  1052. unsigned long start = memslot->userspace_addr;
  1053. unsigned long end;
  1054. end = start + (memslot->npages << PAGE_SHIFT);
  1055. if (hva >= start && hva < end) {
  1056. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  1057. gfn_t gfn = memslot->base_gfn + gfn_offset;
  1058. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  1059. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  1060. struct kvm_lpage_info *linfo;
  1061. linfo = lpage_info_slot(gfn, memslot,
  1062. PT_DIRECTORY_LEVEL + j);
  1063. ret |= handler(kvm, &linfo->rmap_pde, data);
  1064. }
  1065. trace_kvm_age_page(hva, memslot, ret);
  1066. retval |= ret;
  1067. }
  1068. }
  1069. return retval;
  1070. }
  1071. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  1072. {
  1073. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  1074. }
  1075. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  1076. {
  1077. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  1078. }
  1079. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1080. unsigned long data)
  1081. {
  1082. u64 *sptep;
  1083. struct rmap_iterator uninitialized_var(iter);
  1084. int young = 0;
  1085. /*
  1086. * In case of absence of EPT Access and Dirty Bits supports,
  1087. * emulate the accessed bit for EPT, by checking if this page has
  1088. * an EPT mapping, and clearing it if it does. On the next access,
  1089. * a new EPT mapping will be established.
  1090. * This has some overhead, but not as much as the cost of swapping
  1091. * out actively used pages or breaking up actively used hugepages.
  1092. */
  1093. if (!shadow_accessed_mask)
  1094. return kvm_unmap_rmapp(kvm, rmapp, data);
  1095. for (sptep = rmap_get_first(*rmapp, &iter); sptep;
  1096. sptep = rmap_get_next(&iter)) {
  1097. BUG_ON(!is_shadow_present_pte(*sptep));
  1098. if (*sptep & shadow_accessed_mask) {
  1099. young = 1;
  1100. clear_bit((ffs(shadow_accessed_mask) - 1),
  1101. (unsigned long *)sptep);
  1102. }
  1103. }
  1104. return young;
  1105. }
  1106. static int kvm_test_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  1107. unsigned long data)
  1108. {
  1109. u64 *sptep;
  1110. struct rmap_iterator iter;
  1111. int young = 0;
  1112. /*
  1113. * If there's no access bit in the secondary pte set by the
  1114. * hardware it's up to gup-fast/gup to set the access bit in
  1115. * the primary pte or in the page structure.
  1116. */
  1117. if (!shadow_accessed_mask)
  1118. goto out;
  1119. for (sptep = rmap_get_first(*rmapp, &iter); sptep;
  1120. sptep = rmap_get_next(&iter)) {
  1121. BUG_ON(!is_shadow_present_pte(*sptep));
  1122. if (*sptep & shadow_accessed_mask) {
  1123. young = 1;
  1124. break;
  1125. }
  1126. }
  1127. out:
  1128. return young;
  1129. }
  1130. #define RMAP_RECYCLE_THRESHOLD 1000
  1131. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  1132. {
  1133. unsigned long *rmapp;
  1134. struct kvm_mmu_page *sp;
  1135. sp = page_header(__pa(spte));
  1136. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  1137. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  1138. kvm_flush_remote_tlbs(vcpu->kvm);
  1139. }
  1140. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  1141. {
  1142. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  1143. }
  1144. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  1145. {
  1146. return kvm_handle_hva(kvm, hva, 0, kvm_test_age_rmapp);
  1147. }
  1148. #ifdef MMU_DEBUG
  1149. static int is_empty_shadow_page(u64 *spt)
  1150. {
  1151. u64 *pos;
  1152. u64 *end;
  1153. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  1154. if (is_shadow_present_pte(*pos)) {
  1155. printk(KERN_ERR "%s: %p %llx\n", __func__,
  1156. pos, *pos);
  1157. return 0;
  1158. }
  1159. return 1;
  1160. }
  1161. #endif
  1162. /*
  1163. * This value is the sum of all of the kvm instances's
  1164. * kvm->arch.n_used_mmu_pages values. We need a global,
  1165. * aggregate version in order to make the slab shrinker
  1166. * faster
  1167. */
  1168. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  1169. {
  1170. kvm->arch.n_used_mmu_pages += nr;
  1171. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  1172. }
  1173. /*
  1174. * Remove the sp from shadow page cache, after call it,
  1175. * we can not find this sp from the cache, and the shadow
  1176. * page table is still valid.
  1177. * It should be under the protection of mmu lock.
  1178. */
  1179. static void kvm_mmu_isolate_page(struct kvm_mmu_page *sp)
  1180. {
  1181. ASSERT(is_empty_shadow_page(sp->spt));
  1182. hlist_del(&sp->hash_link);
  1183. if (!sp->role.direct)
  1184. free_page((unsigned long)sp->gfns);
  1185. }
  1186. /*
  1187. * Free the shadow page table and the sp, we can do it
  1188. * out of the protection of mmu lock.
  1189. */
  1190. static void kvm_mmu_free_page(struct kvm_mmu_page *sp)
  1191. {
  1192. list_del(&sp->link);
  1193. free_page((unsigned long)sp->spt);
  1194. kmem_cache_free(mmu_page_header_cache, sp);
  1195. }
  1196. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  1197. {
  1198. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  1199. }
  1200. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  1201. struct kvm_mmu_page *sp, u64 *parent_pte)
  1202. {
  1203. if (!parent_pte)
  1204. return;
  1205. pte_list_add(vcpu, parent_pte, &sp->parent_ptes);
  1206. }
  1207. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  1208. u64 *parent_pte)
  1209. {
  1210. pte_list_remove(parent_pte, &sp->parent_ptes);
  1211. }
  1212. static void drop_parent_pte(struct kvm_mmu_page *sp,
  1213. u64 *parent_pte)
  1214. {
  1215. mmu_page_remove_parent_pte(sp, parent_pte);
  1216. mmu_spte_clear_no_track(parent_pte);
  1217. }
  1218. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  1219. u64 *parent_pte, int direct)
  1220. {
  1221. struct kvm_mmu_page *sp;
  1222. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache);
  1223. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1224. if (!direct)
  1225. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache);
  1226. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  1227. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  1228. bitmap_zero(sp->slot_bitmap, KVM_MEM_SLOTS_NUM);
  1229. sp->parent_ptes = 0;
  1230. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1231. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  1232. return sp;
  1233. }
  1234. static void mark_unsync(u64 *spte);
  1235. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  1236. {
  1237. pte_list_walk(&sp->parent_ptes, mark_unsync);
  1238. }
  1239. static void mark_unsync(u64 *spte)
  1240. {
  1241. struct kvm_mmu_page *sp;
  1242. unsigned int index;
  1243. sp = page_header(__pa(spte));
  1244. index = spte - sp->spt;
  1245. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  1246. return;
  1247. if (sp->unsync_children++)
  1248. return;
  1249. kvm_mmu_mark_parents_unsync(sp);
  1250. }
  1251. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  1252. struct kvm_mmu_page *sp)
  1253. {
  1254. return 1;
  1255. }
  1256. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  1257. {
  1258. }
  1259. static void nonpaging_update_pte(struct kvm_vcpu *vcpu,
  1260. struct kvm_mmu_page *sp, u64 *spte,
  1261. const void *pte)
  1262. {
  1263. WARN_ON(1);
  1264. }
  1265. #define KVM_PAGE_ARRAY_NR 16
  1266. struct kvm_mmu_pages {
  1267. struct mmu_page_and_offset {
  1268. struct kvm_mmu_page *sp;
  1269. unsigned int idx;
  1270. } page[KVM_PAGE_ARRAY_NR];
  1271. unsigned int nr;
  1272. };
  1273. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  1274. int idx)
  1275. {
  1276. int i;
  1277. if (sp->unsync)
  1278. for (i=0; i < pvec->nr; i++)
  1279. if (pvec->page[i].sp == sp)
  1280. return 0;
  1281. pvec->page[pvec->nr].sp = sp;
  1282. pvec->page[pvec->nr].idx = idx;
  1283. pvec->nr++;
  1284. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  1285. }
  1286. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  1287. struct kvm_mmu_pages *pvec)
  1288. {
  1289. int i, ret, nr_unsync_leaf = 0;
  1290. for_each_set_bit(i, sp->unsync_child_bitmap, 512) {
  1291. struct kvm_mmu_page *child;
  1292. u64 ent = sp->spt[i];
  1293. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  1294. goto clear_child_bitmap;
  1295. child = page_header(ent & PT64_BASE_ADDR_MASK);
  1296. if (child->unsync_children) {
  1297. if (mmu_pages_add(pvec, child, i))
  1298. return -ENOSPC;
  1299. ret = __mmu_unsync_walk(child, pvec);
  1300. if (!ret)
  1301. goto clear_child_bitmap;
  1302. else if (ret > 0)
  1303. nr_unsync_leaf += ret;
  1304. else
  1305. return ret;
  1306. } else if (child->unsync) {
  1307. nr_unsync_leaf++;
  1308. if (mmu_pages_add(pvec, child, i))
  1309. return -ENOSPC;
  1310. } else
  1311. goto clear_child_bitmap;
  1312. continue;
  1313. clear_child_bitmap:
  1314. __clear_bit(i, sp->unsync_child_bitmap);
  1315. sp->unsync_children--;
  1316. WARN_ON((int)sp->unsync_children < 0);
  1317. }
  1318. return nr_unsync_leaf;
  1319. }
  1320. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1321. struct kvm_mmu_pages *pvec)
  1322. {
  1323. if (!sp->unsync_children)
  1324. return 0;
  1325. mmu_pages_add(pvec, sp, 0);
  1326. return __mmu_unsync_walk(sp, pvec);
  1327. }
  1328. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1329. {
  1330. WARN_ON(!sp->unsync);
  1331. trace_kvm_mmu_sync_page(sp);
  1332. sp->unsync = 0;
  1333. --kvm->stat.mmu_unsync;
  1334. }
  1335. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1336. struct list_head *invalid_list);
  1337. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1338. struct list_head *invalid_list);
  1339. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1340. hlist_for_each_entry(sp, pos, \
  1341. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1342. if ((sp)->gfn != (gfn)) {} else
  1343. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1344. hlist_for_each_entry(sp, pos, \
  1345. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1346. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1347. (sp)->role.invalid) {} else
  1348. /* @sp->gfn should be write-protected at the call site */
  1349. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1350. struct list_head *invalid_list, bool clear_unsync)
  1351. {
  1352. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1353. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1354. return 1;
  1355. }
  1356. if (clear_unsync)
  1357. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1358. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1359. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1360. return 1;
  1361. }
  1362. kvm_mmu_flush_tlb(vcpu);
  1363. return 0;
  1364. }
  1365. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1366. struct kvm_mmu_page *sp)
  1367. {
  1368. LIST_HEAD(invalid_list);
  1369. int ret;
  1370. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1371. if (ret)
  1372. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1373. return ret;
  1374. }
  1375. #ifdef CONFIG_KVM_MMU_AUDIT
  1376. #include "mmu_audit.c"
  1377. #else
  1378. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, int point) { }
  1379. static void mmu_audit_disable(void) { }
  1380. #endif
  1381. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1382. struct list_head *invalid_list)
  1383. {
  1384. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1385. }
  1386. /* @gfn should be write-protected at the call site */
  1387. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1388. {
  1389. struct kvm_mmu_page *s;
  1390. struct hlist_node *node;
  1391. LIST_HEAD(invalid_list);
  1392. bool flush = false;
  1393. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1394. if (!s->unsync)
  1395. continue;
  1396. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1397. kvm_unlink_unsync_page(vcpu->kvm, s);
  1398. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1399. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1400. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1401. continue;
  1402. }
  1403. flush = true;
  1404. }
  1405. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1406. if (flush)
  1407. kvm_mmu_flush_tlb(vcpu);
  1408. }
  1409. struct mmu_page_path {
  1410. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1411. unsigned int idx[PT64_ROOT_LEVEL-1];
  1412. };
  1413. #define for_each_sp(pvec, sp, parents, i) \
  1414. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1415. sp = pvec.page[i].sp; \
  1416. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1417. i = mmu_pages_next(&pvec, &parents, i))
  1418. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1419. struct mmu_page_path *parents,
  1420. int i)
  1421. {
  1422. int n;
  1423. for (n = i+1; n < pvec->nr; n++) {
  1424. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1425. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1426. parents->idx[0] = pvec->page[n].idx;
  1427. return n;
  1428. }
  1429. parents->parent[sp->role.level-2] = sp;
  1430. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1431. }
  1432. return n;
  1433. }
  1434. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1435. {
  1436. struct kvm_mmu_page *sp;
  1437. unsigned int level = 0;
  1438. do {
  1439. unsigned int idx = parents->idx[level];
  1440. sp = parents->parent[level];
  1441. if (!sp)
  1442. return;
  1443. --sp->unsync_children;
  1444. WARN_ON((int)sp->unsync_children < 0);
  1445. __clear_bit(idx, sp->unsync_child_bitmap);
  1446. level++;
  1447. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1448. }
  1449. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1450. struct mmu_page_path *parents,
  1451. struct kvm_mmu_pages *pvec)
  1452. {
  1453. parents->parent[parent->role.level-1] = NULL;
  1454. pvec->nr = 0;
  1455. }
  1456. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1457. struct kvm_mmu_page *parent)
  1458. {
  1459. int i;
  1460. struct kvm_mmu_page *sp;
  1461. struct mmu_page_path parents;
  1462. struct kvm_mmu_pages pages;
  1463. LIST_HEAD(invalid_list);
  1464. kvm_mmu_pages_init(parent, &parents, &pages);
  1465. while (mmu_unsync_walk(parent, &pages)) {
  1466. bool protected = false;
  1467. for_each_sp(pages, sp, parents, i)
  1468. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1469. if (protected)
  1470. kvm_flush_remote_tlbs(vcpu->kvm);
  1471. for_each_sp(pages, sp, parents, i) {
  1472. kvm_sync_page(vcpu, sp, &invalid_list);
  1473. mmu_pages_clear_parents(&parents);
  1474. }
  1475. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1476. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1477. kvm_mmu_pages_init(parent, &parents, &pages);
  1478. }
  1479. }
  1480. static void init_shadow_page_table(struct kvm_mmu_page *sp)
  1481. {
  1482. int i;
  1483. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1484. sp->spt[i] = 0ull;
  1485. }
  1486. static void __clear_sp_write_flooding_count(struct kvm_mmu_page *sp)
  1487. {
  1488. sp->write_flooding_count = 0;
  1489. }
  1490. static void clear_sp_write_flooding_count(u64 *spte)
  1491. {
  1492. struct kvm_mmu_page *sp = page_header(__pa(spte));
  1493. __clear_sp_write_flooding_count(sp);
  1494. }
  1495. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1496. gfn_t gfn,
  1497. gva_t gaddr,
  1498. unsigned level,
  1499. int direct,
  1500. unsigned access,
  1501. u64 *parent_pte)
  1502. {
  1503. union kvm_mmu_page_role role;
  1504. unsigned quadrant;
  1505. struct kvm_mmu_page *sp;
  1506. struct hlist_node *node;
  1507. bool need_sync = false;
  1508. role = vcpu->arch.mmu.base_role;
  1509. role.level = level;
  1510. role.direct = direct;
  1511. if (role.direct)
  1512. role.cr4_pae = 0;
  1513. role.access = access;
  1514. if (!vcpu->arch.mmu.direct_map
  1515. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1516. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1517. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1518. role.quadrant = quadrant;
  1519. }
  1520. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1521. if (!need_sync && sp->unsync)
  1522. need_sync = true;
  1523. if (sp->role.word != role.word)
  1524. continue;
  1525. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1526. break;
  1527. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1528. if (sp->unsync_children) {
  1529. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1530. kvm_mmu_mark_parents_unsync(sp);
  1531. } else if (sp->unsync)
  1532. kvm_mmu_mark_parents_unsync(sp);
  1533. __clear_sp_write_flooding_count(sp);
  1534. trace_kvm_mmu_get_page(sp, false);
  1535. return sp;
  1536. }
  1537. ++vcpu->kvm->stat.mmu_cache_miss;
  1538. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1539. if (!sp)
  1540. return sp;
  1541. sp->gfn = gfn;
  1542. sp->role = role;
  1543. hlist_add_head(&sp->hash_link,
  1544. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1545. if (!direct) {
  1546. if (rmap_write_protect(vcpu->kvm, gfn))
  1547. kvm_flush_remote_tlbs(vcpu->kvm);
  1548. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1549. kvm_sync_pages(vcpu, gfn);
  1550. account_shadowed(vcpu->kvm, gfn);
  1551. }
  1552. init_shadow_page_table(sp);
  1553. trace_kvm_mmu_get_page(sp, true);
  1554. return sp;
  1555. }
  1556. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1557. struct kvm_vcpu *vcpu, u64 addr)
  1558. {
  1559. iterator->addr = addr;
  1560. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1561. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1562. if (iterator->level == PT64_ROOT_LEVEL &&
  1563. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1564. !vcpu->arch.mmu.direct_map)
  1565. --iterator->level;
  1566. if (iterator->level == PT32E_ROOT_LEVEL) {
  1567. iterator->shadow_addr
  1568. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1569. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1570. --iterator->level;
  1571. if (!iterator->shadow_addr)
  1572. iterator->level = 0;
  1573. }
  1574. }
  1575. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1576. {
  1577. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1578. return false;
  1579. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1580. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1581. return true;
  1582. }
  1583. static void __shadow_walk_next(struct kvm_shadow_walk_iterator *iterator,
  1584. u64 spte)
  1585. {
  1586. if (is_last_spte(spte, iterator->level)) {
  1587. iterator->level = 0;
  1588. return;
  1589. }
  1590. iterator->shadow_addr = spte & PT64_BASE_ADDR_MASK;
  1591. --iterator->level;
  1592. }
  1593. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1594. {
  1595. return __shadow_walk_next(iterator, *iterator->sptep);
  1596. }
  1597. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1598. {
  1599. u64 spte;
  1600. spte = __pa(sp->spt)
  1601. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1602. | PT_WRITABLE_MASK | PT_USER_MASK;
  1603. mmu_spte_set(sptep, spte);
  1604. }
  1605. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1606. unsigned direct_access)
  1607. {
  1608. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1609. struct kvm_mmu_page *child;
  1610. /*
  1611. * For the direct sp, if the guest pte's dirty bit
  1612. * changed form clean to dirty, it will corrupt the
  1613. * sp's access: allow writable in the read-only sp,
  1614. * so we should update the spte at this point to get
  1615. * a new sp with the correct access.
  1616. */
  1617. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1618. if (child->role.access == direct_access)
  1619. return;
  1620. drop_parent_pte(child, sptep);
  1621. kvm_flush_remote_tlbs(vcpu->kvm);
  1622. }
  1623. }
  1624. static bool mmu_page_zap_pte(struct kvm *kvm, struct kvm_mmu_page *sp,
  1625. u64 *spte)
  1626. {
  1627. u64 pte;
  1628. struct kvm_mmu_page *child;
  1629. pte = *spte;
  1630. if (is_shadow_present_pte(pte)) {
  1631. if (is_last_spte(pte, sp->role.level)) {
  1632. drop_spte(kvm, spte);
  1633. if (is_large_pte(pte))
  1634. --kvm->stat.lpages;
  1635. } else {
  1636. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1637. drop_parent_pte(child, spte);
  1638. }
  1639. return true;
  1640. }
  1641. if (is_mmio_spte(pte))
  1642. mmu_spte_clear_no_track(spte);
  1643. return false;
  1644. }
  1645. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1646. struct kvm_mmu_page *sp)
  1647. {
  1648. unsigned i;
  1649. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1650. mmu_page_zap_pte(kvm, sp, sp->spt + i);
  1651. }
  1652. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1653. {
  1654. mmu_page_remove_parent_pte(sp, parent_pte);
  1655. }
  1656. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1657. {
  1658. u64 *sptep;
  1659. struct rmap_iterator iter;
  1660. while ((sptep = rmap_get_first(sp->parent_ptes, &iter)))
  1661. drop_parent_pte(sp, sptep);
  1662. }
  1663. static int mmu_zap_unsync_children(struct kvm *kvm,
  1664. struct kvm_mmu_page *parent,
  1665. struct list_head *invalid_list)
  1666. {
  1667. int i, zapped = 0;
  1668. struct mmu_page_path parents;
  1669. struct kvm_mmu_pages pages;
  1670. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1671. return 0;
  1672. kvm_mmu_pages_init(parent, &parents, &pages);
  1673. while (mmu_unsync_walk(parent, &pages)) {
  1674. struct kvm_mmu_page *sp;
  1675. for_each_sp(pages, sp, parents, i) {
  1676. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1677. mmu_pages_clear_parents(&parents);
  1678. zapped++;
  1679. }
  1680. kvm_mmu_pages_init(parent, &parents, &pages);
  1681. }
  1682. return zapped;
  1683. }
  1684. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1685. struct list_head *invalid_list)
  1686. {
  1687. int ret;
  1688. trace_kvm_mmu_prepare_zap_page(sp);
  1689. ++kvm->stat.mmu_shadow_zapped;
  1690. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1691. kvm_mmu_page_unlink_children(kvm, sp);
  1692. kvm_mmu_unlink_parents(kvm, sp);
  1693. if (!sp->role.invalid && !sp->role.direct)
  1694. unaccount_shadowed(kvm, sp->gfn);
  1695. if (sp->unsync)
  1696. kvm_unlink_unsync_page(kvm, sp);
  1697. if (!sp->root_count) {
  1698. /* Count self */
  1699. ret++;
  1700. list_move(&sp->link, invalid_list);
  1701. kvm_mod_used_mmu_pages(kvm, -1);
  1702. } else {
  1703. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1704. kvm_reload_remote_mmus(kvm);
  1705. }
  1706. sp->role.invalid = 1;
  1707. return ret;
  1708. }
  1709. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1710. struct list_head *invalid_list)
  1711. {
  1712. struct kvm_mmu_page *sp;
  1713. if (list_empty(invalid_list))
  1714. return;
  1715. /*
  1716. * wmb: make sure everyone sees our modifications to the page tables
  1717. * rmb: make sure we see changes to vcpu->mode
  1718. */
  1719. smp_mb();
  1720. /*
  1721. * Wait for all vcpus to exit guest mode and/or lockless shadow
  1722. * page table walks.
  1723. */
  1724. kvm_flush_remote_tlbs(kvm);
  1725. do {
  1726. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1727. WARN_ON(!sp->role.invalid || sp->root_count);
  1728. kvm_mmu_isolate_page(sp);
  1729. kvm_mmu_free_page(sp);
  1730. } while (!list_empty(invalid_list));
  1731. }
  1732. /*
  1733. * Changing the number of mmu pages allocated to the vm
  1734. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1735. */
  1736. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1737. {
  1738. LIST_HEAD(invalid_list);
  1739. /*
  1740. * If we set the number of mmu pages to be smaller be than the
  1741. * number of actived pages , we must to free some mmu pages before we
  1742. * change the value
  1743. */
  1744. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1745. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
  1746. !list_empty(&kvm->arch.active_mmu_pages)) {
  1747. struct kvm_mmu_page *page;
  1748. page = container_of(kvm->arch.active_mmu_pages.prev,
  1749. struct kvm_mmu_page, link);
  1750. kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
  1751. }
  1752. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1753. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1754. }
  1755. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1756. }
  1757. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1758. {
  1759. struct kvm_mmu_page *sp;
  1760. struct hlist_node *node;
  1761. LIST_HEAD(invalid_list);
  1762. int r;
  1763. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1764. r = 0;
  1765. spin_lock(&kvm->mmu_lock);
  1766. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1767. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1768. sp->role.word);
  1769. r = 1;
  1770. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1771. }
  1772. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1773. spin_unlock(&kvm->mmu_lock);
  1774. return r;
  1775. }
  1776. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page);
  1777. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1778. {
  1779. int slot = memslot_id(kvm, gfn);
  1780. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1781. __set_bit(slot, sp->slot_bitmap);
  1782. }
  1783. /*
  1784. * The function is based on mtrr_type_lookup() in
  1785. * arch/x86/kernel/cpu/mtrr/generic.c
  1786. */
  1787. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1788. u64 start, u64 end)
  1789. {
  1790. int i;
  1791. u64 base, mask;
  1792. u8 prev_match, curr_match;
  1793. int num_var_ranges = KVM_NR_VAR_MTRR;
  1794. if (!mtrr_state->enabled)
  1795. return 0xFF;
  1796. /* Make end inclusive end, instead of exclusive */
  1797. end--;
  1798. /* Look in fixed ranges. Just return the type as per start */
  1799. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1800. int idx;
  1801. if (start < 0x80000) {
  1802. idx = 0;
  1803. idx += (start >> 16);
  1804. return mtrr_state->fixed_ranges[idx];
  1805. } else if (start < 0xC0000) {
  1806. idx = 1 * 8;
  1807. idx += ((start - 0x80000) >> 14);
  1808. return mtrr_state->fixed_ranges[idx];
  1809. } else if (start < 0x1000000) {
  1810. idx = 3 * 8;
  1811. idx += ((start - 0xC0000) >> 12);
  1812. return mtrr_state->fixed_ranges[idx];
  1813. }
  1814. }
  1815. /*
  1816. * Look in variable ranges
  1817. * Look of multiple ranges matching this address and pick type
  1818. * as per MTRR precedence
  1819. */
  1820. if (!(mtrr_state->enabled & 2))
  1821. return mtrr_state->def_type;
  1822. prev_match = 0xFF;
  1823. for (i = 0; i < num_var_ranges; ++i) {
  1824. unsigned short start_state, end_state;
  1825. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1826. continue;
  1827. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1828. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1829. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1830. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1831. start_state = ((start & mask) == (base & mask));
  1832. end_state = ((end & mask) == (base & mask));
  1833. if (start_state != end_state)
  1834. return 0xFE;
  1835. if ((start & mask) != (base & mask))
  1836. continue;
  1837. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1838. if (prev_match == 0xFF) {
  1839. prev_match = curr_match;
  1840. continue;
  1841. }
  1842. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1843. curr_match == MTRR_TYPE_UNCACHABLE)
  1844. return MTRR_TYPE_UNCACHABLE;
  1845. if ((prev_match == MTRR_TYPE_WRBACK &&
  1846. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1847. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1848. curr_match == MTRR_TYPE_WRBACK)) {
  1849. prev_match = MTRR_TYPE_WRTHROUGH;
  1850. curr_match = MTRR_TYPE_WRTHROUGH;
  1851. }
  1852. if (prev_match != curr_match)
  1853. return MTRR_TYPE_UNCACHABLE;
  1854. }
  1855. if (prev_match != 0xFF)
  1856. return prev_match;
  1857. return mtrr_state->def_type;
  1858. }
  1859. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1860. {
  1861. u8 mtrr;
  1862. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1863. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1864. if (mtrr == 0xfe || mtrr == 0xff)
  1865. mtrr = MTRR_TYPE_WRBACK;
  1866. return mtrr;
  1867. }
  1868. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1869. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1870. {
  1871. trace_kvm_mmu_unsync_page(sp);
  1872. ++vcpu->kvm->stat.mmu_unsync;
  1873. sp->unsync = 1;
  1874. kvm_mmu_mark_parents_unsync(sp);
  1875. }
  1876. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1877. {
  1878. struct kvm_mmu_page *s;
  1879. struct hlist_node *node;
  1880. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1881. if (s->unsync)
  1882. continue;
  1883. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1884. __kvm_unsync_page(vcpu, s);
  1885. }
  1886. }
  1887. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1888. bool can_unsync)
  1889. {
  1890. struct kvm_mmu_page *s;
  1891. struct hlist_node *node;
  1892. bool need_unsync = false;
  1893. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1894. if (!can_unsync)
  1895. return 1;
  1896. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1897. return 1;
  1898. if (!need_unsync && !s->unsync) {
  1899. need_unsync = true;
  1900. }
  1901. }
  1902. if (need_unsync)
  1903. kvm_unsync_pages(vcpu, gfn);
  1904. return 0;
  1905. }
  1906. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1907. unsigned pte_access, int user_fault,
  1908. int write_fault, int level,
  1909. gfn_t gfn, pfn_t pfn, bool speculative,
  1910. bool can_unsync, bool host_writable)
  1911. {
  1912. u64 spte;
  1913. int ret = 0;
  1914. if (set_mmio_spte(sptep, gfn, pfn, pte_access))
  1915. return 0;
  1916. spte = PT_PRESENT_MASK;
  1917. if (!speculative)
  1918. spte |= shadow_accessed_mask;
  1919. if (pte_access & ACC_EXEC_MASK)
  1920. spte |= shadow_x_mask;
  1921. else
  1922. spte |= shadow_nx_mask;
  1923. if (pte_access & ACC_USER_MASK)
  1924. spte |= shadow_user_mask;
  1925. if (level > PT_PAGE_TABLE_LEVEL)
  1926. spte |= PT_PAGE_SIZE_MASK;
  1927. if (tdp_enabled)
  1928. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1929. kvm_is_mmio_pfn(pfn));
  1930. if (host_writable)
  1931. spte |= SPTE_HOST_WRITEABLE;
  1932. else
  1933. pte_access &= ~ACC_WRITE_MASK;
  1934. spte |= (u64)pfn << PAGE_SHIFT;
  1935. if ((pte_access & ACC_WRITE_MASK)
  1936. || (!vcpu->arch.mmu.direct_map && write_fault
  1937. && !is_write_protection(vcpu) && !user_fault)) {
  1938. if (level > PT_PAGE_TABLE_LEVEL &&
  1939. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1940. ret = 1;
  1941. drop_spte(vcpu->kvm, sptep);
  1942. goto done;
  1943. }
  1944. spte |= PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE;
  1945. if (!vcpu->arch.mmu.direct_map
  1946. && !(pte_access & ACC_WRITE_MASK)) {
  1947. spte &= ~PT_USER_MASK;
  1948. /*
  1949. * If we converted a user page to a kernel page,
  1950. * so that the kernel can write to it when cr0.wp=0,
  1951. * then we should prevent the kernel from executing it
  1952. * if SMEP is enabled.
  1953. */
  1954. if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
  1955. spte |= PT64_NX_MASK;
  1956. }
  1957. /*
  1958. * Optimization: for pte sync, if spte was writable the hash
  1959. * lookup is unnecessary (and expensive). Write protection
  1960. * is responsibility of mmu_get_page / kvm_sync_page.
  1961. * Same reasoning can be applied to dirty page accounting.
  1962. */
  1963. if (!can_unsync && is_writable_pte(*sptep))
  1964. goto set_pte;
  1965. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1966. pgprintk("%s: found shadow page for %llx, marking ro\n",
  1967. __func__, gfn);
  1968. ret = 1;
  1969. pte_access &= ~ACC_WRITE_MASK;
  1970. spte &= ~(PT_WRITABLE_MASK | SPTE_MMU_WRITEABLE);
  1971. }
  1972. }
  1973. if (pte_access & ACC_WRITE_MASK)
  1974. mark_page_dirty(vcpu->kvm, gfn);
  1975. set_pte:
  1976. if (mmu_spte_update(sptep, spte))
  1977. kvm_flush_remote_tlbs(vcpu->kvm);
  1978. done:
  1979. return ret;
  1980. }
  1981. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1982. unsigned pt_access, unsigned pte_access,
  1983. int user_fault, int write_fault,
  1984. int *emulate, int level, gfn_t gfn,
  1985. pfn_t pfn, bool speculative,
  1986. bool host_writable)
  1987. {
  1988. int was_rmapped = 0;
  1989. int rmap_count;
  1990. pgprintk("%s: spte %llx access %x write_fault %d"
  1991. " user_fault %d gfn %llx\n",
  1992. __func__, *sptep, pt_access,
  1993. write_fault, user_fault, gfn);
  1994. if (is_rmap_spte(*sptep)) {
  1995. /*
  1996. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1997. * the parent of the now unreachable PTE.
  1998. */
  1999. if (level > PT_PAGE_TABLE_LEVEL &&
  2000. !is_large_pte(*sptep)) {
  2001. struct kvm_mmu_page *child;
  2002. u64 pte = *sptep;
  2003. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2004. drop_parent_pte(child, sptep);
  2005. kvm_flush_remote_tlbs(vcpu->kvm);
  2006. } else if (pfn != spte_to_pfn(*sptep)) {
  2007. pgprintk("hfn old %llx new %llx\n",
  2008. spte_to_pfn(*sptep), pfn);
  2009. drop_spte(vcpu->kvm, sptep);
  2010. kvm_flush_remote_tlbs(vcpu->kvm);
  2011. } else
  2012. was_rmapped = 1;
  2013. }
  2014. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  2015. level, gfn, pfn, speculative, true,
  2016. host_writable)) {
  2017. if (write_fault)
  2018. *emulate = 1;
  2019. kvm_mmu_flush_tlb(vcpu);
  2020. }
  2021. if (unlikely(is_mmio_spte(*sptep) && emulate))
  2022. *emulate = 1;
  2023. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  2024. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  2025. is_large_pte(*sptep)? "2MB" : "4kB",
  2026. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  2027. *sptep, sptep);
  2028. if (!was_rmapped && is_large_pte(*sptep))
  2029. ++vcpu->kvm->stat.lpages;
  2030. if (is_shadow_present_pte(*sptep)) {
  2031. page_header_update_slot(vcpu->kvm, sptep, gfn);
  2032. if (!was_rmapped) {
  2033. rmap_count = rmap_add(vcpu, sptep, gfn);
  2034. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  2035. rmap_recycle(vcpu, sptep, gfn);
  2036. }
  2037. }
  2038. kvm_release_pfn_clean(pfn);
  2039. }
  2040. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  2041. {
  2042. mmu_free_roots(vcpu);
  2043. }
  2044. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  2045. bool no_dirty_log)
  2046. {
  2047. struct kvm_memory_slot *slot;
  2048. unsigned long hva;
  2049. slot = gfn_to_memslot_dirty_bitmap(vcpu, gfn, no_dirty_log);
  2050. if (!slot) {
  2051. get_page(fault_page);
  2052. return page_to_pfn(fault_page);
  2053. }
  2054. hva = gfn_to_hva_memslot(slot, gfn);
  2055. return hva_to_pfn_atomic(vcpu->kvm, hva);
  2056. }
  2057. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  2058. struct kvm_mmu_page *sp,
  2059. u64 *start, u64 *end)
  2060. {
  2061. struct page *pages[PTE_PREFETCH_NUM];
  2062. unsigned access = sp->role.access;
  2063. int i, ret;
  2064. gfn_t gfn;
  2065. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  2066. if (!gfn_to_memslot_dirty_bitmap(vcpu, gfn, access & ACC_WRITE_MASK))
  2067. return -1;
  2068. ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
  2069. if (ret <= 0)
  2070. return -1;
  2071. for (i = 0; i < ret; i++, gfn++, start++)
  2072. mmu_set_spte(vcpu, start, ACC_ALL,
  2073. access, 0, 0, NULL,
  2074. sp->role.level, gfn,
  2075. page_to_pfn(pages[i]), true, true);
  2076. return 0;
  2077. }
  2078. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  2079. struct kvm_mmu_page *sp, u64 *sptep)
  2080. {
  2081. u64 *spte, *start = NULL;
  2082. int i;
  2083. WARN_ON(!sp->role.direct);
  2084. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  2085. spte = sp->spt + i;
  2086. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  2087. if (is_shadow_present_pte(*spte) || spte == sptep) {
  2088. if (!start)
  2089. continue;
  2090. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  2091. break;
  2092. start = NULL;
  2093. } else if (!start)
  2094. start = spte;
  2095. }
  2096. }
  2097. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  2098. {
  2099. struct kvm_mmu_page *sp;
  2100. /*
  2101. * Since it's no accessed bit on EPT, it's no way to
  2102. * distinguish between actually accessed translations
  2103. * and prefetched, so disable pte prefetch if EPT is
  2104. * enabled.
  2105. */
  2106. if (!shadow_accessed_mask)
  2107. return;
  2108. sp = page_header(__pa(sptep));
  2109. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  2110. return;
  2111. __direct_pte_prefetch(vcpu, sp, sptep);
  2112. }
  2113. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  2114. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  2115. bool prefault)
  2116. {
  2117. struct kvm_shadow_walk_iterator iterator;
  2118. struct kvm_mmu_page *sp;
  2119. int emulate = 0;
  2120. gfn_t pseudo_gfn;
  2121. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  2122. if (iterator.level == level) {
  2123. unsigned pte_access = ACC_ALL;
  2124. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
  2125. 0, write, &emulate,
  2126. level, gfn, pfn, prefault, map_writable);
  2127. direct_pte_prefetch(vcpu, iterator.sptep);
  2128. ++vcpu->stat.pf_fixed;
  2129. break;
  2130. }
  2131. if (!is_shadow_present_pte(*iterator.sptep)) {
  2132. u64 base_addr = iterator.addr;
  2133. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  2134. pseudo_gfn = base_addr >> PAGE_SHIFT;
  2135. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  2136. iterator.level - 1,
  2137. 1, ACC_ALL, iterator.sptep);
  2138. if (!sp) {
  2139. pgprintk("nonpaging_map: ENOMEM\n");
  2140. kvm_release_pfn_clean(pfn);
  2141. return -ENOMEM;
  2142. }
  2143. mmu_spte_set(iterator.sptep,
  2144. __pa(sp->spt)
  2145. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  2146. | shadow_user_mask | shadow_x_mask
  2147. | shadow_accessed_mask);
  2148. }
  2149. }
  2150. return emulate;
  2151. }
  2152. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  2153. {
  2154. siginfo_t info;
  2155. info.si_signo = SIGBUS;
  2156. info.si_errno = 0;
  2157. info.si_code = BUS_MCEERR_AR;
  2158. info.si_addr = (void __user *)address;
  2159. info.si_addr_lsb = PAGE_SHIFT;
  2160. send_sig_info(SIGBUS, &info, tsk);
  2161. }
  2162. static int kvm_handle_bad_page(struct kvm_vcpu *vcpu, gfn_t gfn, pfn_t pfn)
  2163. {
  2164. kvm_release_pfn_clean(pfn);
  2165. if (is_hwpoison_pfn(pfn)) {
  2166. kvm_send_hwpoison_signal(gfn_to_hva(vcpu->kvm, gfn), current);
  2167. return 0;
  2168. }
  2169. return -EFAULT;
  2170. }
  2171. static void transparent_hugepage_adjust(struct kvm_vcpu *vcpu,
  2172. gfn_t *gfnp, pfn_t *pfnp, int *levelp)
  2173. {
  2174. pfn_t pfn = *pfnp;
  2175. gfn_t gfn = *gfnp;
  2176. int level = *levelp;
  2177. /*
  2178. * Check if it's a transparent hugepage. If this would be an
  2179. * hugetlbfs page, level wouldn't be set to
  2180. * PT_PAGE_TABLE_LEVEL and there would be no adjustment done
  2181. * here.
  2182. */
  2183. if (!is_error_pfn(pfn) && !kvm_is_mmio_pfn(pfn) &&
  2184. level == PT_PAGE_TABLE_LEVEL &&
  2185. PageTransCompound(pfn_to_page(pfn)) &&
  2186. !has_wrprotected_page(vcpu->kvm, gfn, PT_DIRECTORY_LEVEL)) {
  2187. unsigned long mask;
  2188. /*
  2189. * mmu_notifier_retry was successful and we hold the
  2190. * mmu_lock here, so the pmd can't become splitting
  2191. * from under us, and in turn
  2192. * __split_huge_page_refcount() can't run from under
  2193. * us and we can safely transfer the refcount from
  2194. * PG_tail to PG_head as we switch the pfn to tail to
  2195. * head.
  2196. */
  2197. *levelp = level = PT_DIRECTORY_LEVEL;
  2198. mask = KVM_PAGES_PER_HPAGE(level) - 1;
  2199. VM_BUG_ON((gfn & mask) != (pfn & mask));
  2200. if (pfn & mask) {
  2201. gfn &= ~mask;
  2202. *gfnp = gfn;
  2203. kvm_release_pfn_clean(pfn);
  2204. pfn &= ~mask;
  2205. kvm_get_pfn(pfn);
  2206. *pfnp = pfn;
  2207. }
  2208. }
  2209. }
  2210. static bool mmu_invalid_pfn(pfn_t pfn)
  2211. {
  2212. return unlikely(is_invalid_pfn(pfn));
  2213. }
  2214. static bool handle_abnormal_pfn(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn,
  2215. pfn_t pfn, unsigned access, int *ret_val)
  2216. {
  2217. bool ret = true;
  2218. /* The pfn is invalid, report the error! */
  2219. if (unlikely(is_invalid_pfn(pfn))) {
  2220. *ret_val = kvm_handle_bad_page(vcpu, gfn, pfn);
  2221. goto exit;
  2222. }
  2223. if (unlikely(is_noslot_pfn(pfn)))
  2224. vcpu_cache_mmio_info(vcpu, gva, gfn, access);
  2225. ret = false;
  2226. exit:
  2227. return ret;
  2228. }
  2229. static bool page_fault_can_be_fast(struct kvm_vcpu *vcpu, u32 error_code)
  2230. {
  2231. /*
  2232. * #PF can be fast only if the shadow page table is present and it
  2233. * is caused by write-protect, that means we just need change the
  2234. * W bit of the spte which can be done out of mmu-lock.
  2235. */
  2236. if (!(error_code & PFERR_PRESENT_MASK) ||
  2237. !(error_code & PFERR_WRITE_MASK))
  2238. return false;
  2239. return true;
  2240. }
  2241. static bool
  2242. fast_pf_fix_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep, u64 spte)
  2243. {
  2244. struct kvm_mmu_page *sp = page_header(__pa(sptep));
  2245. gfn_t gfn;
  2246. WARN_ON(!sp->role.direct);
  2247. /*
  2248. * The gfn of direct spte is stable since it is calculated
  2249. * by sp->gfn.
  2250. */
  2251. gfn = kvm_mmu_page_get_gfn(sp, sptep - sp->spt);
  2252. if (cmpxchg64(sptep, spte, spte | PT_WRITABLE_MASK) == spte)
  2253. mark_page_dirty(vcpu->kvm, gfn);
  2254. return true;
  2255. }
  2256. /*
  2257. * Return value:
  2258. * - true: let the vcpu to access on the same address again.
  2259. * - false: let the real page fault path to fix it.
  2260. */
  2261. static bool fast_page_fault(struct kvm_vcpu *vcpu, gva_t gva, int level,
  2262. u32 error_code)
  2263. {
  2264. struct kvm_shadow_walk_iterator iterator;
  2265. bool ret = false;
  2266. u64 spte = 0ull;
  2267. if (!page_fault_can_be_fast(vcpu, error_code))
  2268. return false;
  2269. walk_shadow_page_lockless_begin(vcpu);
  2270. for_each_shadow_entry_lockless(vcpu, gva, iterator, spte)
  2271. if (!is_shadow_present_pte(spte) || iterator.level < level)
  2272. break;
  2273. /*
  2274. * If the mapping has been changed, let the vcpu fault on the
  2275. * same address again.
  2276. */
  2277. if (!is_rmap_spte(spte)) {
  2278. ret = true;
  2279. goto exit;
  2280. }
  2281. if (!is_last_spte(spte, level))
  2282. goto exit;
  2283. /*
  2284. * Check if it is a spurious fault caused by TLB lazily flushed.
  2285. *
  2286. * Need not check the access of upper level table entries since
  2287. * they are always ACC_ALL.
  2288. */
  2289. if (is_writable_pte(spte)) {
  2290. ret = true;
  2291. goto exit;
  2292. }
  2293. /*
  2294. * Currently, to simplify the code, only the spte write-protected
  2295. * by dirty-log can be fast fixed.
  2296. */
  2297. if (!spte_is_locklessly_modifiable(spte))
  2298. goto exit;
  2299. /*
  2300. * Currently, fast page fault only works for direct mapping since
  2301. * the gfn is not stable for indirect shadow page.
  2302. * See Documentation/virtual/kvm/locking.txt to get more detail.
  2303. */
  2304. ret = fast_pf_fix_direct_spte(vcpu, iterator.sptep, spte);
  2305. exit:
  2306. trace_fast_page_fault(vcpu, gva, error_code, iterator.sptep,
  2307. spte, ret);
  2308. walk_shadow_page_lockless_end(vcpu);
  2309. return ret;
  2310. }
  2311. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2312. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  2313. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, u32 error_code,
  2314. gfn_t gfn, bool prefault)
  2315. {
  2316. int r;
  2317. int level;
  2318. int force_pt_level;
  2319. pfn_t pfn;
  2320. unsigned long mmu_seq;
  2321. bool map_writable, write = error_code & PFERR_WRITE_MASK;
  2322. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2323. if (likely(!force_pt_level)) {
  2324. level = mapping_level(vcpu, gfn);
  2325. /*
  2326. * This path builds a PAE pagetable - so we can map
  2327. * 2mb pages at maximum. Therefore check if the level
  2328. * is larger than that.
  2329. */
  2330. if (level > PT_DIRECTORY_LEVEL)
  2331. level = PT_DIRECTORY_LEVEL;
  2332. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2333. } else
  2334. level = PT_PAGE_TABLE_LEVEL;
  2335. if (fast_page_fault(vcpu, v, level, error_code))
  2336. return 0;
  2337. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2338. smp_rmb();
  2339. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  2340. return 0;
  2341. if (handle_abnormal_pfn(vcpu, v, gfn, pfn, ACC_ALL, &r))
  2342. return r;
  2343. spin_lock(&vcpu->kvm->mmu_lock);
  2344. if (mmu_notifier_retry(vcpu, mmu_seq))
  2345. goto out_unlock;
  2346. kvm_mmu_free_some_pages(vcpu);
  2347. if (likely(!force_pt_level))
  2348. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2349. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  2350. prefault);
  2351. spin_unlock(&vcpu->kvm->mmu_lock);
  2352. return r;
  2353. out_unlock:
  2354. spin_unlock(&vcpu->kvm->mmu_lock);
  2355. kvm_release_pfn_clean(pfn);
  2356. return 0;
  2357. }
  2358. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  2359. {
  2360. int i;
  2361. struct kvm_mmu_page *sp;
  2362. LIST_HEAD(invalid_list);
  2363. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2364. return;
  2365. spin_lock(&vcpu->kvm->mmu_lock);
  2366. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  2367. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  2368. vcpu->arch.mmu.direct_map)) {
  2369. hpa_t root = vcpu->arch.mmu.root_hpa;
  2370. sp = page_header(root);
  2371. --sp->root_count;
  2372. if (!sp->root_count && sp->role.invalid) {
  2373. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2374. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2375. }
  2376. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2377. spin_unlock(&vcpu->kvm->mmu_lock);
  2378. return;
  2379. }
  2380. for (i = 0; i < 4; ++i) {
  2381. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2382. if (root) {
  2383. root &= PT64_BASE_ADDR_MASK;
  2384. sp = page_header(root);
  2385. --sp->root_count;
  2386. if (!sp->root_count && sp->role.invalid)
  2387. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2388. &invalid_list);
  2389. }
  2390. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2391. }
  2392. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2393. spin_unlock(&vcpu->kvm->mmu_lock);
  2394. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  2395. }
  2396. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  2397. {
  2398. int ret = 0;
  2399. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  2400. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  2401. ret = 1;
  2402. }
  2403. return ret;
  2404. }
  2405. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2406. {
  2407. struct kvm_mmu_page *sp;
  2408. unsigned i;
  2409. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2410. spin_lock(&vcpu->kvm->mmu_lock);
  2411. kvm_mmu_free_some_pages(vcpu);
  2412. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2413. 1, ACC_ALL, NULL);
  2414. ++sp->root_count;
  2415. spin_unlock(&vcpu->kvm->mmu_lock);
  2416. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2417. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2418. for (i = 0; i < 4; ++i) {
  2419. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2420. ASSERT(!VALID_PAGE(root));
  2421. spin_lock(&vcpu->kvm->mmu_lock);
  2422. kvm_mmu_free_some_pages(vcpu);
  2423. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2424. i << 30,
  2425. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2426. NULL);
  2427. root = __pa(sp->spt);
  2428. ++sp->root_count;
  2429. spin_unlock(&vcpu->kvm->mmu_lock);
  2430. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2431. }
  2432. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2433. } else
  2434. BUG();
  2435. return 0;
  2436. }
  2437. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2438. {
  2439. struct kvm_mmu_page *sp;
  2440. u64 pdptr, pm_mask;
  2441. gfn_t root_gfn;
  2442. int i;
  2443. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2444. if (mmu_check_root(vcpu, root_gfn))
  2445. return 1;
  2446. /*
  2447. * Do we shadow a long mode page table? If so we need to
  2448. * write-protect the guests page table root.
  2449. */
  2450. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2451. hpa_t root = vcpu->arch.mmu.root_hpa;
  2452. ASSERT(!VALID_PAGE(root));
  2453. spin_lock(&vcpu->kvm->mmu_lock);
  2454. kvm_mmu_free_some_pages(vcpu);
  2455. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2456. 0, ACC_ALL, NULL);
  2457. root = __pa(sp->spt);
  2458. ++sp->root_count;
  2459. spin_unlock(&vcpu->kvm->mmu_lock);
  2460. vcpu->arch.mmu.root_hpa = root;
  2461. return 0;
  2462. }
  2463. /*
  2464. * We shadow a 32 bit page table. This may be a legacy 2-level
  2465. * or a PAE 3-level page table. In either case we need to be aware that
  2466. * the shadow page table may be a PAE or a long mode page table.
  2467. */
  2468. pm_mask = PT_PRESENT_MASK;
  2469. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2470. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2471. for (i = 0; i < 4; ++i) {
  2472. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2473. ASSERT(!VALID_PAGE(root));
  2474. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2475. pdptr = vcpu->arch.mmu.get_pdptr(vcpu, i);
  2476. if (!is_present_gpte(pdptr)) {
  2477. vcpu->arch.mmu.pae_root[i] = 0;
  2478. continue;
  2479. }
  2480. root_gfn = pdptr >> PAGE_SHIFT;
  2481. if (mmu_check_root(vcpu, root_gfn))
  2482. return 1;
  2483. }
  2484. spin_lock(&vcpu->kvm->mmu_lock);
  2485. kvm_mmu_free_some_pages(vcpu);
  2486. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2487. PT32_ROOT_LEVEL, 0,
  2488. ACC_ALL, NULL);
  2489. root = __pa(sp->spt);
  2490. ++sp->root_count;
  2491. spin_unlock(&vcpu->kvm->mmu_lock);
  2492. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2493. }
  2494. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2495. /*
  2496. * If we shadow a 32 bit page table with a long mode page
  2497. * table we enter this path.
  2498. */
  2499. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2500. if (vcpu->arch.mmu.lm_root == NULL) {
  2501. /*
  2502. * The additional page necessary for this is only
  2503. * allocated on demand.
  2504. */
  2505. u64 *lm_root;
  2506. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2507. if (lm_root == NULL)
  2508. return 1;
  2509. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2510. vcpu->arch.mmu.lm_root = lm_root;
  2511. }
  2512. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2513. }
  2514. return 0;
  2515. }
  2516. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2517. {
  2518. if (vcpu->arch.mmu.direct_map)
  2519. return mmu_alloc_direct_roots(vcpu);
  2520. else
  2521. return mmu_alloc_shadow_roots(vcpu);
  2522. }
  2523. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2524. {
  2525. int i;
  2526. struct kvm_mmu_page *sp;
  2527. if (vcpu->arch.mmu.direct_map)
  2528. return;
  2529. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2530. return;
  2531. vcpu_clear_mmio_info(vcpu, ~0ul);
  2532. kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2533. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2534. hpa_t root = vcpu->arch.mmu.root_hpa;
  2535. sp = page_header(root);
  2536. mmu_sync_children(vcpu, sp);
  2537. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2538. return;
  2539. }
  2540. for (i = 0; i < 4; ++i) {
  2541. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2542. if (root && VALID_PAGE(root)) {
  2543. root &= PT64_BASE_ADDR_MASK;
  2544. sp = page_header(root);
  2545. mmu_sync_children(vcpu, sp);
  2546. }
  2547. }
  2548. kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2549. }
  2550. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2551. {
  2552. spin_lock(&vcpu->kvm->mmu_lock);
  2553. mmu_sync_roots(vcpu);
  2554. spin_unlock(&vcpu->kvm->mmu_lock);
  2555. }
  2556. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2557. u32 access, struct x86_exception *exception)
  2558. {
  2559. if (exception)
  2560. exception->error_code = 0;
  2561. return vaddr;
  2562. }
  2563. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2564. u32 access,
  2565. struct x86_exception *exception)
  2566. {
  2567. if (exception)
  2568. exception->error_code = 0;
  2569. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
  2570. }
  2571. static bool quickly_check_mmio_pf(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2572. {
  2573. if (direct)
  2574. return vcpu_match_mmio_gpa(vcpu, addr);
  2575. return vcpu_match_mmio_gva(vcpu, addr);
  2576. }
  2577. /*
  2578. * On direct hosts, the last spte is only allows two states
  2579. * for mmio page fault:
  2580. * - It is the mmio spte
  2581. * - It is zapped or it is being zapped.
  2582. *
  2583. * This function completely checks the spte when the last spte
  2584. * is not the mmio spte.
  2585. */
  2586. static bool check_direct_spte_mmio_pf(u64 spte)
  2587. {
  2588. return __check_direct_spte_mmio_pf(spte);
  2589. }
  2590. static u64 walk_shadow_page_get_mmio_spte(struct kvm_vcpu *vcpu, u64 addr)
  2591. {
  2592. struct kvm_shadow_walk_iterator iterator;
  2593. u64 spte = 0ull;
  2594. walk_shadow_page_lockless_begin(vcpu);
  2595. for_each_shadow_entry_lockless(vcpu, addr, iterator, spte)
  2596. if (!is_shadow_present_pte(spte))
  2597. break;
  2598. walk_shadow_page_lockless_end(vcpu);
  2599. return spte;
  2600. }
  2601. /*
  2602. * If it is a real mmio page fault, return 1 and emulat the instruction
  2603. * directly, return 0 to let CPU fault again on the address, -1 is
  2604. * returned if bug is detected.
  2605. */
  2606. int handle_mmio_page_fault_common(struct kvm_vcpu *vcpu, u64 addr, bool direct)
  2607. {
  2608. u64 spte;
  2609. if (quickly_check_mmio_pf(vcpu, addr, direct))
  2610. return 1;
  2611. spte = walk_shadow_page_get_mmio_spte(vcpu, addr);
  2612. if (is_mmio_spte(spte)) {
  2613. gfn_t gfn = get_mmio_spte_gfn(spte);
  2614. unsigned access = get_mmio_spte_access(spte);
  2615. if (direct)
  2616. addr = 0;
  2617. trace_handle_mmio_page_fault(addr, gfn, access);
  2618. vcpu_cache_mmio_info(vcpu, addr, gfn, access);
  2619. return 1;
  2620. }
  2621. /*
  2622. * It's ok if the gva is remapped by other cpus on shadow guest,
  2623. * it's a BUG if the gfn is not a mmio page.
  2624. */
  2625. if (direct && !check_direct_spte_mmio_pf(spte))
  2626. return -1;
  2627. /*
  2628. * If the page table is zapped by other cpus, let CPU fault again on
  2629. * the address.
  2630. */
  2631. return 0;
  2632. }
  2633. EXPORT_SYMBOL_GPL(handle_mmio_page_fault_common);
  2634. static int handle_mmio_page_fault(struct kvm_vcpu *vcpu, u64 addr,
  2635. u32 error_code, bool direct)
  2636. {
  2637. int ret;
  2638. ret = handle_mmio_page_fault_common(vcpu, addr, direct);
  2639. WARN_ON(ret < 0);
  2640. return ret;
  2641. }
  2642. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2643. u32 error_code, bool prefault)
  2644. {
  2645. gfn_t gfn;
  2646. int r;
  2647. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2648. if (unlikely(error_code & PFERR_RSVD_MASK))
  2649. return handle_mmio_page_fault(vcpu, gva, error_code, true);
  2650. r = mmu_topup_memory_caches(vcpu);
  2651. if (r)
  2652. return r;
  2653. ASSERT(vcpu);
  2654. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2655. gfn = gva >> PAGE_SHIFT;
  2656. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2657. error_code, gfn, prefault);
  2658. }
  2659. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2660. {
  2661. struct kvm_arch_async_pf arch;
  2662. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2663. arch.gfn = gfn;
  2664. arch.direct_map = vcpu->arch.mmu.direct_map;
  2665. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2666. return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
  2667. }
  2668. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2669. {
  2670. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2671. kvm_event_needs_reinjection(vcpu)))
  2672. return false;
  2673. return kvm_x86_ops->interrupt_allowed(vcpu);
  2674. }
  2675. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2676. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2677. {
  2678. bool async;
  2679. *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
  2680. if (!async)
  2681. return false; /* *pfn has correct page already */
  2682. put_page(pfn_to_page(*pfn));
  2683. if (!prefault && can_do_async_pf(vcpu)) {
  2684. trace_kvm_try_async_get_page(gva, gfn);
  2685. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2686. trace_kvm_async_pf_doublefault(gva, gfn);
  2687. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2688. return true;
  2689. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2690. return true;
  2691. }
  2692. *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
  2693. return false;
  2694. }
  2695. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2696. bool prefault)
  2697. {
  2698. pfn_t pfn;
  2699. int r;
  2700. int level;
  2701. int force_pt_level;
  2702. gfn_t gfn = gpa >> PAGE_SHIFT;
  2703. unsigned long mmu_seq;
  2704. int write = error_code & PFERR_WRITE_MASK;
  2705. bool map_writable;
  2706. ASSERT(vcpu);
  2707. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2708. if (unlikely(error_code & PFERR_RSVD_MASK))
  2709. return handle_mmio_page_fault(vcpu, gpa, error_code, true);
  2710. r = mmu_topup_memory_caches(vcpu);
  2711. if (r)
  2712. return r;
  2713. force_pt_level = mapping_level_dirty_bitmap(vcpu, gfn);
  2714. if (likely(!force_pt_level)) {
  2715. level = mapping_level(vcpu, gfn);
  2716. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2717. } else
  2718. level = PT_PAGE_TABLE_LEVEL;
  2719. if (fast_page_fault(vcpu, gpa, level, error_code))
  2720. return 0;
  2721. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2722. smp_rmb();
  2723. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2724. return 0;
  2725. if (handle_abnormal_pfn(vcpu, 0, gfn, pfn, ACC_ALL, &r))
  2726. return r;
  2727. spin_lock(&vcpu->kvm->mmu_lock);
  2728. if (mmu_notifier_retry(vcpu, mmu_seq))
  2729. goto out_unlock;
  2730. kvm_mmu_free_some_pages(vcpu);
  2731. if (likely(!force_pt_level))
  2732. transparent_hugepage_adjust(vcpu, &gfn, &pfn, &level);
  2733. r = __direct_map(vcpu, gpa, write, map_writable,
  2734. level, gfn, pfn, prefault);
  2735. spin_unlock(&vcpu->kvm->mmu_lock);
  2736. return r;
  2737. out_unlock:
  2738. spin_unlock(&vcpu->kvm->mmu_lock);
  2739. kvm_release_pfn_clean(pfn);
  2740. return 0;
  2741. }
  2742. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2743. {
  2744. mmu_free_roots(vcpu);
  2745. }
  2746. static int nonpaging_init_context(struct kvm_vcpu *vcpu,
  2747. struct kvm_mmu *context)
  2748. {
  2749. context->new_cr3 = nonpaging_new_cr3;
  2750. context->page_fault = nonpaging_page_fault;
  2751. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2752. context->free = nonpaging_free;
  2753. context->sync_page = nonpaging_sync_page;
  2754. context->invlpg = nonpaging_invlpg;
  2755. context->update_pte = nonpaging_update_pte;
  2756. context->root_level = 0;
  2757. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2758. context->root_hpa = INVALID_PAGE;
  2759. context->direct_map = true;
  2760. context->nx = false;
  2761. return 0;
  2762. }
  2763. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2764. {
  2765. ++vcpu->stat.tlb_flush;
  2766. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2767. }
  2768. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2769. {
  2770. pgprintk("%s: cr3 %lx\n", __func__, kvm_read_cr3(vcpu));
  2771. mmu_free_roots(vcpu);
  2772. }
  2773. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2774. {
  2775. return kvm_read_cr3(vcpu);
  2776. }
  2777. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2778. struct x86_exception *fault)
  2779. {
  2780. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2781. }
  2782. static void paging_free(struct kvm_vcpu *vcpu)
  2783. {
  2784. nonpaging_free(vcpu);
  2785. }
  2786. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2787. {
  2788. int bit7;
  2789. bit7 = (gpte >> 7) & 1;
  2790. return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
  2791. }
  2792. static bool sync_mmio_spte(u64 *sptep, gfn_t gfn, unsigned access,
  2793. int *nr_present)
  2794. {
  2795. if (unlikely(is_mmio_spte(*sptep))) {
  2796. if (gfn != get_mmio_spte_gfn(*sptep)) {
  2797. mmu_spte_clear_no_track(sptep);
  2798. return true;
  2799. }
  2800. (*nr_present)++;
  2801. mark_mmio_spte(sptep, gfn, access);
  2802. return true;
  2803. }
  2804. return false;
  2805. }
  2806. #define PTTYPE 64
  2807. #include "paging_tmpl.h"
  2808. #undef PTTYPE
  2809. #define PTTYPE 32
  2810. #include "paging_tmpl.h"
  2811. #undef PTTYPE
  2812. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2813. struct kvm_mmu *context)
  2814. {
  2815. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2816. u64 exb_bit_rsvd = 0;
  2817. if (!context->nx)
  2818. exb_bit_rsvd = rsvd_bits(63, 63);
  2819. switch (context->root_level) {
  2820. case PT32_ROOT_LEVEL:
  2821. /* no rsvd bits for 2 level 4K page table entries */
  2822. context->rsvd_bits_mask[0][1] = 0;
  2823. context->rsvd_bits_mask[0][0] = 0;
  2824. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2825. if (!is_pse(vcpu)) {
  2826. context->rsvd_bits_mask[1][1] = 0;
  2827. break;
  2828. }
  2829. if (is_cpuid_PSE36())
  2830. /* 36bits PSE 4MB page */
  2831. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2832. else
  2833. /* 32 bits PSE 4MB page */
  2834. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2835. break;
  2836. case PT32E_ROOT_LEVEL:
  2837. context->rsvd_bits_mask[0][2] =
  2838. rsvd_bits(maxphyaddr, 63) |
  2839. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2840. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2841. rsvd_bits(maxphyaddr, 62); /* PDE */
  2842. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2843. rsvd_bits(maxphyaddr, 62); /* PTE */
  2844. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2845. rsvd_bits(maxphyaddr, 62) |
  2846. rsvd_bits(13, 20); /* large page */
  2847. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2848. break;
  2849. case PT64_ROOT_LEVEL:
  2850. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2851. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2852. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2853. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2854. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2855. rsvd_bits(maxphyaddr, 51);
  2856. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2857. rsvd_bits(maxphyaddr, 51);
  2858. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2859. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2860. rsvd_bits(maxphyaddr, 51) |
  2861. rsvd_bits(13, 29);
  2862. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2863. rsvd_bits(maxphyaddr, 51) |
  2864. rsvd_bits(13, 20); /* large page */
  2865. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2866. break;
  2867. }
  2868. }
  2869. static int paging64_init_context_common(struct kvm_vcpu *vcpu,
  2870. struct kvm_mmu *context,
  2871. int level)
  2872. {
  2873. context->nx = is_nx(vcpu);
  2874. context->root_level = level;
  2875. reset_rsvds_bits_mask(vcpu, context);
  2876. ASSERT(is_pae(vcpu));
  2877. context->new_cr3 = paging_new_cr3;
  2878. context->page_fault = paging64_page_fault;
  2879. context->gva_to_gpa = paging64_gva_to_gpa;
  2880. context->sync_page = paging64_sync_page;
  2881. context->invlpg = paging64_invlpg;
  2882. context->update_pte = paging64_update_pte;
  2883. context->free = paging_free;
  2884. context->shadow_root_level = level;
  2885. context->root_hpa = INVALID_PAGE;
  2886. context->direct_map = false;
  2887. return 0;
  2888. }
  2889. static int paging64_init_context(struct kvm_vcpu *vcpu,
  2890. struct kvm_mmu *context)
  2891. {
  2892. return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  2893. }
  2894. static int paging32_init_context(struct kvm_vcpu *vcpu,
  2895. struct kvm_mmu *context)
  2896. {
  2897. context->nx = false;
  2898. context->root_level = PT32_ROOT_LEVEL;
  2899. reset_rsvds_bits_mask(vcpu, context);
  2900. context->new_cr3 = paging_new_cr3;
  2901. context->page_fault = paging32_page_fault;
  2902. context->gva_to_gpa = paging32_gva_to_gpa;
  2903. context->free = paging_free;
  2904. context->sync_page = paging32_sync_page;
  2905. context->invlpg = paging32_invlpg;
  2906. context->update_pte = paging32_update_pte;
  2907. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2908. context->root_hpa = INVALID_PAGE;
  2909. context->direct_map = false;
  2910. return 0;
  2911. }
  2912. static int paging32E_init_context(struct kvm_vcpu *vcpu,
  2913. struct kvm_mmu *context)
  2914. {
  2915. return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  2916. }
  2917. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2918. {
  2919. struct kvm_mmu *context = vcpu->arch.walk_mmu;
  2920. context->base_role.word = 0;
  2921. context->new_cr3 = nonpaging_new_cr3;
  2922. context->page_fault = tdp_page_fault;
  2923. context->free = nonpaging_free;
  2924. context->sync_page = nonpaging_sync_page;
  2925. context->invlpg = nonpaging_invlpg;
  2926. context->update_pte = nonpaging_update_pte;
  2927. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2928. context->root_hpa = INVALID_PAGE;
  2929. context->direct_map = true;
  2930. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  2931. context->get_cr3 = get_cr3;
  2932. context->get_pdptr = kvm_pdptr_read;
  2933. context->inject_page_fault = kvm_inject_page_fault;
  2934. if (!is_paging(vcpu)) {
  2935. context->nx = false;
  2936. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2937. context->root_level = 0;
  2938. } else if (is_long_mode(vcpu)) {
  2939. context->nx = is_nx(vcpu);
  2940. context->root_level = PT64_ROOT_LEVEL;
  2941. reset_rsvds_bits_mask(vcpu, context);
  2942. context->gva_to_gpa = paging64_gva_to_gpa;
  2943. } else if (is_pae(vcpu)) {
  2944. context->nx = is_nx(vcpu);
  2945. context->root_level = PT32E_ROOT_LEVEL;
  2946. reset_rsvds_bits_mask(vcpu, context);
  2947. context->gva_to_gpa = paging64_gva_to_gpa;
  2948. } else {
  2949. context->nx = false;
  2950. context->root_level = PT32_ROOT_LEVEL;
  2951. reset_rsvds_bits_mask(vcpu, context);
  2952. context->gva_to_gpa = paging32_gva_to_gpa;
  2953. }
  2954. return 0;
  2955. }
  2956. int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  2957. {
  2958. int r;
  2959. bool smep = kvm_read_cr4_bits(vcpu, X86_CR4_SMEP);
  2960. ASSERT(vcpu);
  2961. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2962. if (!is_paging(vcpu))
  2963. r = nonpaging_init_context(vcpu, context);
  2964. else if (is_long_mode(vcpu))
  2965. r = paging64_init_context(vcpu, context);
  2966. else if (is_pae(vcpu))
  2967. r = paging32E_init_context(vcpu, context);
  2968. else
  2969. r = paging32_init_context(vcpu, context);
  2970. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2971. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2972. vcpu->arch.mmu.base_role.smep_andnot_wp
  2973. = smep && !is_write_protection(vcpu);
  2974. return r;
  2975. }
  2976. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  2977. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2978. {
  2979. int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
  2980. vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
  2981. vcpu->arch.walk_mmu->get_cr3 = get_cr3;
  2982. vcpu->arch.walk_mmu->get_pdptr = kvm_pdptr_read;
  2983. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  2984. return r;
  2985. }
  2986. static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  2987. {
  2988. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  2989. g_context->get_cr3 = get_cr3;
  2990. g_context->get_pdptr = kvm_pdptr_read;
  2991. g_context->inject_page_fault = kvm_inject_page_fault;
  2992. /*
  2993. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  2994. * translation of l2_gpa to l1_gpa addresses is done using the
  2995. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  2996. * functions between mmu and nested_mmu are swapped.
  2997. */
  2998. if (!is_paging(vcpu)) {
  2999. g_context->nx = false;
  3000. g_context->root_level = 0;
  3001. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  3002. } else if (is_long_mode(vcpu)) {
  3003. g_context->nx = is_nx(vcpu);
  3004. g_context->root_level = PT64_ROOT_LEVEL;
  3005. reset_rsvds_bits_mask(vcpu, g_context);
  3006. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3007. } else if (is_pae(vcpu)) {
  3008. g_context->nx = is_nx(vcpu);
  3009. g_context->root_level = PT32E_ROOT_LEVEL;
  3010. reset_rsvds_bits_mask(vcpu, g_context);
  3011. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  3012. } else {
  3013. g_context->nx = false;
  3014. g_context->root_level = PT32_ROOT_LEVEL;
  3015. reset_rsvds_bits_mask(vcpu, g_context);
  3016. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  3017. }
  3018. return 0;
  3019. }
  3020. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  3021. {
  3022. if (mmu_is_nested(vcpu))
  3023. return init_kvm_nested_mmu(vcpu);
  3024. else if (tdp_enabled)
  3025. return init_kvm_tdp_mmu(vcpu);
  3026. else
  3027. return init_kvm_softmmu(vcpu);
  3028. }
  3029. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  3030. {
  3031. ASSERT(vcpu);
  3032. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  3033. /* mmu.free() should set root_hpa = INVALID_PAGE */
  3034. vcpu->arch.mmu.free(vcpu);
  3035. }
  3036. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  3037. {
  3038. destroy_kvm_mmu(vcpu);
  3039. return init_kvm_mmu(vcpu);
  3040. }
  3041. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  3042. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  3043. {
  3044. int r;
  3045. r = mmu_topup_memory_caches(vcpu);
  3046. if (r)
  3047. goto out;
  3048. r = mmu_alloc_roots(vcpu);
  3049. spin_lock(&vcpu->kvm->mmu_lock);
  3050. mmu_sync_roots(vcpu);
  3051. spin_unlock(&vcpu->kvm->mmu_lock);
  3052. if (r)
  3053. goto out;
  3054. /* set_cr3() should ensure TLB has been flushed */
  3055. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  3056. out:
  3057. return r;
  3058. }
  3059. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  3060. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  3061. {
  3062. mmu_free_roots(vcpu);
  3063. }
  3064. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  3065. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  3066. struct kvm_mmu_page *sp, u64 *spte,
  3067. const void *new)
  3068. {
  3069. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  3070. ++vcpu->kvm->stat.mmu_pde_zapped;
  3071. return;
  3072. }
  3073. ++vcpu->kvm->stat.mmu_pte_updated;
  3074. vcpu->arch.mmu.update_pte(vcpu, sp, spte, new);
  3075. }
  3076. static bool need_remote_flush(u64 old, u64 new)
  3077. {
  3078. if (!is_shadow_present_pte(old))
  3079. return false;
  3080. if (!is_shadow_present_pte(new))
  3081. return true;
  3082. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  3083. return true;
  3084. old ^= PT64_NX_MASK;
  3085. new ^= PT64_NX_MASK;
  3086. return (old & ~new & PT64_PERM_MASK) != 0;
  3087. }
  3088. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  3089. bool remote_flush, bool local_flush)
  3090. {
  3091. if (zap_page)
  3092. return;
  3093. if (remote_flush)
  3094. kvm_flush_remote_tlbs(vcpu->kvm);
  3095. else if (local_flush)
  3096. kvm_mmu_flush_tlb(vcpu);
  3097. }
  3098. static u64 mmu_pte_write_fetch_gpte(struct kvm_vcpu *vcpu, gpa_t *gpa,
  3099. const u8 *new, int *bytes)
  3100. {
  3101. u64 gentry;
  3102. int r;
  3103. /*
  3104. * Assume that the pte write on a page table of the same type
  3105. * as the current vcpu paging mode since we update the sptes only
  3106. * when they have the same mode.
  3107. */
  3108. if (is_pae(vcpu) && *bytes == 4) {
  3109. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  3110. *gpa &= ~(gpa_t)7;
  3111. *bytes = 8;
  3112. r = kvm_read_guest(vcpu->kvm, *gpa, &gentry, min(*bytes, 8));
  3113. if (r)
  3114. gentry = 0;
  3115. new = (const u8 *)&gentry;
  3116. }
  3117. switch (*bytes) {
  3118. case 4:
  3119. gentry = *(const u32 *)new;
  3120. break;
  3121. case 8:
  3122. gentry = *(const u64 *)new;
  3123. break;
  3124. default:
  3125. gentry = 0;
  3126. break;
  3127. }
  3128. return gentry;
  3129. }
  3130. /*
  3131. * If we're seeing too many writes to a page, it may no longer be a page table,
  3132. * or we may be forking, in which case it is better to unmap the page.
  3133. */
  3134. static bool detect_write_flooding(struct kvm_mmu_page *sp)
  3135. {
  3136. /*
  3137. * Skip write-flooding detected for the sp whose level is 1, because
  3138. * it can become unsync, then the guest page is not write-protected.
  3139. */
  3140. if (sp->role.level == PT_PAGE_TABLE_LEVEL)
  3141. return false;
  3142. return ++sp->write_flooding_count >= 3;
  3143. }
  3144. /*
  3145. * Misaligned accesses are too much trouble to fix up; also, they usually
  3146. * indicate a page is not used as a page table.
  3147. */
  3148. static bool detect_write_misaligned(struct kvm_mmu_page *sp, gpa_t gpa,
  3149. int bytes)
  3150. {
  3151. unsigned offset, pte_size, misaligned;
  3152. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  3153. gpa, bytes, sp->role.word);
  3154. offset = offset_in_page(gpa);
  3155. pte_size = sp->role.cr4_pae ? 8 : 4;
  3156. /*
  3157. * Sometimes, the OS only writes the last one bytes to update status
  3158. * bits, for example, in linux, andb instruction is used in clear_bit().
  3159. */
  3160. if (!(offset & (pte_size - 1)) && bytes == 1)
  3161. return false;
  3162. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  3163. misaligned |= bytes < 4;
  3164. return misaligned;
  3165. }
  3166. static u64 *get_written_sptes(struct kvm_mmu_page *sp, gpa_t gpa, int *nspte)
  3167. {
  3168. unsigned page_offset, quadrant;
  3169. u64 *spte;
  3170. int level;
  3171. page_offset = offset_in_page(gpa);
  3172. level = sp->role.level;
  3173. *nspte = 1;
  3174. if (!sp->role.cr4_pae) {
  3175. page_offset <<= 1; /* 32->64 */
  3176. /*
  3177. * A 32-bit pde maps 4MB while the shadow pdes map
  3178. * only 2MB. So we need to double the offset again
  3179. * and zap two pdes instead of one.
  3180. */
  3181. if (level == PT32_ROOT_LEVEL) {
  3182. page_offset &= ~7; /* kill rounding error */
  3183. page_offset <<= 1;
  3184. *nspte = 2;
  3185. }
  3186. quadrant = page_offset >> PAGE_SHIFT;
  3187. page_offset &= ~PAGE_MASK;
  3188. if (quadrant != sp->role.quadrant)
  3189. return NULL;
  3190. }
  3191. spte = &sp->spt[page_offset / sizeof(*spte)];
  3192. return spte;
  3193. }
  3194. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  3195. const u8 *new, int bytes)
  3196. {
  3197. gfn_t gfn = gpa >> PAGE_SHIFT;
  3198. union kvm_mmu_page_role mask = { .word = 0 };
  3199. struct kvm_mmu_page *sp;
  3200. struct hlist_node *node;
  3201. LIST_HEAD(invalid_list);
  3202. u64 entry, gentry, *spte;
  3203. int npte;
  3204. bool remote_flush, local_flush, zap_page;
  3205. /*
  3206. * If we don't have indirect shadow pages, it means no page is
  3207. * write-protected, so we can exit simply.
  3208. */
  3209. if (!ACCESS_ONCE(vcpu->kvm->arch.indirect_shadow_pages))
  3210. return;
  3211. zap_page = remote_flush = local_flush = false;
  3212. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  3213. gentry = mmu_pte_write_fetch_gpte(vcpu, &gpa, new, &bytes);
  3214. /*
  3215. * No need to care whether allocation memory is successful
  3216. * or not since pte prefetch is skiped if it does not have
  3217. * enough objects in the cache.
  3218. */
  3219. mmu_topup_memory_caches(vcpu);
  3220. spin_lock(&vcpu->kvm->mmu_lock);
  3221. ++vcpu->kvm->stat.mmu_pte_write;
  3222. kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  3223. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  3224. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  3225. if (detect_write_misaligned(sp, gpa, bytes) ||
  3226. detect_write_flooding(sp)) {
  3227. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  3228. &invalid_list);
  3229. ++vcpu->kvm->stat.mmu_flooded;
  3230. continue;
  3231. }
  3232. spte = get_written_sptes(sp, gpa, &npte);
  3233. if (!spte)
  3234. continue;
  3235. local_flush = true;
  3236. while (npte--) {
  3237. entry = *spte;
  3238. mmu_page_zap_pte(vcpu->kvm, sp, spte);
  3239. if (gentry &&
  3240. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  3241. & mask.word) && rmap_can_add(vcpu))
  3242. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  3243. if (!remote_flush && need_remote_flush(entry, *spte))
  3244. remote_flush = true;
  3245. ++spte;
  3246. }
  3247. }
  3248. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  3249. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3250. kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  3251. spin_unlock(&vcpu->kvm->mmu_lock);
  3252. }
  3253. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  3254. {
  3255. gpa_t gpa;
  3256. int r;
  3257. if (vcpu->arch.mmu.direct_map)
  3258. return 0;
  3259. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  3260. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  3261. return r;
  3262. }
  3263. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  3264. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  3265. {
  3266. LIST_HEAD(invalid_list);
  3267. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
  3268. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  3269. struct kvm_mmu_page *sp;
  3270. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  3271. struct kvm_mmu_page, link);
  3272. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  3273. ++vcpu->kvm->stat.mmu_recycled;
  3274. }
  3275. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  3276. }
  3277. static bool is_mmio_page_fault(struct kvm_vcpu *vcpu, gva_t addr)
  3278. {
  3279. if (vcpu->arch.mmu.direct_map || mmu_is_nested(vcpu))
  3280. return vcpu_match_mmio_gpa(vcpu, addr);
  3281. return vcpu_match_mmio_gva(vcpu, addr);
  3282. }
  3283. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code,
  3284. void *insn, int insn_len)
  3285. {
  3286. int r, emulation_type = EMULTYPE_RETRY;
  3287. enum emulation_result er;
  3288. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  3289. if (r < 0)
  3290. goto out;
  3291. if (!r) {
  3292. r = 1;
  3293. goto out;
  3294. }
  3295. if (is_mmio_page_fault(vcpu, cr2))
  3296. emulation_type = 0;
  3297. er = x86_emulate_instruction(vcpu, cr2, emulation_type, insn, insn_len);
  3298. switch (er) {
  3299. case EMULATE_DONE:
  3300. return 1;
  3301. case EMULATE_DO_MMIO:
  3302. ++vcpu->stat.mmio_exits;
  3303. /* fall through */
  3304. case EMULATE_FAIL:
  3305. return 0;
  3306. default:
  3307. BUG();
  3308. }
  3309. out:
  3310. return r;
  3311. }
  3312. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  3313. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  3314. {
  3315. vcpu->arch.mmu.invlpg(vcpu, gva);
  3316. kvm_mmu_flush_tlb(vcpu);
  3317. ++vcpu->stat.invlpg;
  3318. }
  3319. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  3320. void kvm_enable_tdp(void)
  3321. {
  3322. tdp_enabled = true;
  3323. }
  3324. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  3325. void kvm_disable_tdp(void)
  3326. {
  3327. tdp_enabled = false;
  3328. }
  3329. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  3330. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  3331. {
  3332. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  3333. if (vcpu->arch.mmu.lm_root != NULL)
  3334. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  3335. }
  3336. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  3337. {
  3338. struct page *page;
  3339. int i;
  3340. ASSERT(vcpu);
  3341. /*
  3342. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  3343. * Therefore we need to allocate shadow page tables in the first
  3344. * 4GB of memory, which happens to fit the DMA32 zone.
  3345. */
  3346. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  3347. if (!page)
  3348. return -ENOMEM;
  3349. vcpu->arch.mmu.pae_root = page_address(page);
  3350. for (i = 0; i < 4; ++i)
  3351. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  3352. return 0;
  3353. }
  3354. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  3355. {
  3356. ASSERT(vcpu);
  3357. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  3358. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  3359. vcpu->arch.mmu.translate_gpa = translate_gpa;
  3360. vcpu->arch.nested_mmu.translate_gpa = translate_nested_gpa;
  3361. return alloc_mmu_pages(vcpu);
  3362. }
  3363. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  3364. {
  3365. ASSERT(vcpu);
  3366. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  3367. return init_kvm_mmu(vcpu);
  3368. }
  3369. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  3370. {
  3371. struct kvm_mmu_page *sp;
  3372. bool flush = false;
  3373. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  3374. int i;
  3375. u64 *pt;
  3376. if (!test_bit(slot, sp->slot_bitmap))
  3377. continue;
  3378. pt = sp->spt;
  3379. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  3380. if (!is_shadow_present_pte(pt[i]) ||
  3381. !is_last_spte(pt[i], sp->role.level))
  3382. continue;
  3383. spte_write_protect(kvm, &pt[i], &flush, false);
  3384. }
  3385. }
  3386. kvm_flush_remote_tlbs(kvm);
  3387. }
  3388. void kvm_mmu_zap_all(struct kvm *kvm)
  3389. {
  3390. struct kvm_mmu_page *sp, *node;
  3391. LIST_HEAD(invalid_list);
  3392. spin_lock(&kvm->mmu_lock);
  3393. restart:
  3394. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  3395. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  3396. goto restart;
  3397. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3398. spin_unlock(&kvm->mmu_lock);
  3399. }
  3400. static void kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  3401. struct list_head *invalid_list)
  3402. {
  3403. struct kvm_mmu_page *page;
  3404. if (list_empty(&kvm->arch.active_mmu_pages))
  3405. return;
  3406. page = container_of(kvm->arch.active_mmu_pages.prev,
  3407. struct kvm_mmu_page, link);
  3408. kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  3409. }
  3410. static int mmu_shrink(struct shrinker *shrink, struct shrink_control *sc)
  3411. {
  3412. struct kvm *kvm;
  3413. int nr_to_scan = sc->nr_to_scan;
  3414. if (nr_to_scan == 0)
  3415. goto out;
  3416. raw_spin_lock(&kvm_lock);
  3417. list_for_each_entry(kvm, &vm_list, vm_list) {
  3418. int idx;
  3419. LIST_HEAD(invalid_list);
  3420. /*
  3421. * n_used_mmu_pages is accessed without holding kvm->mmu_lock
  3422. * here. We may skip a VM instance errorneosly, but we do not
  3423. * want to shrink a VM that only started to populate its MMU
  3424. * anyway.
  3425. */
  3426. if (kvm->arch.n_used_mmu_pages > 0) {
  3427. if (!nr_to_scan--)
  3428. break;
  3429. continue;
  3430. }
  3431. idx = srcu_read_lock(&kvm->srcu);
  3432. spin_lock(&kvm->mmu_lock);
  3433. kvm_mmu_remove_some_alloc_mmu_pages(kvm, &invalid_list);
  3434. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  3435. spin_unlock(&kvm->mmu_lock);
  3436. srcu_read_unlock(&kvm->srcu, idx);
  3437. list_move_tail(&kvm->vm_list, &vm_list);
  3438. break;
  3439. }
  3440. raw_spin_unlock(&kvm_lock);
  3441. out:
  3442. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  3443. }
  3444. static struct shrinker mmu_shrinker = {
  3445. .shrink = mmu_shrink,
  3446. .seeks = DEFAULT_SEEKS * 10,
  3447. };
  3448. static void mmu_destroy_caches(void)
  3449. {
  3450. if (pte_list_desc_cache)
  3451. kmem_cache_destroy(pte_list_desc_cache);
  3452. if (mmu_page_header_cache)
  3453. kmem_cache_destroy(mmu_page_header_cache);
  3454. }
  3455. int kvm_mmu_module_init(void)
  3456. {
  3457. pte_list_desc_cache = kmem_cache_create("pte_list_desc",
  3458. sizeof(struct pte_list_desc),
  3459. 0, 0, NULL);
  3460. if (!pte_list_desc_cache)
  3461. goto nomem;
  3462. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  3463. sizeof(struct kvm_mmu_page),
  3464. 0, 0, NULL);
  3465. if (!mmu_page_header_cache)
  3466. goto nomem;
  3467. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
  3468. goto nomem;
  3469. register_shrinker(&mmu_shrinker);
  3470. return 0;
  3471. nomem:
  3472. mmu_destroy_caches();
  3473. return -ENOMEM;
  3474. }
  3475. /*
  3476. * Caculate mmu pages needed for kvm.
  3477. */
  3478. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  3479. {
  3480. unsigned int nr_mmu_pages;
  3481. unsigned int nr_pages = 0;
  3482. struct kvm_memslots *slots;
  3483. struct kvm_memory_slot *memslot;
  3484. slots = kvm_memslots(kvm);
  3485. kvm_for_each_memslot(memslot, slots)
  3486. nr_pages += memslot->npages;
  3487. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  3488. nr_mmu_pages = max(nr_mmu_pages,
  3489. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  3490. return nr_mmu_pages;
  3491. }
  3492. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  3493. {
  3494. struct kvm_shadow_walk_iterator iterator;
  3495. u64 spte;
  3496. int nr_sptes = 0;
  3497. walk_shadow_page_lockless_begin(vcpu);
  3498. for_each_shadow_entry_lockless(vcpu, addr, iterator, spte) {
  3499. sptes[iterator.level-1] = spte;
  3500. nr_sptes++;
  3501. if (!is_shadow_present_pte(spte))
  3502. break;
  3503. }
  3504. walk_shadow_page_lockless_end(vcpu);
  3505. return nr_sptes;
  3506. }
  3507. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  3508. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  3509. {
  3510. ASSERT(vcpu);
  3511. destroy_kvm_mmu(vcpu);
  3512. free_mmu_pages(vcpu);
  3513. mmu_free_memory_caches(vcpu);
  3514. }
  3515. void kvm_mmu_module_exit(void)
  3516. {
  3517. mmu_destroy_caches();
  3518. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  3519. unregister_shrinker(&mmu_shrinker);
  3520. mmu_audit_disable();
  3521. }