lapic.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #include "cpuid.h"
  40. #ifndef CONFIG_X86_64
  41. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  42. #else
  43. #define mod_64(x, y) ((x) % (y))
  44. #endif
  45. #define PRId64 "d"
  46. #define PRIx64 "llx"
  47. #define PRIu64 "u"
  48. #define PRIo64 "o"
  49. #define APIC_BUS_CYCLE_NS 1
  50. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  51. #define apic_debug(fmt, arg...)
  52. #define APIC_LVT_NUM 6
  53. /* 14 is the version for Xeon and Pentium 8.4.8*/
  54. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  55. #define LAPIC_MMIO_LENGTH (1 << 12)
  56. /* followed define is not in apicdef.h */
  57. #define APIC_SHORT_MASK 0xc0000
  58. #define APIC_DEST_NOSHORT 0x0
  59. #define APIC_DEST_MASK 0x800
  60. #define MAX_APIC_VECTOR 256
  61. #define VEC_POS(v) ((v) & (32 - 1))
  62. #define REG_POS(v) (((v) >> 5) << 4)
  63. static unsigned int min_timer_period_us = 500;
  64. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  65. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  66. {
  67. return *((u32 *) (apic->regs + reg_off));
  68. }
  69. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  70. {
  71. *((u32 *) (apic->regs + reg_off)) = val;
  72. }
  73. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  74. {
  75. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  76. }
  77. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  78. {
  79. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  80. }
  81. static inline int apic_test_vector(int vec, void *bitmap)
  82. {
  83. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  84. }
  85. static inline void apic_set_vector(int vec, void *bitmap)
  86. {
  87. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  88. }
  89. static inline void apic_clear_vector(int vec, void *bitmap)
  90. {
  91. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  94. {
  95. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  98. {
  99. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  102. {
  103. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  104. }
  105. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  106. {
  107. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  108. }
  109. static inline int apic_enabled(struct kvm_lapic *apic)
  110. {
  111. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  112. }
  113. #define LVT_MASK \
  114. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  115. #define LINT_MASK \
  116. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  117. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  118. static inline int kvm_apic_id(struct kvm_lapic *apic)
  119. {
  120. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  121. }
  122. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  123. {
  124. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  125. }
  126. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  127. {
  128. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  129. }
  130. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  131. {
  132. return ((apic_get_reg(apic, APIC_LVTT) &
  133. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  134. }
  135. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  136. {
  137. return ((apic_get_reg(apic, APIC_LVTT) &
  138. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  139. }
  140. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  141. {
  142. return ((apic_get_reg(apic, APIC_LVTT) &
  143. apic->lapic_timer.timer_mode_mask) ==
  144. APIC_LVT_TIMER_TSCDEADLINE);
  145. }
  146. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  147. {
  148. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  149. }
  150. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  151. {
  152. struct kvm_lapic *apic = vcpu->arch.apic;
  153. struct kvm_cpuid_entry2 *feat;
  154. u32 v = APIC_VERSION;
  155. if (!irqchip_in_kernel(vcpu->kvm))
  156. return;
  157. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  158. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  159. v |= APIC_LVR_DIRECTED_EOI;
  160. apic_set_reg(apic, APIC_LVR, v);
  161. }
  162. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  163. {
  164. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  165. }
  166. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  167. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  168. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  169. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  170. LINT_MASK, LINT_MASK, /* LVT0-1 */
  171. LVT_MASK /* LVTERR */
  172. };
  173. static int find_highest_vector(void *bitmap)
  174. {
  175. u32 *word = bitmap;
  176. int word_offset = MAX_APIC_VECTOR >> 5;
  177. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  178. continue;
  179. if (likely(!word_offset && !word[0]))
  180. return -1;
  181. else
  182. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  183. }
  184. static u8 count_vectors(void *bitmap)
  185. {
  186. u32 *word = bitmap;
  187. int word_offset;
  188. u8 count = 0;
  189. for (word_offset = 0; word_offset < MAX_APIC_VECTOR >> 5; ++word_offset)
  190. count += hweight32(word[word_offset << 2]);
  191. return count;
  192. }
  193. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  194. {
  195. apic->irr_pending = true;
  196. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  197. }
  198. static inline int apic_search_irr(struct kvm_lapic *apic)
  199. {
  200. return find_highest_vector(apic->regs + APIC_IRR);
  201. }
  202. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  203. {
  204. int result;
  205. if (!apic->irr_pending)
  206. return -1;
  207. result = apic_search_irr(apic);
  208. ASSERT(result == -1 || result >= 16);
  209. return result;
  210. }
  211. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  212. {
  213. apic->irr_pending = false;
  214. apic_clear_vector(vec, apic->regs + APIC_IRR);
  215. if (apic_search_irr(apic) != -1)
  216. apic->irr_pending = true;
  217. }
  218. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  219. {
  220. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  221. ++apic->isr_count;
  222. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  223. /*
  224. * ISR (in service register) bit is set when injecting an interrupt.
  225. * The highest vector is injected. Thus the latest bit set matches
  226. * the highest bit in ISR.
  227. */
  228. apic->highest_isr_cache = vec;
  229. }
  230. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  231. {
  232. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  233. --apic->isr_count;
  234. BUG_ON(apic->isr_count < 0);
  235. apic->highest_isr_cache = -1;
  236. }
  237. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  238. {
  239. struct kvm_lapic *apic = vcpu->arch.apic;
  240. int highest_irr;
  241. /* This may race with setting of irr in __apic_accept_irq() and
  242. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  243. * will cause vmexit immediately and the value will be recalculated
  244. * on the next vmentry.
  245. */
  246. if (!apic)
  247. return 0;
  248. highest_irr = apic_find_highest_irr(apic);
  249. return highest_irr;
  250. }
  251. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  252. int vector, int level, int trig_mode);
  253. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  254. {
  255. struct kvm_lapic *apic = vcpu->arch.apic;
  256. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  257. irq->level, irq->trig_mode);
  258. }
  259. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  260. {
  261. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  262. sizeof(val));
  263. }
  264. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  265. {
  266. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  267. sizeof(*val));
  268. }
  269. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  270. {
  271. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  272. }
  273. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  274. {
  275. u8 val;
  276. if (pv_eoi_get_user(vcpu, &val) < 0)
  277. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  278. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  279. return val & 0x1;
  280. }
  281. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  282. {
  283. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  284. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  285. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  286. return;
  287. }
  288. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  289. }
  290. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  291. {
  292. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  293. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  294. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  295. return;
  296. }
  297. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  298. }
  299. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  300. {
  301. int result;
  302. if (!apic->isr_count)
  303. return -1;
  304. if (likely(apic->highest_isr_cache != -1))
  305. return apic->highest_isr_cache;
  306. result = find_highest_vector(apic->regs + APIC_ISR);
  307. ASSERT(result == -1 || result >= 16);
  308. return result;
  309. }
  310. static void apic_update_ppr(struct kvm_lapic *apic)
  311. {
  312. u32 tpr, isrv, ppr, old_ppr;
  313. int isr;
  314. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  315. tpr = apic_get_reg(apic, APIC_TASKPRI);
  316. isr = apic_find_highest_isr(apic);
  317. isrv = (isr != -1) ? isr : 0;
  318. if ((tpr & 0xf0) >= (isrv & 0xf0))
  319. ppr = tpr & 0xff;
  320. else
  321. ppr = isrv & 0xf0;
  322. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  323. apic, ppr, isr, isrv);
  324. if (old_ppr != ppr) {
  325. apic_set_reg(apic, APIC_PROCPRI, ppr);
  326. if (ppr < old_ppr)
  327. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  328. }
  329. }
  330. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  331. {
  332. apic_set_reg(apic, APIC_TASKPRI, tpr);
  333. apic_update_ppr(apic);
  334. }
  335. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  336. {
  337. return dest == 0xff || kvm_apic_id(apic) == dest;
  338. }
  339. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  340. {
  341. int result = 0;
  342. u32 logical_id;
  343. if (apic_x2apic_mode(apic)) {
  344. logical_id = apic_get_reg(apic, APIC_LDR);
  345. return logical_id & mda;
  346. }
  347. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  348. switch (apic_get_reg(apic, APIC_DFR)) {
  349. case APIC_DFR_FLAT:
  350. if (logical_id & mda)
  351. result = 1;
  352. break;
  353. case APIC_DFR_CLUSTER:
  354. if (((logical_id >> 4) == (mda >> 0x4))
  355. && (logical_id & mda & 0xf))
  356. result = 1;
  357. break;
  358. default:
  359. apic_debug("Bad DFR vcpu %d: %08x\n",
  360. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  361. break;
  362. }
  363. return result;
  364. }
  365. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  366. int short_hand, int dest, int dest_mode)
  367. {
  368. int result = 0;
  369. struct kvm_lapic *target = vcpu->arch.apic;
  370. apic_debug("target %p, source %p, dest 0x%x, "
  371. "dest_mode 0x%x, short_hand 0x%x\n",
  372. target, source, dest, dest_mode, short_hand);
  373. ASSERT(target);
  374. switch (short_hand) {
  375. case APIC_DEST_NOSHORT:
  376. if (dest_mode == 0)
  377. /* Physical mode. */
  378. result = kvm_apic_match_physical_addr(target, dest);
  379. else
  380. /* Logical mode. */
  381. result = kvm_apic_match_logical_addr(target, dest);
  382. break;
  383. case APIC_DEST_SELF:
  384. result = (target == source);
  385. break;
  386. case APIC_DEST_ALLINC:
  387. result = 1;
  388. break;
  389. case APIC_DEST_ALLBUT:
  390. result = (target != source);
  391. break;
  392. default:
  393. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  394. short_hand);
  395. break;
  396. }
  397. return result;
  398. }
  399. /*
  400. * Add a pending IRQ into lapic.
  401. * Return 1 if successfully added and 0 if discarded.
  402. */
  403. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  404. int vector, int level, int trig_mode)
  405. {
  406. int result = 0;
  407. struct kvm_vcpu *vcpu = apic->vcpu;
  408. switch (delivery_mode) {
  409. case APIC_DM_LOWEST:
  410. vcpu->arch.apic_arb_prio++;
  411. case APIC_DM_FIXED:
  412. /* FIXME add logic for vcpu on reset */
  413. if (unlikely(!apic_enabled(apic)))
  414. break;
  415. if (trig_mode) {
  416. apic_debug("level trig mode for vector %d", vector);
  417. apic_set_vector(vector, apic->regs + APIC_TMR);
  418. } else
  419. apic_clear_vector(vector, apic->regs + APIC_TMR);
  420. result = !apic_test_and_set_irr(vector, apic);
  421. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  422. trig_mode, vector, !result);
  423. if (!result) {
  424. if (trig_mode)
  425. apic_debug("level trig mode repeatedly for "
  426. "vector %d", vector);
  427. break;
  428. }
  429. kvm_make_request(KVM_REQ_EVENT, vcpu);
  430. kvm_vcpu_kick(vcpu);
  431. break;
  432. case APIC_DM_REMRD:
  433. apic_debug("Ignoring delivery mode 3\n");
  434. break;
  435. case APIC_DM_SMI:
  436. apic_debug("Ignoring guest SMI\n");
  437. break;
  438. case APIC_DM_NMI:
  439. result = 1;
  440. kvm_inject_nmi(vcpu);
  441. kvm_vcpu_kick(vcpu);
  442. break;
  443. case APIC_DM_INIT:
  444. if (!trig_mode || level) {
  445. result = 1;
  446. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  447. kvm_make_request(KVM_REQ_EVENT, vcpu);
  448. kvm_vcpu_kick(vcpu);
  449. } else {
  450. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  451. vcpu->vcpu_id);
  452. }
  453. break;
  454. case APIC_DM_STARTUP:
  455. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  456. vcpu->vcpu_id, vector);
  457. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  458. result = 1;
  459. vcpu->arch.sipi_vector = vector;
  460. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  461. kvm_make_request(KVM_REQ_EVENT, vcpu);
  462. kvm_vcpu_kick(vcpu);
  463. }
  464. break;
  465. case APIC_DM_EXTINT:
  466. /*
  467. * Should only be called by kvm_apic_local_deliver() with LVT0,
  468. * before NMI watchdog was enabled. Already handled by
  469. * kvm_apic_accept_pic_intr().
  470. */
  471. break;
  472. default:
  473. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  474. delivery_mode);
  475. break;
  476. }
  477. return result;
  478. }
  479. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  480. {
  481. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  482. }
  483. static int apic_set_eoi(struct kvm_lapic *apic)
  484. {
  485. int vector = apic_find_highest_isr(apic);
  486. trace_kvm_eoi(apic, vector);
  487. /*
  488. * Not every write EOI will has corresponding ISR,
  489. * one example is when Kernel check timer on setup_IO_APIC
  490. */
  491. if (vector == -1)
  492. return vector;
  493. apic_clear_isr(vector, apic);
  494. apic_update_ppr(apic);
  495. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  496. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  497. int trigger_mode;
  498. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  499. trigger_mode = IOAPIC_LEVEL_TRIG;
  500. else
  501. trigger_mode = IOAPIC_EDGE_TRIG;
  502. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  503. }
  504. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  505. return vector;
  506. }
  507. static void apic_send_ipi(struct kvm_lapic *apic)
  508. {
  509. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  510. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  511. struct kvm_lapic_irq irq;
  512. irq.vector = icr_low & APIC_VECTOR_MASK;
  513. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  514. irq.dest_mode = icr_low & APIC_DEST_MASK;
  515. irq.level = icr_low & APIC_INT_ASSERT;
  516. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  517. irq.shorthand = icr_low & APIC_SHORT_MASK;
  518. if (apic_x2apic_mode(apic))
  519. irq.dest_id = icr_high;
  520. else
  521. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  522. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  523. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  524. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  525. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  526. icr_high, icr_low, irq.shorthand, irq.dest_id,
  527. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  528. irq.vector);
  529. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  530. }
  531. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  532. {
  533. ktime_t remaining;
  534. s64 ns;
  535. u32 tmcct;
  536. ASSERT(apic != NULL);
  537. /* if initial count is 0, current count should also be 0 */
  538. if (apic_get_reg(apic, APIC_TMICT) == 0)
  539. return 0;
  540. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  541. if (ktime_to_ns(remaining) < 0)
  542. remaining = ktime_set(0, 0);
  543. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  544. tmcct = div64_u64(ns,
  545. (APIC_BUS_CYCLE_NS * apic->divide_count));
  546. return tmcct;
  547. }
  548. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  549. {
  550. struct kvm_vcpu *vcpu = apic->vcpu;
  551. struct kvm_run *run = vcpu->run;
  552. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  553. run->tpr_access.rip = kvm_rip_read(vcpu);
  554. run->tpr_access.is_write = write;
  555. }
  556. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  557. {
  558. if (apic->vcpu->arch.tpr_access_reporting)
  559. __report_tpr_access(apic, write);
  560. }
  561. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  562. {
  563. u32 val = 0;
  564. if (offset >= LAPIC_MMIO_LENGTH)
  565. return 0;
  566. switch (offset) {
  567. case APIC_ID:
  568. if (apic_x2apic_mode(apic))
  569. val = kvm_apic_id(apic);
  570. else
  571. val = kvm_apic_id(apic) << 24;
  572. break;
  573. case APIC_ARBPRI:
  574. apic_debug("Access APIC ARBPRI register which is for P6\n");
  575. break;
  576. case APIC_TMCCT: /* Timer CCR */
  577. if (apic_lvtt_tscdeadline(apic))
  578. return 0;
  579. val = apic_get_tmcct(apic);
  580. break;
  581. case APIC_TASKPRI:
  582. report_tpr_access(apic, false);
  583. /* fall thru */
  584. default:
  585. apic_update_ppr(apic);
  586. val = apic_get_reg(apic, offset);
  587. break;
  588. }
  589. return val;
  590. }
  591. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  592. {
  593. return container_of(dev, struct kvm_lapic, dev);
  594. }
  595. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  596. void *data)
  597. {
  598. unsigned char alignment = offset & 0xf;
  599. u32 result;
  600. /* this bitmask has a bit cleared for each reserver register */
  601. static const u64 rmask = 0x43ff01ffffffe70cULL;
  602. if ((alignment + len) > 4) {
  603. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  604. offset, len);
  605. return 1;
  606. }
  607. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  608. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  609. offset);
  610. return 1;
  611. }
  612. result = __apic_read(apic, offset & ~0xf);
  613. trace_kvm_apic_read(offset, result);
  614. switch (len) {
  615. case 1:
  616. case 2:
  617. case 4:
  618. memcpy(data, (char *)&result + alignment, len);
  619. break;
  620. default:
  621. printk(KERN_ERR "Local APIC read with len = %x, "
  622. "should be 1,2, or 4 instead\n", len);
  623. break;
  624. }
  625. return 0;
  626. }
  627. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  628. {
  629. return apic_hw_enabled(apic) &&
  630. addr >= apic->base_address &&
  631. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  632. }
  633. static int apic_mmio_read(struct kvm_io_device *this,
  634. gpa_t address, int len, void *data)
  635. {
  636. struct kvm_lapic *apic = to_lapic(this);
  637. u32 offset = address - apic->base_address;
  638. if (!apic_mmio_in_range(apic, address))
  639. return -EOPNOTSUPP;
  640. apic_reg_read(apic, offset, len, data);
  641. return 0;
  642. }
  643. static void update_divide_count(struct kvm_lapic *apic)
  644. {
  645. u32 tmp1, tmp2, tdcr;
  646. tdcr = apic_get_reg(apic, APIC_TDCR);
  647. tmp1 = tdcr & 0xf;
  648. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  649. apic->divide_count = 0x1 << (tmp2 & 0x7);
  650. apic_debug("timer divide count is 0x%x\n",
  651. apic->divide_count);
  652. }
  653. static void start_apic_timer(struct kvm_lapic *apic)
  654. {
  655. ktime_t now;
  656. atomic_set(&apic->lapic_timer.pending, 0);
  657. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  658. /* lapic timer in oneshot or peroidic mode */
  659. now = apic->lapic_timer.timer.base->get_time();
  660. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
  661. * APIC_BUS_CYCLE_NS * apic->divide_count;
  662. if (!apic->lapic_timer.period)
  663. return;
  664. /*
  665. * Do not allow the guest to program periodic timers with small
  666. * interval, since the hrtimers are not throttled by the host
  667. * scheduler.
  668. */
  669. if (apic_lvtt_period(apic)) {
  670. s64 min_period = min_timer_period_us * 1000LL;
  671. if (apic->lapic_timer.period < min_period) {
  672. pr_info_ratelimited(
  673. "kvm: vcpu %i: requested %lld ns "
  674. "lapic timer period limited to %lld ns\n",
  675. apic->vcpu->vcpu_id,
  676. apic->lapic_timer.period, min_period);
  677. apic->lapic_timer.period = min_period;
  678. }
  679. }
  680. hrtimer_start(&apic->lapic_timer.timer,
  681. ktime_add_ns(now, apic->lapic_timer.period),
  682. HRTIMER_MODE_ABS);
  683. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  684. PRIx64 ", "
  685. "timer initial count 0x%x, period %lldns, "
  686. "expire @ 0x%016" PRIx64 ".\n", __func__,
  687. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  688. apic_get_reg(apic, APIC_TMICT),
  689. apic->lapic_timer.period,
  690. ktime_to_ns(ktime_add_ns(now,
  691. apic->lapic_timer.period)));
  692. } else if (apic_lvtt_tscdeadline(apic)) {
  693. /* lapic timer in tsc deadline mode */
  694. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  695. u64 ns = 0;
  696. struct kvm_vcpu *vcpu = apic->vcpu;
  697. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  698. unsigned long flags;
  699. if (unlikely(!tscdeadline || !this_tsc_khz))
  700. return;
  701. local_irq_save(flags);
  702. now = apic->lapic_timer.timer.base->get_time();
  703. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
  704. if (likely(tscdeadline > guest_tsc)) {
  705. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  706. do_div(ns, this_tsc_khz);
  707. }
  708. hrtimer_start(&apic->lapic_timer.timer,
  709. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  710. local_irq_restore(flags);
  711. }
  712. }
  713. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  714. {
  715. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  716. if (apic_lvt_nmi_mode(lvt0_val)) {
  717. if (!nmi_wd_enabled) {
  718. apic_debug("Receive NMI setting on APIC_LVT0 "
  719. "for cpu %d\n", apic->vcpu->vcpu_id);
  720. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  721. }
  722. } else if (nmi_wd_enabled)
  723. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  724. }
  725. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  726. {
  727. int ret = 0;
  728. trace_kvm_apic_write(reg, val);
  729. switch (reg) {
  730. case APIC_ID: /* Local APIC ID */
  731. if (!apic_x2apic_mode(apic))
  732. apic_set_reg(apic, APIC_ID, val);
  733. else
  734. ret = 1;
  735. break;
  736. case APIC_TASKPRI:
  737. report_tpr_access(apic, true);
  738. apic_set_tpr(apic, val & 0xff);
  739. break;
  740. case APIC_EOI:
  741. apic_set_eoi(apic);
  742. break;
  743. case APIC_LDR:
  744. if (!apic_x2apic_mode(apic))
  745. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  746. else
  747. ret = 1;
  748. break;
  749. case APIC_DFR:
  750. if (!apic_x2apic_mode(apic))
  751. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  752. else
  753. ret = 1;
  754. break;
  755. case APIC_SPIV: {
  756. u32 mask = 0x3ff;
  757. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  758. mask |= APIC_SPIV_DIRECTED_EOI;
  759. apic_set_reg(apic, APIC_SPIV, val & mask);
  760. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  761. int i;
  762. u32 lvt_val;
  763. for (i = 0; i < APIC_LVT_NUM; i++) {
  764. lvt_val = apic_get_reg(apic,
  765. APIC_LVTT + 0x10 * i);
  766. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  767. lvt_val | APIC_LVT_MASKED);
  768. }
  769. atomic_set(&apic->lapic_timer.pending, 0);
  770. }
  771. break;
  772. }
  773. case APIC_ICR:
  774. /* No delay here, so we always clear the pending bit */
  775. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  776. apic_send_ipi(apic);
  777. break;
  778. case APIC_ICR2:
  779. if (!apic_x2apic_mode(apic))
  780. val &= 0xff000000;
  781. apic_set_reg(apic, APIC_ICR2, val);
  782. break;
  783. case APIC_LVT0:
  784. apic_manage_nmi_watchdog(apic, val);
  785. case APIC_LVTTHMR:
  786. case APIC_LVTPC:
  787. case APIC_LVT1:
  788. case APIC_LVTERR:
  789. /* TODO: Check vector */
  790. if (!apic_sw_enabled(apic))
  791. val |= APIC_LVT_MASKED;
  792. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  793. apic_set_reg(apic, reg, val);
  794. break;
  795. case APIC_LVTT:
  796. if ((apic_get_reg(apic, APIC_LVTT) &
  797. apic->lapic_timer.timer_mode_mask) !=
  798. (val & apic->lapic_timer.timer_mode_mask))
  799. hrtimer_cancel(&apic->lapic_timer.timer);
  800. if (!apic_sw_enabled(apic))
  801. val |= APIC_LVT_MASKED;
  802. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  803. apic_set_reg(apic, APIC_LVTT, val);
  804. break;
  805. case APIC_TMICT:
  806. if (apic_lvtt_tscdeadline(apic))
  807. break;
  808. hrtimer_cancel(&apic->lapic_timer.timer);
  809. apic_set_reg(apic, APIC_TMICT, val);
  810. start_apic_timer(apic);
  811. break;
  812. case APIC_TDCR:
  813. if (val & 4)
  814. apic_debug("KVM_WRITE:TDCR %x\n", val);
  815. apic_set_reg(apic, APIC_TDCR, val);
  816. update_divide_count(apic);
  817. break;
  818. case APIC_ESR:
  819. if (apic_x2apic_mode(apic) && val != 0) {
  820. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  821. ret = 1;
  822. }
  823. break;
  824. case APIC_SELF_IPI:
  825. if (apic_x2apic_mode(apic)) {
  826. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  827. } else
  828. ret = 1;
  829. break;
  830. default:
  831. ret = 1;
  832. break;
  833. }
  834. if (ret)
  835. apic_debug("Local APIC Write to read-only register %x\n", reg);
  836. return ret;
  837. }
  838. static int apic_mmio_write(struct kvm_io_device *this,
  839. gpa_t address, int len, const void *data)
  840. {
  841. struct kvm_lapic *apic = to_lapic(this);
  842. unsigned int offset = address - apic->base_address;
  843. u32 val;
  844. if (!apic_mmio_in_range(apic, address))
  845. return -EOPNOTSUPP;
  846. /*
  847. * APIC register must be aligned on 128-bits boundary.
  848. * 32/64/128 bits registers must be accessed thru 32 bits.
  849. * Refer SDM 8.4.1
  850. */
  851. if (len != 4 || (offset & 0xf)) {
  852. /* Don't shout loud, $infamous_os would cause only noise. */
  853. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  854. return 0;
  855. }
  856. val = *(u32*)data;
  857. /* too common printing */
  858. if (offset != APIC_EOI)
  859. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  860. "0x%x\n", __func__, offset, len, val);
  861. apic_reg_write(apic, offset & 0xff0, val);
  862. return 0;
  863. }
  864. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  865. {
  866. struct kvm_lapic *apic = vcpu->arch.apic;
  867. if (apic)
  868. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  869. }
  870. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  871. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  872. {
  873. if (!vcpu->arch.apic)
  874. return;
  875. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  876. if (vcpu->arch.apic->regs)
  877. free_page((unsigned long)vcpu->arch.apic->regs);
  878. kfree(vcpu->arch.apic);
  879. }
  880. /*
  881. *----------------------------------------------------------------------
  882. * LAPIC interface
  883. *----------------------------------------------------------------------
  884. */
  885. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  886. {
  887. struct kvm_lapic *apic = vcpu->arch.apic;
  888. if (!apic)
  889. return 0;
  890. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  891. return 0;
  892. return apic->lapic_timer.tscdeadline;
  893. }
  894. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  895. {
  896. struct kvm_lapic *apic = vcpu->arch.apic;
  897. if (!apic)
  898. return;
  899. if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
  900. return;
  901. hrtimer_cancel(&apic->lapic_timer.timer);
  902. apic->lapic_timer.tscdeadline = data;
  903. start_apic_timer(apic);
  904. }
  905. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  906. {
  907. struct kvm_lapic *apic = vcpu->arch.apic;
  908. if (!apic)
  909. return;
  910. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  911. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  912. }
  913. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  914. {
  915. struct kvm_lapic *apic = vcpu->arch.apic;
  916. u64 tpr;
  917. if (!apic)
  918. return 0;
  919. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  920. return (tpr & 0xf0) >> 4;
  921. }
  922. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  923. {
  924. struct kvm_lapic *apic = vcpu->arch.apic;
  925. if (!apic) {
  926. value |= MSR_IA32_APICBASE_BSP;
  927. vcpu->arch.apic_base = value;
  928. return;
  929. }
  930. if (!kvm_vcpu_is_bsp(apic->vcpu))
  931. value &= ~MSR_IA32_APICBASE_BSP;
  932. vcpu->arch.apic_base = value;
  933. if (apic_x2apic_mode(apic)) {
  934. u32 id = kvm_apic_id(apic);
  935. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  936. apic_set_reg(apic, APIC_LDR, ldr);
  937. }
  938. apic->base_address = apic->vcpu->arch.apic_base &
  939. MSR_IA32_APICBASE_BASE;
  940. /* with FSB delivery interrupt, we can restart APIC functionality */
  941. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  942. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  943. }
  944. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  945. {
  946. struct kvm_lapic *apic;
  947. int i;
  948. apic_debug("%s\n", __func__);
  949. ASSERT(vcpu);
  950. apic = vcpu->arch.apic;
  951. ASSERT(apic != NULL);
  952. /* Stop the timer in case it's a reset to an active apic */
  953. hrtimer_cancel(&apic->lapic_timer.timer);
  954. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  955. kvm_apic_set_version(apic->vcpu);
  956. for (i = 0; i < APIC_LVT_NUM; i++)
  957. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  958. apic_set_reg(apic, APIC_LVT0,
  959. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  960. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  961. apic_set_reg(apic, APIC_SPIV, 0xff);
  962. apic_set_reg(apic, APIC_TASKPRI, 0);
  963. apic_set_reg(apic, APIC_LDR, 0);
  964. apic_set_reg(apic, APIC_ESR, 0);
  965. apic_set_reg(apic, APIC_ICR, 0);
  966. apic_set_reg(apic, APIC_ICR2, 0);
  967. apic_set_reg(apic, APIC_TDCR, 0);
  968. apic_set_reg(apic, APIC_TMICT, 0);
  969. for (i = 0; i < 8; i++) {
  970. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  971. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  972. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  973. }
  974. apic->irr_pending = false;
  975. apic->isr_count = 0;
  976. apic->highest_isr_cache = -1;
  977. update_divide_count(apic);
  978. atomic_set(&apic->lapic_timer.pending, 0);
  979. if (kvm_vcpu_is_bsp(vcpu))
  980. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  981. vcpu->arch.pv_eoi.msr_val = 0;
  982. apic_update_ppr(apic);
  983. vcpu->arch.apic_arb_prio = 0;
  984. vcpu->arch.apic_attention = 0;
  985. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  986. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  987. vcpu, kvm_apic_id(apic),
  988. vcpu->arch.apic_base, apic->base_address);
  989. }
  990. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  991. {
  992. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  993. }
  994. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  995. {
  996. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  997. }
  998. /*
  999. *----------------------------------------------------------------------
  1000. * timer interface
  1001. *----------------------------------------------------------------------
  1002. */
  1003. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  1004. {
  1005. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  1006. lapic_timer);
  1007. return apic_lvtt_period(apic);
  1008. }
  1009. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1010. {
  1011. struct kvm_lapic *lapic = vcpu->arch.apic;
  1012. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  1013. return atomic_read(&lapic->lapic_timer.pending);
  1014. return 0;
  1015. }
  1016. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1017. {
  1018. u32 reg = apic_get_reg(apic, lvt_type);
  1019. int vector, mode, trig_mode;
  1020. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1021. vector = reg & APIC_VECTOR_MASK;
  1022. mode = reg & APIC_MODE_MASK;
  1023. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1024. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  1025. }
  1026. return 0;
  1027. }
  1028. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1029. {
  1030. struct kvm_lapic *apic = vcpu->arch.apic;
  1031. if (apic)
  1032. kvm_apic_local_deliver(apic, APIC_LVT0);
  1033. }
  1034. static struct kvm_timer_ops lapic_timer_ops = {
  1035. .is_periodic = lapic_is_periodic,
  1036. };
  1037. static const struct kvm_io_device_ops apic_mmio_ops = {
  1038. .read = apic_mmio_read,
  1039. .write = apic_mmio_write,
  1040. };
  1041. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1042. {
  1043. struct kvm_lapic *apic;
  1044. ASSERT(vcpu != NULL);
  1045. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1046. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1047. if (!apic)
  1048. goto nomem;
  1049. vcpu->arch.apic = apic;
  1050. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1051. if (!apic->regs) {
  1052. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1053. vcpu->vcpu_id);
  1054. goto nomem_free_apic;
  1055. }
  1056. apic->vcpu = vcpu;
  1057. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1058. HRTIMER_MODE_ABS);
  1059. apic->lapic_timer.timer.function = kvm_timer_fn;
  1060. apic->lapic_timer.t_ops = &lapic_timer_ops;
  1061. apic->lapic_timer.kvm = vcpu->kvm;
  1062. apic->lapic_timer.vcpu = vcpu;
  1063. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  1064. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  1065. kvm_lapic_reset(vcpu);
  1066. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1067. return 0;
  1068. nomem_free_apic:
  1069. kfree(apic);
  1070. nomem:
  1071. return -ENOMEM;
  1072. }
  1073. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1074. {
  1075. struct kvm_lapic *apic = vcpu->arch.apic;
  1076. int highest_irr;
  1077. if (!apic || !apic_enabled(apic))
  1078. return -1;
  1079. apic_update_ppr(apic);
  1080. highest_irr = apic_find_highest_irr(apic);
  1081. if ((highest_irr == -1) ||
  1082. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  1083. return -1;
  1084. return highest_irr;
  1085. }
  1086. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1087. {
  1088. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1089. int r = 0;
  1090. if (!apic_hw_enabled(vcpu->arch.apic))
  1091. r = 1;
  1092. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1093. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1094. r = 1;
  1095. return r;
  1096. }
  1097. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1098. {
  1099. struct kvm_lapic *apic = vcpu->arch.apic;
  1100. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  1101. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  1102. atomic_dec(&apic->lapic_timer.pending);
  1103. }
  1104. }
  1105. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1106. {
  1107. int vector = kvm_apic_has_interrupt(vcpu);
  1108. struct kvm_lapic *apic = vcpu->arch.apic;
  1109. if (vector == -1)
  1110. return -1;
  1111. apic_set_isr(vector, apic);
  1112. apic_update_ppr(apic);
  1113. apic_clear_irr(vector, apic);
  1114. return vector;
  1115. }
  1116. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  1117. {
  1118. struct kvm_lapic *apic = vcpu->arch.apic;
  1119. apic->base_address = vcpu->arch.apic_base &
  1120. MSR_IA32_APICBASE_BASE;
  1121. kvm_apic_set_version(vcpu);
  1122. apic_update_ppr(apic);
  1123. hrtimer_cancel(&apic->lapic_timer.timer);
  1124. update_divide_count(apic);
  1125. start_apic_timer(apic);
  1126. apic->irr_pending = true;
  1127. apic->isr_count = count_vectors(apic->regs + APIC_ISR);
  1128. apic->highest_isr_cache = -1;
  1129. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1130. }
  1131. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1132. {
  1133. struct kvm_lapic *apic = vcpu->arch.apic;
  1134. struct hrtimer *timer;
  1135. if (!apic)
  1136. return;
  1137. timer = &apic->lapic_timer.timer;
  1138. if (hrtimer_cancel(timer))
  1139. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1140. }
  1141. /*
  1142. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1143. *
  1144. * Detect whether guest triggered PV EOI since the
  1145. * last entry. If yes, set EOI on guests's behalf.
  1146. * Clear PV EOI in guest memory in any case.
  1147. */
  1148. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1149. struct kvm_lapic *apic)
  1150. {
  1151. bool pending;
  1152. int vector;
  1153. /*
  1154. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1155. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1156. *
  1157. * KVM_APIC_PV_EOI_PENDING is unset:
  1158. * -> host disabled PV EOI.
  1159. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1160. * -> host enabled PV EOI, guest did not execute EOI yet.
  1161. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1162. * -> host enabled PV EOI, guest executed EOI.
  1163. */
  1164. BUG_ON(!pv_eoi_enabled(vcpu));
  1165. pending = pv_eoi_get_pending(vcpu);
  1166. /*
  1167. * Clear pending bit in any case: it will be set again on vmentry.
  1168. * While this might not be ideal from performance point of view,
  1169. * this makes sure pv eoi is only enabled when we know it's safe.
  1170. */
  1171. pv_eoi_clr_pending(vcpu);
  1172. if (pending)
  1173. return;
  1174. vector = apic_set_eoi(apic);
  1175. trace_kvm_pv_eoi(apic, vector);
  1176. }
  1177. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1178. {
  1179. u32 data;
  1180. void *vapic;
  1181. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1182. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1183. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1184. return;
  1185. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1186. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1187. kunmap_atomic(vapic);
  1188. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1189. }
  1190. /*
  1191. * apic_sync_pv_eoi_to_guest - called before vmentry
  1192. *
  1193. * Detect whether it's safe to enable PV EOI and
  1194. * if yes do so.
  1195. */
  1196. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1197. struct kvm_lapic *apic)
  1198. {
  1199. if (!pv_eoi_enabled(vcpu) ||
  1200. /* IRR set or many bits in ISR: could be nested. */
  1201. apic->irr_pending ||
  1202. /* Cache not set: could be safe but we don't bother. */
  1203. apic->highest_isr_cache == -1 ||
  1204. /* Need EOI to update ioapic. */
  1205. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1206. /*
  1207. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1208. * so we need not do anything here.
  1209. */
  1210. return;
  1211. }
  1212. pv_eoi_set_pending(apic->vcpu);
  1213. }
  1214. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1215. {
  1216. u32 data, tpr;
  1217. int max_irr, max_isr;
  1218. struct kvm_lapic *apic = vcpu->arch.apic;
  1219. void *vapic;
  1220. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1221. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1222. return;
  1223. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1224. max_irr = apic_find_highest_irr(apic);
  1225. if (max_irr < 0)
  1226. max_irr = 0;
  1227. max_isr = apic_find_highest_isr(apic);
  1228. if (max_isr < 0)
  1229. max_isr = 0;
  1230. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1231. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1232. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1233. kunmap_atomic(vapic);
  1234. }
  1235. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1236. {
  1237. vcpu->arch.apic->vapic_addr = vapic_addr;
  1238. if (vapic_addr)
  1239. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1240. else
  1241. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1242. }
  1243. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1244. {
  1245. struct kvm_lapic *apic = vcpu->arch.apic;
  1246. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1247. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1248. return 1;
  1249. /* if this is ICR write vector before command */
  1250. if (msr == 0x830)
  1251. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1252. return apic_reg_write(apic, reg, (u32)data);
  1253. }
  1254. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1255. {
  1256. struct kvm_lapic *apic = vcpu->arch.apic;
  1257. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1258. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1259. return 1;
  1260. if (apic_reg_read(apic, reg, 4, &low))
  1261. return 1;
  1262. if (msr == 0x830)
  1263. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1264. *data = (((u64)high) << 32) | low;
  1265. return 0;
  1266. }
  1267. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1268. {
  1269. struct kvm_lapic *apic = vcpu->arch.apic;
  1270. if (!irqchip_in_kernel(vcpu->kvm))
  1271. return 1;
  1272. /* if this is ICR write vector before command */
  1273. if (reg == APIC_ICR)
  1274. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1275. return apic_reg_write(apic, reg, (u32)data);
  1276. }
  1277. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1278. {
  1279. struct kvm_lapic *apic = vcpu->arch.apic;
  1280. u32 low, high = 0;
  1281. if (!irqchip_in_kernel(vcpu->kvm))
  1282. return 1;
  1283. if (apic_reg_read(apic, reg, 4, &low))
  1284. return 1;
  1285. if (reg == APIC_ICR)
  1286. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1287. *data = (((u64)high) << 32) | low;
  1288. return 0;
  1289. }
  1290. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1291. {
  1292. u64 addr = data & ~KVM_MSR_ENABLED;
  1293. if (!IS_ALIGNED(addr, 4))
  1294. return 1;
  1295. vcpu->arch.pv_eoi.msr_val = data;
  1296. if (!pv_eoi_enabled(vcpu))
  1297. return 0;
  1298. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1299. addr);
  1300. }