i8259.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. * Authors:
  26. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  27. * Port from Qemu.
  28. */
  29. #include <linux/mm.h>
  30. #include <linux/slab.h>
  31. #include <linux/bitops.h>
  32. #include "irq.h"
  33. #include <linux/kvm_host.h>
  34. #include "trace.h"
  35. #define pr_pic_unimpl(fmt, ...) \
  36. pr_err_ratelimited("kvm: pic: " fmt, ## __VA_ARGS__)
  37. static void pic_irq_request(struct kvm *kvm, int level);
  38. static void pic_lock(struct kvm_pic *s)
  39. __acquires(&s->lock)
  40. {
  41. spin_lock(&s->lock);
  42. }
  43. static void pic_unlock(struct kvm_pic *s)
  44. __releases(&s->lock)
  45. {
  46. bool wakeup = s->wakeup_needed;
  47. struct kvm_vcpu *vcpu, *found = NULL;
  48. int i;
  49. s->wakeup_needed = false;
  50. spin_unlock(&s->lock);
  51. if (wakeup) {
  52. kvm_for_each_vcpu(i, vcpu, s->kvm) {
  53. if (kvm_apic_accept_pic_intr(vcpu)) {
  54. found = vcpu;
  55. break;
  56. }
  57. }
  58. if (!found)
  59. return;
  60. kvm_make_request(KVM_REQ_EVENT, found);
  61. kvm_vcpu_kick(found);
  62. }
  63. }
  64. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  65. {
  66. s->isr &= ~(1 << irq);
  67. if (s != &s->pics_state->pics[0])
  68. irq += 8;
  69. /*
  70. * We are dropping lock while calling ack notifiers since ack
  71. * notifier callbacks for assigned devices call into PIC recursively.
  72. * Other interrupt may be delivered to PIC while lock is dropped but
  73. * it should be safe since PIC state is already updated at this stage.
  74. */
  75. pic_unlock(s->pics_state);
  76. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  77. pic_lock(s->pics_state);
  78. }
  79. /*
  80. * set irq level. If an edge is detected, then the IRR is set to 1
  81. */
  82. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  83. {
  84. int mask, ret = 1;
  85. mask = 1 << irq;
  86. if (s->elcr & mask) /* level triggered */
  87. if (level) {
  88. ret = !(s->irr & mask);
  89. s->irr |= mask;
  90. s->last_irr |= mask;
  91. } else {
  92. s->irr &= ~mask;
  93. s->last_irr &= ~mask;
  94. }
  95. else /* edge triggered */
  96. if (level) {
  97. if ((s->last_irr & mask) == 0) {
  98. ret = !(s->irr & mask);
  99. s->irr |= mask;
  100. }
  101. s->last_irr |= mask;
  102. } else
  103. s->last_irr &= ~mask;
  104. return (s->imr & mask) ? -1 : ret;
  105. }
  106. /*
  107. * return the highest priority found in mask (highest = smallest
  108. * number). Return 8 if no irq
  109. */
  110. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  111. {
  112. int priority;
  113. if (mask == 0)
  114. return 8;
  115. priority = 0;
  116. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  117. priority++;
  118. return priority;
  119. }
  120. /*
  121. * return the pic wanted interrupt. return -1 if none
  122. */
  123. static int pic_get_irq(struct kvm_kpic_state *s)
  124. {
  125. int mask, cur_priority, priority;
  126. mask = s->irr & ~s->imr;
  127. priority = get_priority(s, mask);
  128. if (priority == 8)
  129. return -1;
  130. /*
  131. * compute current priority. If special fully nested mode on the
  132. * master, the IRQ coming from the slave is not taken into account
  133. * for the priority computation.
  134. */
  135. mask = s->isr;
  136. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  137. mask &= ~(1 << 2);
  138. cur_priority = get_priority(s, mask);
  139. if (priority < cur_priority)
  140. /*
  141. * higher priority found: an irq should be generated
  142. */
  143. return (priority + s->priority_add) & 7;
  144. else
  145. return -1;
  146. }
  147. /*
  148. * raise irq to CPU if necessary. must be called every time the active
  149. * irq may change
  150. */
  151. static void pic_update_irq(struct kvm_pic *s)
  152. {
  153. int irq2, irq;
  154. irq2 = pic_get_irq(&s->pics[1]);
  155. if (irq2 >= 0) {
  156. /*
  157. * if irq request by slave pic, signal master PIC
  158. */
  159. pic_set_irq1(&s->pics[0], 2, 1);
  160. pic_set_irq1(&s->pics[0], 2, 0);
  161. }
  162. irq = pic_get_irq(&s->pics[0]);
  163. pic_irq_request(s->kvm, irq >= 0);
  164. }
  165. void kvm_pic_update_irq(struct kvm_pic *s)
  166. {
  167. pic_lock(s);
  168. pic_update_irq(s);
  169. pic_unlock(s);
  170. }
  171. int kvm_pic_set_irq(struct kvm_pic *s, int irq, int irq_source_id, int level)
  172. {
  173. int ret = -1;
  174. pic_lock(s);
  175. if (irq >= 0 && irq < PIC_NUM_PINS) {
  176. int irq_level = __kvm_irq_line_state(&s->irq_states[irq],
  177. irq_source_id, level);
  178. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, irq_level);
  179. pic_update_irq(s);
  180. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  181. s->pics[irq >> 3].imr, ret == 0);
  182. }
  183. pic_unlock(s);
  184. return ret;
  185. }
  186. void kvm_pic_clear_all(struct kvm_pic *s, int irq_source_id)
  187. {
  188. int i;
  189. pic_lock(s);
  190. for (i = 0; i < PIC_NUM_PINS; i++)
  191. __clear_bit(irq_source_id, &s->irq_states[i]);
  192. pic_unlock(s);
  193. }
  194. /*
  195. * acknowledge interrupt 'irq'
  196. */
  197. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  198. {
  199. s->isr |= 1 << irq;
  200. /*
  201. * We don't clear a level sensitive interrupt here
  202. */
  203. if (!(s->elcr & (1 << irq)))
  204. s->irr &= ~(1 << irq);
  205. if (s->auto_eoi) {
  206. if (s->rotate_on_auto_eoi)
  207. s->priority_add = (irq + 1) & 7;
  208. pic_clear_isr(s, irq);
  209. }
  210. }
  211. int kvm_pic_read_irq(struct kvm *kvm)
  212. {
  213. int irq, irq2, intno;
  214. struct kvm_pic *s = pic_irqchip(kvm);
  215. pic_lock(s);
  216. irq = pic_get_irq(&s->pics[0]);
  217. if (irq >= 0) {
  218. pic_intack(&s->pics[0], irq);
  219. if (irq == 2) {
  220. irq2 = pic_get_irq(&s->pics[1]);
  221. if (irq2 >= 0)
  222. pic_intack(&s->pics[1], irq2);
  223. else
  224. /*
  225. * spurious IRQ on slave controller
  226. */
  227. irq2 = 7;
  228. intno = s->pics[1].irq_base + irq2;
  229. irq = irq2 + 8;
  230. } else
  231. intno = s->pics[0].irq_base + irq;
  232. } else {
  233. /*
  234. * spurious IRQ on host controller
  235. */
  236. irq = 7;
  237. intno = s->pics[0].irq_base + irq;
  238. }
  239. pic_update_irq(s);
  240. pic_unlock(s);
  241. return intno;
  242. }
  243. void kvm_pic_reset(struct kvm_kpic_state *s)
  244. {
  245. int irq, i;
  246. struct kvm_vcpu *vcpu;
  247. u8 irr = s->irr, isr = s->imr;
  248. bool found = false;
  249. s->last_irr = 0;
  250. s->irr = 0;
  251. s->imr = 0;
  252. s->isr = 0;
  253. s->priority_add = 0;
  254. s->irq_base = 0;
  255. s->read_reg_select = 0;
  256. s->poll = 0;
  257. s->special_mask = 0;
  258. s->init_state = 0;
  259. s->auto_eoi = 0;
  260. s->rotate_on_auto_eoi = 0;
  261. s->special_fully_nested_mode = 0;
  262. s->init4 = 0;
  263. kvm_for_each_vcpu(i, vcpu, s->pics_state->kvm)
  264. if (kvm_apic_accept_pic_intr(vcpu)) {
  265. found = true;
  266. break;
  267. }
  268. if (!found)
  269. return;
  270. for (irq = 0; irq < PIC_NUM_PINS/2; irq++)
  271. if (irr & (1 << irq) || isr & (1 << irq))
  272. pic_clear_isr(s, irq);
  273. }
  274. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  275. {
  276. struct kvm_kpic_state *s = opaque;
  277. int priority, cmd, irq;
  278. addr &= 1;
  279. if (addr == 0) {
  280. if (val & 0x10) {
  281. s->init4 = val & 1;
  282. s->last_irr = 0;
  283. s->irr &= s->elcr;
  284. s->imr = 0;
  285. s->priority_add = 0;
  286. s->special_mask = 0;
  287. s->read_reg_select = 0;
  288. if (!s->init4) {
  289. s->special_fully_nested_mode = 0;
  290. s->auto_eoi = 0;
  291. }
  292. s->init_state = 1;
  293. if (val & 0x02)
  294. pr_pic_unimpl("single mode not supported");
  295. if (val & 0x08)
  296. pr_pic_unimpl(
  297. "level sensitive irq not supported");
  298. } else if (val & 0x08) {
  299. if (val & 0x04)
  300. s->poll = 1;
  301. if (val & 0x02)
  302. s->read_reg_select = val & 1;
  303. if (val & 0x40)
  304. s->special_mask = (val >> 5) & 1;
  305. } else {
  306. cmd = val >> 5;
  307. switch (cmd) {
  308. case 0:
  309. case 4:
  310. s->rotate_on_auto_eoi = cmd >> 2;
  311. break;
  312. case 1: /* end of interrupt */
  313. case 5:
  314. priority = get_priority(s, s->isr);
  315. if (priority != 8) {
  316. irq = (priority + s->priority_add) & 7;
  317. if (cmd == 5)
  318. s->priority_add = (irq + 1) & 7;
  319. pic_clear_isr(s, irq);
  320. pic_update_irq(s->pics_state);
  321. }
  322. break;
  323. case 3:
  324. irq = val & 7;
  325. pic_clear_isr(s, irq);
  326. pic_update_irq(s->pics_state);
  327. break;
  328. case 6:
  329. s->priority_add = (val + 1) & 7;
  330. pic_update_irq(s->pics_state);
  331. break;
  332. case 7:
  333. irq = val & 7;
  334. s->priority_add = (irq + 1) & 7;
  335. pic_clear_isr(s, irq);
  336. pic_update_irq(s->pics_state);
  337. break;
  338. default:
  339. break; /* no operation */
  340. }
  341. }
  342. } else
  343. switch (s->init_state) {
  344. case 0: { /* normal mode */
  345. u8 imr_diff = s->imr ^ val,
  346. off = (s == &s->pics_state->pics[0]) ? 0 : 8;
  347. s->imr = val;
  348. for (irq = 0; irq < PIC_NUM_PINS/2; irq++)
  349. if (imr_diff & (1 << irq))
  350. kvm_fire_mask_notifiers(
  351. s->pics_state->kvm,
  352. SELECT_PIC(irq + off),
  353. irq + off,
  354. !!(s->imr & (1 << irq)));
  355. pic_update_irq(s->pics_state);
  356. break;
  357. }
  358. case 1:
  359. s->irq_base = val & 0xf8;
  360. s->init_state = 2;
  361. break;
  362. case 2:
  363. if (s->init4)
  364. s->init_state = 3;
  365. else
  366. s->init_state = 0;
  367. break;
  368. case 3:
  369. s->special_fully_nested_mode = (val >> 4) & 1;
  370. s->auto_eoi = (val >> 1) & 1;
  371. s->init_state = 0;
  372. break;
  373. }
  374. }
  375. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  376. {
  377. int ret;
  378. ret = pic_get_irq(s);
  379. if (ret >= 0) {
  380. if (addr1 >> 7) {
  381. s->pics_state->pics[0].isr &= ~(1 << 2);
  382. s->pics_state->pics[0].irr &= ~(1 << 2);
  383. }
  384. s->irr &= ~(1 << ret);
  385. pic_clear_isr(s, ret);
  386. if (addr1 >> 7 || ret != 2)
  387. pic_update_irq(s->pics_state);
  388. } else {
  389. ret = 0x07;
  390. pic_update_irq(s->pics_state);
  391. }
  392. return ret;
  393. }
  394. static u32 pic_ioport_read(void *opaque, u32 addr1)
  395. {
  396. struct kvm_kpic_state *s = opaque;
  397. unsigned int addr;
  398. int ret;
  399. addr = addr1;
  400. addr &= 1;
  401. if (s->poll) {
  402. ret = pic_poll_read(s, addr1);
  403. s->poll = 0;
  404. } else
  405. if (addr == 0)
  406. if (s->read_reg_select)
  407. ret = s->isr;
  408. else
  409. ret = s->irr;
  410. else
  411. ret = s->imr;
  412. return ret;
  413. }
  414. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  415. {
  416. struct kvm_kpic_state *s = opaque;
  417. s->elcr = val & s->elcr_mask;
  418. }
  419. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  420. {
  421. struct kvm_kpic_state *s = opaque;
  422. return s->elcr;
  423. }
  424. static int picdev_in_range(gpa_t addr)
  425. {
  426. switch (addr) {
  427. case 0x20:
  428. case 0x21:
  429. case 0xa0:
  430. case 0xa1:
  431. case 0x4d0:
  432. case 0x4d1:
  433. return 1;
  434. default:
  435. return 0;
  436. }
  437. }
  438. static int picdev_write(struct kvm_pic *s,
  439. gpa_t addr, int len, const void *val)
  440. {
  441. unsigned char data = *(unsigned char *)val;
  442. if (!picdev_in_range(addr))
  443. return -EOPNOTSUPP;
  444. if (len != 1) {
  445. pr_pic_unimpl("non byte write\n");
  446. return 0;
  447. }
  448. pic_lock(s);
  449. switch (addr) {
  450. case 0x20:
  451. case 0x21:
  452. case 0xa0:
  453. case 0xa1:
  454. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  455. break;
  456. case 0x4d0:
  457. case 0x4d1:
  458. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  459. break;
  460. }
  461. pic_unlock(s);
  462. return 0;
  463. }
  464. static int picdev_read(struct kvm_pic *s,
  465. gpa_t addr, int len, void *val)
  466. {
  467. unsigned char data = 0;
  468. if (!picdev_in_range(addr))
  469. return -EOPNOTSUPP;
  470. if (len != 1) {
  471. pr_pic_unimpl("non byte read\n");
  472. return 0;
  473. }
  474. pic_lock(s);
  475. switch (addr) {
  476. case 0x20:
  477. case 0x21:
  478. case 0xa0:
  479. case 0xa1:
  480. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  481. break;
  482. case 0x4d0:
  483. case 0x4d1:
  484. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  485. break;
  486. }
  487. *(unsigned char *)val = data;
  488. pic_unlock(s);
  489. return 0;
  490. }
  491. static int picdev_master_write(struct kvm_io_device *dev,
  492. gpa_t addr, int len, const void *val)
  493. {
  494. return picdev_write(container_of(dev, struct kvm_pic, dev_master),
  495. addr, len, val);
  496. }
  497. static int picdev_master_read(struct kvm_io_device *dev,
  498. gpa_t addr, int len, void *val)
  499. {
  500. return picdev_read(container_of(dev, struct kvm_pic, dev_master),
  501. addr, len, val);
  502. }
  503. static int picdev_slave_write(struct kvm_io_device *dev,
  504. gpa_t addr, int len, const void *val)
  505. {
  506. return picdev_write(container_of(dev, struct kvm_pic, dev_slave),
  507. addr, len, val);
  508. }
  509. static int picdev_slave_read(struct kvm_io_device *dev,
  510. gpa_t addr, int len, void *val)
  511. {
  512. return picdev_read(container_of(dev, struct kvm_pic, dev_slave),
  513. addr, len, val);
  514. }
  515. static int picdev_eclr_write(struct kvm_io_device *dev,
  516. gpa_t addr, int len, const void *val)
  517. {
  518. return picdev_write(container_of(dev, struct kvm_pic, dev_eclr),
  519. addr, len, val);
  520. }
  521. static int picdev_eclr_read(struct kvm_io_device *dev,
  522. gpa_t addr, int len, void *val)
  523. {
  524. return picdev_read(container_of(dev, struct kvm_pic, dev_eclr),
  525. addr, len, val);
  526. }
  527. /*
  528. * callback when PIC0 irq status changed
  529. */
  530. static void pic_irq_request(struct kvm *kvm, int level)
  531. {
  532. struct kvm_pic *s = pic_irqchip(kvm);
  533. if (!s->output)
  534. s->wakeup_needed = true;
  535. s->output = level;
  536. }
  537. static const struct kvm_io_device_ops picdev_master_ops = {
  538. .read = picdev_master_read,
  539. .write = picdev_master_write,
  540. };
  541. static const struct kvm_io_device_ops picdev_slave_ops = {
  542. .read = picdev_slave_read,
  543. .write = picdev_slave_write,
  544. };
  545. static const struct kvm_io_device_ops picdev_eclr_ops = {
  546. .read = picdev_eclr_read,
  547. .write = picdev_eclr_write,
  548. };
  549. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  550. {
  551. struct kvm_pic *s;
  552. int ret;
  553. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  554. if (!s)
  555. return NULL;
  556. spin_lock_init(&s->lock);
  557. s->kvm = kvm;
  558. s->pics[0].elcr_mask = 0xf8;
  559. s->pics[1].elcr_mask = 0xde;
  560. s->pics[0].pics_state = s;
  561. s->pics[1].pics_state = s;
  562. /*
  563. * Initialize PIO device
  564. */
  565. kvm_iodevice_init(&s->dev_master, &picdev_master_ops);
  566. kvm_iodevice_init(&s->dev_slave, &picdev_slave_ops);
  567. kvm_iodevice_init(&s->dev_eclr, &picdev_eclr_ops);
  568. mutex_lock(&kvm->slots_lock);
  569. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0x20, 2,
  570. &s->dev_master);
  571. if (ret < 0)
  572. goto fail_unlock;
  573. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0xa0, 2, &s->dev_slave);
  574. if (ret < 0)
  575. goto fail_unreg_2;
  576. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, 0x4d0, 2, &s->dev_eclr);
  577. if (ret < 0)
  578. goto fail_unreg_1;
  579. mutex_unlock(&kvm->slots_lock);
  580. return s;
  581. fail_unreg_1:
  582. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &s->dev_slave);
  583. fail_unreg_2:
  584. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &s->dev_master);
  585. fail_unlock:
  586. mutex_unlock(&kvm->slots_lock);
  587. kfree(s);
  588. return NULL;
  589. }
  590. void kvm_destroy_pic(struct kvm *kvm)
  591. {
  592. struct kvm_pic *vpic = kvm->arch.vpic;
  593. if (vpic) {
  594. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_master);
  595. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_slave);
  596. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev_eclr);
  597. kvm->arch.vpic = NULL;
  598. kfree(vpic);
  599. }
  600. }