uv_bau.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV Broadcast Assist Unit definitions
  7. *
  8. * Copyright (C) 2008-2011 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #ifndef _ASM_X86_UV_UV_BAU_H
  11. #define _ASM_X86_UV_UV_BAU_H
  12. #include <linux/bitmap.h>
  13. #define BITSPERBYTE 8
  14. /*
  15. * Broadcast Assist Unit messaging structures
  16. *
  17. * Selective Broadcast activations are induced by software action
  18. * specifying a particular 8-descriptor "set" via a 6-bit index written
  19. * to an MMR.
  20. * Thus there are 64 unique 512-byte sets of SB descriptors - one set for
  21. * each 6-bit index value. These descriptor sets are mapped in sequence
  22. * starting with set 0 located at the address specified in the
  23. * BAU_SB_DESCRIPTOR_BASE register, set 1 is located at BASE + 512,
  24. * set 2 is at BASE + 2*512, set 3 at BASE + 3*512, and so on.
  25. *
  26. * We will use one set for sending BAU messages from each of the
  27. * cpu's on the uvhub.
  28. *
  29. * TLB shootdown will use the first of the 8 descriptors of each set.
  30. * Each of the descriptors is 64 bytes in size (8*64 = 512 bytes in a set).
  31. */
  32. #define MAX_CPUS_PER_UVHUB 64
  33. #define MAX_CPUS_PER_SOCKET 32
  34. #define ADP_SZ 64 /* hardware-provided max. */
  35. #define UV_CPUS_PER_AS 32 /* hardware-provided max. */
  36. #define ITEMS_PER_DESC 8
  37. /* the 'throttle' to prevent the hardware stay-busy bug */
  38. #define MAX_BAU_CONCURRENT 3
  39. #define UV_ACT_STATUS_MASK 0x3
  40. #define UV_ACT_STATUS_SIZE 2
  41. #define UV_DISTRIBUTION_SIZE 256
  42. #define UV_SW_ACK_NPENDING 8
  43. #define UV1_NET_ENDPOINT_INTD 0x38
  44. #define UV2_NET_ENDPOINT_INTD 0x28
  45. #define UV_NET_ENDPOINT_INTD (is_uv1_hub() ? \
  46. UV1_NET_ENDPOINT_INTD : UV2_NET_ENDPOINT_INTD)
  47. #define UV_DESC_PSHIFT 49
  48. #define UV_PAYLOADQ_PNODE_SHIFT 49
  49. #define UV_PTC_BASENAME "sgi_uv/ptc_statistics"
  50. #define UV_BAU_BASENAME "sgi_uv/bau_tunables"
  51. #define UV_BAU_TUNABLES_DIR "sgi_uv"
  52. #define UV_BAU_TUNABLES_FILE "bau_tunables"
  53. #define WHITESPACE " \t\n"
  54. #define uv_mmask ((1UL << uv_hub_info->m_val) - 1)
  55. #define uv_physnodeaddr(x) ((__pa((unsigned long)(x)) & uv_mmask))
  56. #define cpubit_isset(cpu, bau_local_cpumask) \
  57. test_bit((cpu), (bau_local_cpumask).bits)
  58. /* [19:16] SOFT_ACK timeout period 19: 1 is urgency 7 17:16 1 is multiplier */
  59. /*
  60. * UV2: Bit 19 selects between
  61. * (0): 10 microsecond timebase and
  62. * (1): 80 microseconds
  63. * we're using 560us, similar to UV1: 65 units of 10us
  64. */
  65. #define UV1_INTD_SOFT_ACK_TIMEOUT_PERIOD (9UL)
  66. #define UV2_INTD_SOFT_ACK_TIMEOUT_PERIOD (15UL)
  67. #define UV_INTD_SOFT_ACK_TIMEOUT_PERIOD (is_uv1_hub() ? \
  68. UV1_INTD_SOFT_ACK_TIMEOUT_PERIOD : \
  69. UV2_INTD_SOFT_ACK_TIMEOUT_PERIOD)
  70. #define BAU_MISC_CONTROL_MULT_MASK 3
  71. #define UVH_AGING_PRESCALE_SEL 0x000000b000UL
  72. /* [30:28] URGENCY_7 an index into a table of times */
  73. #define BAU_URGENCY_7_SHIFT 28
  74. #define BAU_URGENCY_7_MASK 7
  75. #define UVH_TRANSACTION_TIMEOUT 0x000000b200UL
  76. /* [45:40] BAU - BAU transaction timeout select - a multiplier */
  77. #define BAU_TRANS_SHIFT 40
  78. #define BAU_TRANS_MASK 0x3f
  79. /*
  80. * shorten some awkward names
  81. */
  82. #define AS_PUSH_SHIFT UVH_LB_BAU_SB_ACTIVATION_CONTROL_PUSH_SHFT
  83. #define SOFTACK_MSHIFT UVH_LB_BAU_MISC_CONTROL_ENABLE_INTD_SOFT_ACK_MODE_SHFT
  84. #define SOFTACK_PSHIFT UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT
  85. #define SOFTACK_TIMEOUT_PERIOD UV_INTD_SOFT_ACK_TIMEOUT_PERIOD
  86. #define write_gmmr uv_write_global_mmr64
  87. #define write_lmmr uv_write_local_mmr
  88. #define read_lmmr uv_read_local_mmr
  89. #define read_gmmr uv_read_global_mmr64
  90. /*
  91. * bits in UVH_LB_BAU_SB_ACTIVATION_STATUS_0/1
  92. */
  93. #define DS_IDLE 0
  94. #define DS_ACTIVE 1
  95. #define DS_DESTINATION_TIMEOUT 2
  96. #define DS_SOURCE_TIMEOUT 3
  97. /*
  98. * bits put together from HRP_LB_BAU_SB_ACTIVATION_STATUS_0/1/2
  99. * values 1 and 3 will not occur
  100. * Decoded meaning ERROR BUSY AUX ERR
  101. * ------------------------------- ---- ----- -------
  102. * IDLE 0 0 0
  103. * BUSY (active) 0 1 0
  104. * SW Ack Timeout (destination) 1 0 0
  105. * SW Ack INTD rejected (strong NACK) 1 0 1
  106. * Source Side Time Out Detected 1 1 0
  107. * Destination Side PUT Failed 1 1 1
  108. */
  109. #define UV2H_DESC_IDLE 0
  110. #define UV2H_DESC_BUSY 2
  111. #define UV2H_DESC_DEST_TIMEOUT 4
  112. #define UV2H_DESC_DEST_STRONG_NACK 5
  113. #define UV2H_DESC_SOURCE_TIMEOUT 6
  114. #define UV2H_DESC_DEST_PUT_ERR 7
  115. /*
  116. * delay for 'plugged' timeout retries, in microseconds
  117. */
  118. #define PLUGGED_DELAY 10
  119. /*
  120. * threshholds at which to use IPI to free resources
  121. */
  122. /* after this # consecutive 'plugged' timeouts, use IPI to release resources */
  123. #define PLUGSB4RESET 100
  124. /* after this many consecutive timeouts, use IPI to release resources */
  125. #define TIMEOUTSB4RESET 1
  126. /* at this number uses of IPI to release resources, giveup the request */
  127. #define IPI_RESET_LIMIT 1
  128. /* after this # consecutive successes, bump up the throttle if it was lowered */
  129. #define COMPLETE_THRESHOLD 5
  130. /* after this # of giveups (fall back to kernel IPI's) disable the use of
  131. the BAU for a period of time */
  132. #define GIVEUP_LIMIT 100
  133. #define UV_LB_SUBNODEID 0x10
  134. /* these two are the same for UV1 and UV2: */
  135. #define UV_SA_SHFT UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_SHFT
  136. #define UV_SA_MASK UVH_LB_BAU_MISC_CONTROL_INTD_SOFT_ACK_TIMEOUT_PERIOD_MASK
  137. /* 4 bits of software ack period */
  138. #define UV2_ACK_MASK 0x7UL
  139. #define UV2_ACK_UNITS_SHFT 3
  140. #define UV2_EXT_SHFT UV2H_LB_BAU_MISC_CONTROL_ENABLE_EXTENDED_SB_STATUS_SHFT
  141. /*
  142. * number of entries in the destination side payload queue
  143. */
  144. #define DEST_Q_SIZE 20
  145. /*
  146. * number of destination side software ack resources
  147. */
  148. #define DEST_NUM_RESOURCES 8
  149. /*
  150. * completion statuses for sending a TLB flush message
  151. */
  152. #define FLUSH_RETRY_PLUGGED 1
  153. #define FLUSH_RETRY_TIMEOUT 2
  154. #define FLUSH_GIVEUP 3
  155. #define FLUSH_COMPLETE 4
  156. /*
  157. * tuning the action when the numalink network is extremely delayed
  158. */
  159. #define CONGESTED_RESPONSE_US 1000 /* 'long' response time, in
  160. microseconds */
  161. #define CONGESTED_REPS 10 /* long delays averaged over
  162. this many broadcasts */
  163. #define DISABLED_PERIOD 10 /* time for the bau to be
  164. disabled, in seconds */
  165. /* see msg_type: */
  166. #define MSG_NOOP 0
  167. #define MSG_REGULAR 1
  168. #define MSG_RETRY 2
  169. /*
  170. * Distribution: 32 bytes (256 bits) (bytes 0-0x1f of descriptor)
  171. * If the 'multilevel' flag in the header portion of the descriptor
  172. * has been set to 0, then endpoint multi-unicast mode is selected.
  173. * The distribution specification (32 bytes) is interpreted as a 256-bit
  174. * distribution vector. Adjacent bits correspond to consecutive even numbered
  175. * nodeIDs. The result of adding the index of a given bit to the 15-bit
  176. * 'base_dest_nasid' field of the header corresponds to the
  177. * destination nodeID associated with that specified bit.
  178. */
  179. struct pnmask {
  180. unsigned long bits[BITS_TO_LONGS(UV_DISTRIBUTION_SIZE)];
  181. };
  182. /*
  183. * mask of cpu's on a uvhub
  184. * (during initialization we need to check that unsigned long has
  185. * enough bits for max. cpu's per uvhub)
  186. */
  187. struct bau_local_cpumask {
  188. unsigned long bits;
  189. };
  190. /*
  191. * Payload: 16 bytes (128 bits) (bytes 0x20-0x2f of descriptor)
  192. * only 12 bytes (96 bits) of the payload area are usable.
  193. * An additional 3 bytes (bits 27:4) of the header address are carried
  194. * to the next bytes of the destination payload queue.
  195. * And an additional 2 bytes of the header Suppl_A field are also
  196. * carried to the destination payload queue.
  197. * But the first byte of the Suppl_A becomes bits 127:120 (the 16th byte)
  198. * of the destination payload queue, which is written by the hardware
  199. * with the s/w ack resource bit vector.
  200. * [ effective message contents (16 bytes (128 bits) maximum), not counting
  201. * the s/w ack bit vector ]
  202. */
  203. /*
  204. * The payload is software-defined for INTD transactions
  205. */
  206. struct bau_msg_payload {
  207. unsigned long address; /* signifies a page or all
  208. TLB's of the cpu */
  209. /* 64 bits */
  210. unsigned short sending_cpu; /* filled in by sender */
  211. /* 16 bits */
  212. unsigned short acknowledge_count; /* filled in by destination */
  213. /* 16 bits */
  214. unsigned int reserved1:32; /* not usable */
  215. };
  216. /*
  217. * UV1 Message header: 16 bytes (128 bits) (bytes 0x30-0x3f of descriptor)
  218. * see table 4.2.3.0.1 in broacast_assist spec.
  219. */
  220. struct uv1_bau_msg_header {
  221. unsigned int dest_subnodeid:6; /* must be 0x10, for the LB */
  222. /* bits 5:0 */
  223. unsigned int base_dest_nasid:15; /* nasid of the first bit */
  224. /* bits 20:6 */ /* in uvhub map */
  225. unsigned int command:8; /* message type */
  226. /* bits 28:21 */
  227. /* 0x38: SN3net EndPoint Message */
  228. unsigned int rsvd_1:3; /* must be zero */
  229. /* bits 31:29 */
  230. /* int will align on 32 bits */
  231. unsigned int rsvd_2:9; /* must be zero */
  232. /* bits 40:32 */
  233. /* Suppl_A is 56-41 */
  234. unsigned int sequence:16; /* message sequence number */
  235. /* bits 56:41 */ /* becomes bytes 16-17 of msg */
  236. /* Address field (96:57) is
  237. never used as an address
  238. (these are address bits
  239. 42:3) */
  240. unsigned int rsvd_3:1; /* must be zero */
  241. /* bit 57 */
  242. /* address bits 27:4 are payload */
  243. /* these next 24 (58-81) bits become bytes 12-14 of msg */
  244. /* bits 65:58 land in byte 12 */
  245. unsigned int replied_to:1; /* sent as 0 by the source to
  246. byte 12 */
  247. /* bit 58 */
  248. unsigned int msg_type:3; /* software type of the
  249. message */
  250. /* bits 61:59 */
  251. unsigned int canceled:1; /* message canceled, resource
  252. is to be freed*/
  253. /* bit 62 */
  254. unsigned int payload_1a:1; /* not currently used */
  255. /* bit 63 */
  256. unsigned int payload_1b:2; /* not currently used */
  257. /* bits 65:64 */
  258. /* bits 73:66 land in byte 13 */
  259. unsigned int payload_1ca:6; /* not currently used */
  260. /* bits 71:66 */
  261. unsigned int payload_1c:2; /* not currently used */
  262. /* bits 73:72 */
  263. /* bits 81:74 land in byte 14 */
  264. unsigned int payload_1d:6; /* not currently used */
  265. /* bits 79:74 */
  266. unsigned int payload_1e:2; /* not currently used */
  267. /* bits 81:80 */
  268. unsigned int rsvd_4:7; /* must be zero */
  269. /* bits 88:82 */
  270. unsigned int swack_flag:1; /* software acknowledge flag */
  271. /* bit 89 */
  272. /* INTD trasactions at
  273. destination are to wait for
  274. software acknowledge */
  275. unsigned int rsvd_5:6; /* must be zero */
  276. /* bits 95:90 */
  277. unsigned int rsvd_6:5; /* must be zero */
  278. /* bits 100:96 */
  279. unsigned int int_both:1; /* if 1, interrupt both sockets
  280. on the uvhub */
  281. /* bit 101*/
  282. unsigned int fairness:3; /* usually zero */
  283. /* bits 104:102 */
  284. unsigned int multilevel:1; /* multi-level multicast
  285. format */
  286. /* bit 105 */
  287. /* 0 for TLB: endpoint multi-unicast messages */
  288. unsigned int chaining:1; /* next descriptor is part of
  289. this activation*/
  290. /* bit 106 */
  291. unsigned int rsvd_7:21; /* must be zero */
  292. /* bits 127:107 */
  293. };
  294. /*
  295. * UV2 Message header: 16 bytes (128 bits) (bytes 0x30-0x3f of descriptor)
  296. * see figure 9-2 of harp_sys.pdf
  297. */
  298. struct uv2_bau_msg_header {
  299. unsigned int base_dest_nasid:15; /* nasid of the first bit */
  300. /* bits 14:0 */ /* in uvhub map */
  301. unsigned int dest_subnodeid:5; /* must be 0x10, for the LB */
  302. /* bits 19:15 */
  303. unsigned int rsvd_1:1; /* must be zero */
  304. /* bit 20 */
  305. /* Address bits 59:21 */
  306. /* bits 25:2 of address (44:21) are payload */
  307. /* these next 24 bits become bytes 12-14 of msg */
  308. /* bits 28:21 land in byte 12 */
  309. unsigned int replied_to:1; /* sent as 0 by the source to
  310. byte 12 */
  311. /* bit 21 */
  312. unsigned int msg_type:3; /* software type of the
  313. message */
  314. /* bits 24:22 */
  315. unsigned int canceled:1; /* message canceled, resource
  316. is to be freed*/
  317. /* bit 25 */
  318. unsigned int payload_1:3; /* not currently used */
  319. /* bits 28:26 */
  320. /* bits 36:29 land in byte 13 */
  321. unsigned int payload_2a:3; /* not currently used */
  322. unsigned int payload_2b:5; /* not currently used */
  323. /* bits 36:29 */
  324. /* bits 44:37 land in byte 14 */
  325. unsigned int payload_3:8; /* not currently used */
  326. /* bits 44:37 */
  327. unsigned int rsvd_2:7; /* reserved */
  328. /* bits 51:45 */
  329. unsigned int swack_flag:1; /* software acknowledge flag */
  330. /* bit 52 */
  331. unsigned int rsvd_3a:3; /* must be zero */
  332. unsigned int rsvd_3b:8; /* must be zero */
  333. unsigned int rsvd_3c:8; /* must be zero */
  334. unsigned int rsvd_3d:3; /* must be zero */
  335. /* bits 74:53 */
  336. unsigned int fairness:3; /* usually zero */
  337. /* bits 77:75 */
  338. unsigned int sequence:16; /* message sequence number */
  339. /* bits 93:78 Suppl_A */
  340. unsigned int chaining:1; /* next descriptor is part of
  341. this activation*/
  342. /* bit 94 */
  343. unsigned int multilevel:1; /* multi-level multicast
  344. format */
  345. /* bit 95 */
  346. unsigned int rsvd_4:24; /* ordered / source node /
  347. source subnode / aging
  348. must be zero */
  349. /* bits 119:96 */
  350. unsigned int command:8; /* message type */
  351. /* bits 127:120 */
  352. };
  353. /*
  354. * The activation descriptor:
  355. * The format of the message to send, plus all accompanying control
  356. * Should be 64 bytes
  357. */
  358. struct bau_desc {
  359. struct pnmask distribution;
  360. /*
  361. * message template, consisting of header and payload:
  362. */
  363. union bau_msg_header {
  364. struct uv1_bau_msg_header uv1_hdr;
  365. struct uv2_bau_msg_header uv2_hdr;
  366. } header;
  367. struct bau_msg_payload payload;
  368. };
  369. /* UV1:
  370. * -payload-- ---------header------
  371. * bytes 0-11 bits 41-56 bits 58-81
  372. * A B (2) C (3)
  373. *
  374. * A/B/C are moved to:
  375. * A C B
  376. * bytes 0-11 bytes 12-14 bytes 16-17 (byte 15 filled in by hw as vector)
  377. * ------------payload queue-----------
  378. */
  379. /* UV2:
  380. * -payload-- ---------header------
  381. * bytes 0-11 bits 70-78 bits 21-44
  382. * A B (2) C (3)
  383. *
  384. * A/B/C are moved to:
  385. * A C B
  386. * bytes 0-11 bytes 12-14 bytes 16-17 (byte 15 filled in by hw as vector)
  387. * ------------payload queue-----------
  388. */
  389. /*
  390. * The payload queue on the destination side is an array of these.
  391. * With BAU_MISC_CONTROL set for software acknowledge mode, the messages
  392. * are 32 bytes (2 micropackets) (256 bits) in length, but contain only 17
  393. * bytes of usable data, including the sw ack vector in byte 15 (bits 127:120)
  394. * (12 bytes come from bau_msg_payload, 3 from payload_1, 2 from
  395. * swack_vec and payload_2)
  396. * "Enabling Software Acknowledgment mode (see Section 4.3.3 Software
  397. * Acknowledge Processing) also selects 32 byte (17 bytes usable) payload
  398. * operation."
  399. */
  400. struct bau_pq_entry {
  401. unsigned long address; /* signifies a page or all TLB's
  402. of the cpu */
  403. /* 64 bits, bytes 0-7 */
  404. unsigned short sending_cpu; /* cpu that sent the message */
  405. /* 16 bits, bytes 8-9 */
  406. unsigned short acknowledge_count; /* filled in by destination */
  407. /* 16 bits, bytes 10-11 */
  408. /* these next 3 bytes come from bits 58-81 of the message header */
  409. unsigned short replied_to:1; /* sent as 0 by the source */
  410. unsigned short msg_type:3; /* software message type */
  411. unsigned short canceled:1; /* sent as 0 by the source */
  412. unsigned short unused1:3; /* not currently using */
  413. /* byte 12 */
  414. unsigned char unused2a; /* not currently using */
  415. /* byte 13 */
  416. unsigned char unused2; /* not currently using */
  417. /* byte 14 */
  418. unsigned char swack_vec; /* filled in by the hardware */
  419. /* byte 15 (bits 127:120) */
  420. unsigned short sequence; /* message sequence number */
  421. /* bytes 16-17 */
  422. unsigned char unused4[2]; /* not currently using bytes 18-19 */
  423. /* bytes 18-19 */
  424. int number_of_cpus; /* filled in at destination */
  425. /* 32 bits, bytes 20-23 (aligned) */
  426. unsigned char unused5[8]; /* not using */
  427. /* bytes 24-31 */
  428. };
  429. struct msg_desc {
  430. struct bau_pq_entry *msg;
  431. int msg_slot;
  432. struct bau_pq_entry *queue_first;
  433. struct bau_pq_entry *queue_last;
  434. };
  435. struct reset_args {
  436. int sender;
  437. };
  438. /*
  439. * This structure is allocated per_cpu for UV TLB shootdown statistics.
  440. */
  441. struct ptc_stats {
  442. /* sender statistics */
  443. unsigned long s_giveup; /* number of fall backs to
  444. IPI-style flushes */
  445. unsigned long s_requestor; /* number of shootdown
  446. requests */
  447. unsigned long s_stimeout; /* source side timeouts */
  448. unsigned long s_dtimeout; /* destination side timeouts */
  449. unsigned long s_strongnacks; /* number of strong nack's */
  450. unsigned long s_time; /* time spent in sending side */
  451. unsigned long s_retriesok; /* successful retries */
  452. unsigned long s_ntargcpu; /* total number of cpu's
  453. targeted */
  454. unsigned long s_ntargself; /* times the sending cpu was
  455. targeted */
  456. unsigned long s_ntarglocals; /* targets of cpus on the local
  457. blade */
  458. unsigned long s_ntargremotes; /* targets of cpus on remote
  459. blades */
  460. unsigned long s_ntarglocaluvhub; /* targets of the local hub */
  461. unsigned long s_ntargremoteuvhub; /* remotes hubs targeted */
  462. unsigned long s_ntarguvhub; /* total number of uvhubs
  463. targeted */
  464. unsigned long s_ntarguvhub16; /* number of times target
  465. hubs >= 16*/
  466. unsigned long s_ntarguvhub8; /* number of times target
  467. hubs >= 8 */
  468. unsigned long s_ntarguvhub4; /* number of times target
  469. hubs >= 4 */
  470. unsigned long s_ntarguvhub2; /* number of times target
  471. hubs >= 2 */
  472. unsigned long s_ntarguvhub1; /* number of times target
  473. hubs == 1 */
  474. unsigned long s_resets_plug; /* ipi-style resets from plug
  475. state */
  476. unsigned long s_resets_timeout; /* ipi-style resets from
  477. timeouts */
  478. unsigned long s_busy; /* status stayed busy past
  479. s/w timer */
  480. unsigned long s_throttles; /* waits in throttle */
  481. unsigned long s_retry_messages; /* retry broadcasts */
  482. unsigned long s_bau_reenabled; /* for bau enable/disable */
  483. unsigned long s_bau_disabled; /* for bau enable/disable */
  484. unsigned long s_uv2_wars; /* uv2 workaround, perm. busy */
  485. unsigned long s_uv2_wars_hw; /* uv2 workaround, hiwater */
  486. unsigned long s_uv2_war_waits; /* uv2 workaround, long waits */
  487. unsigned long s_overipilimit; /* over the ipi reset limit */
  488. unsigned long s_giveuplimit; /* disables, over giveup limit*/
  489. unsigned long s_enters; /* entries to the driver */
  490. unsigned long s_ipifordisabled; /* fall back to IPI; disabled */
  491. unsigned long s_plugged; /* plugged by h/w bug*/
  492. unsigned long s_congested; /* giveup on long wait */
  493. /* destination statistics */
  494. unsigned long d_alltlb; /* times all tlb's on this
  495. cpu were flushed */
  496. unsigned long d_onetlb; /* times just one tlb on this
  497. cpu was flushed */
  498. unsigned long d_multmsg; /* interrupts with multiple
  499. messages */
  500. unsigned long d_nomsg; /* interrupts with no message */
  501. unsigned long d_time; /* time spent on destination
  502. side */
  503. unsigned long d_requestee; /* number of messages
  504. processed */
  505. unsigned long d_retries; /* number of retry messages
  506. processed */
  507. unsigned long d_canceled; /* number of messages canceled
  508. by retries */
  509. unsigned long d_nocanceled; /* retries that found nothing
  510. to cancel */
  511. unsigned long d_resets; /* number of ipi-style requests
  512. processed */
  513. unsigned long d_rcanceled; /* number of messages canceled
  514. by resets */
  515. };
  516. struct tunables {
  517. int *tunp;
  518. int deflt;
  519. };
  520. struct hub_and_pnode {
  521. short uvhub;
  522. short pnode;
  523. };
  524. struct socket_desc {
  525. short num_cpus;
  526. short cpu_number[MAX_CPUS_PER_SOCKET];
  527. };
  528. struct uvhub_desc {
  529. unsigned short socket_mask;
  530. short num_cpus;
  531. short uvhub;
  532. short pnode;
  533. struct socket_desc socket[2];
  534. };
  535. /*
  536. * one per-cpu; to locate the software tables
  537. */
  538. struct bau_control {
  539. struct bau_desc *descriptor_base;
  540. struct bau_pq_entry *queue_first;
  541. struct bau_pq_entry *queue_last;
  542. struct bau_pq_entry *bau_msg_head;
  543. struct bau_control *uvhub_master;
  544. struct bau_control *socket_master;
  545. struct ptc_stats *statp;
  546. cpumask_t *cpumask;
  547. unsigned long timeout_interval;
  548. unsigned long set_bau_on_time;
  549. atomic_t active_descriptor_count;
  550. int plugged_tries;
  551. int timeout_tries;
  552. int ipi_attempts;
  553. int conseccompletes;
  554. short nobau;
  555. short baudisabled;
  556. short cpu;
  557. short osnode;
  558. short uvhub_cpu;
  559. short uvhub;
  560. short uvhub_version;
  561. short cpus_in_socket;
  562. short cpus_in_uvhub;
  563. short partition_base_pnode;
  564. short busy; /* all were busy (war) */
  565. unsigned short message_number;
  566. unsigned short uvhub_quiesce;
  567. short socket_acknowledge_count[DEST_Q_SIZE];
  568. cycles_t send_message;
  569. cycles_t period_end;
  570. cycles_t period_time;
  571. spinlock_t uvhub_lock;
  572. spinlock_t queue_lock;
  573. spinlock_t disable_lock;
  574. /* tunables */
  575. int max_concurr;
  576. int max_concurr_const;
  577. int plugged_delay;
  578. int plugsb4reset;
  579. int timeoutsb4reset;
  580. int ipi_reset_limit;
  581. int complete_threshold;
  582. int cong_response_us;
  583. int cong_reps;
  584. cycles_t disabled_period;
  585. int period_giveups;
  586. int giveup_limit;
  587. long period_requests;
  588. struct hub_and_pnode *thp;
  589. };
  590. static inline unsigned long read_mmr_uv2_status(void)
  591. {
  592. return read_lmmr(UV2H_LB_BAU_SB_ACTIVATION_STATUS_2);
  593. }
  594. static inline void write_mmr_data_broadcast(int pnode, unsigned long mmr_image)
  595. {
  596. write_gmmr(pnode, UVH_BAU_DATA_BROADCAST, mmr_image);
  597. }
  598. static inline void write_mmr_descriptor_base(int pnode, unsigned long mmr_image)
  599. {
  600. write_gmmr(pnode, UVH_LB_BAU_SB_DESCRIPTOR_BASE, mmr_image);
  601. }
  602. static inline void write_mmr_activation(unsigned long index)
  603. {
  604. write_lmmr(UVH_LB_BAU_SB_ACTIVATION_CONTROL, index);
  605. }
  606. static inline void write_gmmr_activation(int pnode, unsigned long mmr_image)
  607. {
  608. write_gmmr(pnode, UVH_LB_BAU_SB_ACTIVATION_CONTROL, mmr_image);
  609. }
  610. static inline void write_mmr_payload_first(int pnode, unsigned long mmr_image)
  611. {
  612. write_gmmr(pnode, UVH_LB_BAU_INTD_PAYLOAD_QUEUE_FIRST, mmr_image);
  613. }
  614. static inline void write_mmr_payload_tail(int pnode, unsigned long mmr_image)
  615. {
  616. write_gmmr(pnode, UVH_LB_BAU_INTD_PAYLOAD_QUEUE_TAIL, mmr_image);
  617. }
  618. static inline void write_mmr_payload_last(int pnode, unsigned long mmr_image)
  619. {
  620. write_gmmr(pnode, UVH_LB_BAU_INTD_PAYLOAD_QUEUE_LAST, mmr_image);
  621. }
  622. static inline void write_mmr_misc_control(int pnode, unsigned long mmr_image)
  623. {
  624. write_gmmr(pnode, UVH_LB_BAU_MISC_CONTROL, mmr_image);
  625. }
  626. static inline unsigned long read_mmr_misc_control(int pnode)
  627. {
  628. return read_gmmr(pnode, UVH_LB_BAU_MISC_CONTROL);
  629. }
  630. static inline void write_mmr_sw_ack(unsigned long mr)
  631. {
  632. uv_write_local_mmr(UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS, mr);
  633. }
  634. static inline void write_gmmr_sw_ack(int pnode, unsigned long mr)
  635. {
  636. write_gmmr(pnode, UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE_ALIAS, mr);
  637. }
  638. static inline unsigned long read_mmr_sw_ack(void)
  639. {
  640. return read_lmmr(UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE);
  641. }
  642. static inline unsigned long read_gmmr_sw_ack(int pnode)
  643. {
  644. return read_gmmr(pnode, UVH_LB_BAU_INTD_SOFTWARE_ACKNOWLEDGE);
  645. }
  646. static inline void write_mmr_data_config(int pnode, unsigned long mr)
  647. {
  648. uv_write_global_mmr64(pnode, UVH_BAU_DATA_CONFIG, mr);
  649. }
  650. static inline int bau_uvhub_isset(int uvhub, struct pnmask *dstp)
  651. {
  652. return constant_test_bit(uvhub, &dstp->bits[0]);
  653. }
  654. static inline void bau_uvhub_set(int pnode, struct pnmask *dstp)
  655. {
  656. __set_bit(pnode, &dstp->bits[0]);
  657. }
  658. static inline void bau_uvhubs_clear(struct pnmask *dstp,
  659. int nbits)
  660. {
  661. bitmap_zero(&dstp->bits[0], nbits);
  662. }
  663. static inline int bau_uvhub_weight(struct pnmask *dstp)
  664. {
  665. return bitmap_weight((unsigned long *)&dstp->bits[0],
  666. UV_DISTRIBUTION_SIZE);
  667. }
  668. static inline void bau_cpubits_clear(struct bau_local_cpumask *dstp, int nbits)
  669. {
  670. bitmap_zero(&dstp->bits, nbits);
  671. }
  672. extern void uv_bau_message_intr1(void);
  673. extern void uv_bau_timeout_intr1(void);
  674. struct atomic_short {
  675. short counter;
  676. };
  677. /*
  678. * atomic_read_short - read a short atomic variable
  679. * @v: pointer of type atomic_short
  680. *
  681. * Atomically reads the value of @v.
  682. */
  683. static inline int atomic_read_short(const struct atomic_short *v)
  684. {
  685. return v->counter;
  686. }
  687. /*
  688. * atom_asr - add and return a short int
  689. * @i: short value to add
  690. * @v: pointer of type atomic_short
  691. *
  692. * Atomically adds @i to @v and returns @i + @v
  693. */
  694. static inline int atom_asr(short i, struct atomic_short *v)
  695. {
  696. return i + xadd(&v->counter, i);
  697. }
  698. /*
  699. * conditionally add 1 to *v, unless *v is >= u
  700. * return 0 if we cannot add 1 to *v because it is >= u
  701. * return 1 if we can add 1 to *v because it is < u
  702. * the add is atomic
  703. *
  704. * This is close to atomic_add_unless(), but this allows the 'u' value
  705. * to be lowered below the current 'v'. atomic_add_unless can only stop
  706. * on equal.
  707. */
  708. static inline int atomic_inc_unless_ge(spinlock_t *lock, atomic_t *v, int u)
  709. {
  710. spin_lock(lock);
  711. if (atomic_read(v) >= u) {
  712. spin_unlock(lock);
  713. return 0;
  714. }
  715. atomic_inc(v);
  716. spin_unlock(lock);
  717. return 1;
  718. }
  719. #endif /* _ASM_X86_UV_UV_BAU_H */