pci_x86.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * Low-Level PCI Access for i386 machines.
  3. *
  4. * (c) 1999 Martin Mares <mj@ucw.cz>
  5. */
  6. #undef DEBUG
  7. #ifdef DEBUG
  8. #define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
  9. #else
  10. #define DBG(fmt, ...) \
  11. do { \
  12. if (0) \
  13. printk(fmt, ##__VA_ARGS__); \
  14. } while (0)
  15. #endif
  16. #define PCI_PROBE_BIOS 0x0001
  17. #define PCI_PROBE_CONF1 0x0002
  18. #define PCI_PROBE_CONF2 0x0004
  19. #define PCI_PROBE_MMCONF 0x0008
  20. #define PCI_PROBE_MASK 0x000f
  21. #define PCI_PROBE_NOEARLY 0x0010
  22. #define PCI_NO_CHECKS 0x0400
  23. #define PCI_USE_PIRQ_MASK 0x0800
  24. #define PCI_ASSIGN_ROMS 0x1000
  25. #define PCI_BIOS_IRQ_SCAN 0x2000
  26. #define PCI_ASSIGN_ALL_BUSSES 0x4000
  27. #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
  28. #define PCI_USE__CRS 0x10000
  29. #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
  30. #define PCI_HAS_IO_ECS 0x40000
  31. #define PCI_NOASSIGN_ROMS 0x80000
  32. #define PCI_ROOT_NO_CRS 0x100000
  33. #define PCI_NOASSIGN_BARS 0x200000
  34. extern unsigned int pci_probe;
  35. extern unsigned long pirq_table_addr;
  36. enum pci_bf_sort_state {
  37. pci_bf_sort_default,
  38. pci_force_nobf,
  39. pci_force_bf,
  40. pci_dmi_bf,
  41. };
  42. /* pci-i386.c */
  43. void pcibios_resource_survey(void);
  44. void pcibios_set_cache_line_size(void);
  45. /* pci-pc.c */
  46. extern int pcibios_last_bus;
  47. extern struct pci_bus *pci_root_bus;
  48. extern struct pci_ops pci_root_ops;
  49. void pcibios_scan_specific_bus(int busn);
  50. /* pci-irq.c */
  51. struct irq_info {
  52. u8 bus, devfn; /* Bus, device and function */
  53. struct {
  54. u8 link; /* IRQ line ID, chipset dependent,
  55. 0 = not routed */
  56. u16 bitmap; /* Available IRQs */
  57. } __attribute__((packed)) irq[4];
  58. u8 slot; /* Slot number, 0=onboard */
  59. u8 rfu;
  60. } __attribute__((packed));
  61. struct irq_routing_table {
  62. u32 signature; /* PIRQ_SIGNATURE should be here */
  63. u16 version; /* PIRQ_VERSION */
  64. u16 size; /* Table size in bytes */
  65. u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
  66. u16 exclusive_irqs; /* IRQs devoted exclusively to
  67. PCI usage */
  68. u16 rtr_vendor, rtr_device; /* Vendor and device ID of
  69. interrupt router */
  70. u32 miniport_data; /* Crap */
  71. u8 rfu[11];
  72. u8 checksum; /* Modulo 256 checksum must give 0 */
  73. struct irq_info slots[0];
  74. } __attribute__((packed));
  75. extern unsigned int pcibios_irq_mask;
  76. extern raw_spinlock_t pci_config_lock;
  77. extern int (*pcibios_enable_irq)(struct pci_dev *dev);
  78. extern void (*pcibios_disable_irq)(struct pci_dev *dev);
  79. struct pci_raw_ops {
  80. int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
  81. int reg, int len, u32 *val);
  82. int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
  83. int reg, int len, u32 val);
  84. };
  85. extern const struct pci_raw_ops *raw_pci_ops;
  86. extern const struct pci_raw_ops *raw_pci_ext_ops;
  87. extern const struct pci_raw_ops pci_mmcfg;
  88. extern const struct pci_raw_ops pci_direct_conf1;
  89. extern bool port_cf9_safe;
  90. /* arch_initcall level */
  91. extern int pci_direct_probe(void);
  92. extern void pci_direct_init(int type);
  93. extern void pci_pcbios_init(void);
  94. extern void __init dmi_check_pciprobe(void);
  95. extern void __init dmi_check_skip_isa_align(void);
  96. /* some common used subsys_initcalls */
  97. extern int __init pci_acpi_init(void);
  98. extern void __init pcibios_irq_init(void);
  99. extern int __init pcibios_init(void);
  100. extern int pci_legacy_init(void);
  101. extern void pcibios_fixup_irqs(void);
  102. /* pci-mmconfig.c */
  103. /* "PCI MMCONFIG %04x [bus %02x-%02x]" */
  104. #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
  105. struct pci_mmcfg_region {
  106. struct list_head list;
  107. struct resource res;
  108. u64 address;
  109. char __iomem *virt;
  110. u16 segment;
  111. u8 start_bus;
  112. u8 end_bus;
  113. char name[PCI_MMCFG_RESOURCE_NAME_LEN];
  114. };
  115. extern int __init pci_mmcfg_arch_init(void);
  116. extern void __init pci_mmcfg_arch_free(void);
  117. extern int __devinit pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
  118. extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
  119. extern int __devinit pci_mmconfig_insert(struct device *dev,
  120. u16 seg, u8 start,
  121. u8 end, phys_addr_t addr);
  122. extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
  123. extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
  124. extern struct list_head pci_mmcfg_list;
  125. #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
  126. /*
  127. * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
  128. * on their northbrige except through the * %eax register. As such, you MUST
  129. * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
  130. * accessor functions.
  131. * In fact just use pci_config_*, nothing else please.
  132. */
  133. static inline unsigned char mmio_config_readb(void __iomem *pos)
  134. {
  135. u8 val;
  136. asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
  137. return val;
  138. }
  139. static inline unsigned short mmio_config_readw(void __iomem *pos)
  140. {
  141. u16 val;
  142. asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
  143. return val;
  144. }
  145. static inline unsigned int mmio_config_readl(void __iomem *pos)
  146. {
  147. u32 val;
  148. asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
  149. return val;
  150. }
  151. static inline void mmio_config_writeb(void __iomem *pos, u8 val)
  152. {
  153. asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
  154. }
  155. static inline void mmio_config_writew(void __iomem *pos, u16 val)
  156. {
  157. asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
  158. }
  159. static inline void mmio_config_writel(void __iomem *pos, u32 val)
  160. {
  161. asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
  162. }
  163. #ifdef CONFIG_PCI
  164. # ifdef CONFIG_ACPI
  165. # define x86_default_pci_init pci_acpi_init
  166. # else
  167. # define x86_default_pci_init pci_legacy_init
  168. # endif
  169. # define x86_default_pci_init_irq pcibios_irq_init
  170. # define x86_default_pci_fixup_irqs pcibios_fixup_irqs
  171. #else
  172. # define x86_default_pci_init NULL
  173. # define x86_default_pci_init_irq NULL
  174. # define x86_default_pci_fixup_irqs NULL
  175. #endif