pci.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Copyright 2010 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. */
  14. #ifndef _ASM_TILE_PCI_H
  15. #define _ASM_TILE_PCI_H
  16. #include <linux/dma-mapping.h>
  17. #include <linux/pci.h>
  18. #include <linux/numa.h>
  19. #include <asm-generic/pci_iomap.h>
  20. #ifndef __tilegx__
  21. /*
  22. * Structure of a PCI controller (host bridge)
  23. */
  24. struct pci_controller {
  25. int index; /* PCI domain number */
  26. struct pci_bus *root_bus;
  27. int first_busno;
  28. int last_busno;
  29. int hv_cfg_fd[2]; /* config{0,1} fds for this PCIe controller */
  30. int hv_mem_fd; /* fd to Hypervisor for MMIO operations */
  31. struct pci_ops *ops;
  32. int irq_base; /* Base IRQ from the Hypervisor */
  33. int plx_gen1; /* flag for PLX Gen 1 configuration */
  34. /* Address ranges that are routed to this controller/bridge. */
  35. struct resource mem_resources[3];
  36. };
  37. /*
  38. * This flag tells if the platform is TILEmpower that needs
  39. * special configuration for the PLX switch chip.
  40. */
  41. extern int tile_plx_gen1;
  42. static inline void pci_iounmap(struct pci_dev *dev, void __iomem *addr) {}
  43. #define TILE_NUM_PCIE 2
  44. /*
  45. * The hypervisor maps the entirety of CPA-space as bus addresses, so
  46. * bus addresses are physical addresses. The networking and block
  47. * device layers use this boolean for bounce buffer decisions.
  48. */
  49. #define PCI_DMA_BUS_IS_PHYS 1
  50. /* generic pci stuff */
  51. #include <asm-generic/pci.h>
  52. #else
  53. #include <asm/page.h>
  54. #include <gxio/trio.h>
  55. /**
  56. * We reserve the hugepage-size address range at the top of the 64-bit address
  57. * space to serve as the PCI window, emulating the BAR0 space of an endpoint
  58. * device. This window is used by the chip-to-chip applications running on
  59. * the RC node. The reason for carving out this window is that Mem-Maps that
  60. * back up this window will not overlap with those that map the real physical
  61. * memory.
  62. */
  63. #define PCIE_HOST_BAR0_SIZE HPAGE_SIZE
  64. #define PCIE_HOST_BAR0_START HPAGE_MASK
  65. /**
  66. * The first PAGE_SIZE of the above "BAR" window is mapped to the
  67. * gxpci_host_regs structure.
  68. */
  69. #define PCIE_HOST_REGS_SIZE PAGE_SIZE
  70. /*
  71. * This is the PCI address where the Mem-Map interrupt regions start.
  72. * We use the 2nd to the last huge page of the 64-bit address space.
  73. * The last huge page is used for the rootcomplex "bar", for C2C purpose.
  74. */
  75. #define MEM_MAP_INTR_REGIONS_BASE (HPAGE_MASK - HPAGE_SIZE)
  76. /*
  77. * Each Mem-Map interrupt region occupies 4KB.
  78. */
  79. #define MEM_MAP_INTR_REGION_SIZE (1 << TRIO_MAP_MEM_LIM__ADDR_SHIFT)
  80. /*
  81. * Allocate the PCI BAR window right below 4GB.
  82. */
  83. #define TILE_PCI_BAR_WINDOW_TOP (1ULL << 32)
  84. /*
  85. * Allocate 1GB for the PCI BAR window.
  86. */
  87. #define TILE_PCI_BAR_WINDOW_SIZE (1 << 30)
  88. /*
  89. * This is the highest bus address targeting the host memory that
  90. * can be generated by legacy PCI devices with 32-bit or less
  91. * DMA capability, dictated by the BAR window size and location.
  92. */
  93. #define TILE_PCI_MAX_DIRECT_DMA_ADDRESS \
  94. (TILE_PCI_BAR_WINDOW_TOP - TILE_PCI_BAR_WINDOW_SIZE - 1)
  95. /*
  96. * We shift the PCI bus range for all the physical memory up by the whole PA
  97. * range. The corresponding CPA of an incoming PCI request will be the PCI
  98. * address minus TILE_PCI_MEM_MAP_BASE_OFFSET. This also implies
  99. * that the 64-bit capable devices will be given DMA addresses as
  100. * the CPA plus TILE_PCI_MEM_MAP_BASE_OFFSET. To support 32-bit
  101. * devices, we create a separate map region that handles the low
  102. * 4GB.
  103. */
  104. #define TILE_PCI_MEM_MAP_BASE_OFFSET (1ULL << CHIP_PA_WIDTH())
  105. /*
  106. * Start of the PCI memory resource, which starts at the end of the
  107. * maximum system physical RAM address.
  108. */
  109. #define TILE_PCI_MEM_START (1ULL << CHIP_PA_WIDTH())
  110. /*
  111. * Structure of a PCI controller (host bridge) on Gx.
  112. */
  113. struct pci_controller {
  114. /* Pointer back to the TRIO that this PCIe port is connected to. */
  115. gxio_trio_context_t *trio;
  116. int mac; /* PCIe mac index on the TRIO shim */
  117. int trio_index; /* Index of TRIO shim that contains the MAC. */
  118. int pio_mem_index; /* PIO region index for memory access */
  119. /*
  120. * Mem-Map regions for all the memory controllers so that Linux can
  121. * map all of its physical memory space to the PCI bus.
  122. */
  123. int mem_maps[MAX_NUMNODES];
  124. int index; /* PCI domain number */
  125. struct pci_bus *root_bus;
  126. /* PCI memory space resource for this controller. */
  127. struct resource mem_space;
  128. char mem_space_name[32];
  129. uint64_t mem_offset; /* cpu->bus memory mapping offset. */
  130. int first_busno;
  131. struct pci_ops *ops;
  132. /* Table that maps the INTx numbers to Linux irq numbers. */
  133. int irq_intx_table[4];
  134. /* Address ranges that are routed to this controller/bridge. */
  135. struct resource mem_resources[3];
  136. };
  137. extern struct pci_controller pci_controllers[TILEGX_NUM_TRIO * TILEGX_TRIO_PCIES];
  138. extern gxio_trio_context_t trio_contexts[TILEGX_NUM_TRIO];
  139. extern void pci_iounmap(struct pci_dev *dev, void __iomem *);
  140. /*
  141. * The PCI address space does not equal the physical memory address
  142. * space (we have an IOMMU). The IDE and SCSI device layers use this
  143. * boolean for bounce buffer decisions.
  144. */
  145. #define PCI_DMA_BUS_IS_PHYS 0
  146. #endif /* __tilegx__ */
  147. int __init tile_pci_init(void);
  148. int __init pcibios_init(void);
  149. void __devinit pcibios_fixup_bus(struct pci_bus *bus);
  150. #define pci_domain_nr(bus) (((struct pci_controller *)(bus)->sysdata)->index)
  151. /*
  152. * This decides whether to display the domain number in /proc.
  153. */
  154. static inline int pci_proc_domain(struct pci_bus *bus)
  155. {
  156. return 1;
  157. }
  158. /*
  159. * pcibios_assign_all_busses() tells whether or not the bus numbers
  160. * should be reassigned, in case the BIOS didn't do it correctly, or
  161. * in case we don't have a BIOS and we want to let Linux do it.
  162. */
  163. static inline int pcibios_assign_all_busses(void)
  164. {
  165. return 1;
  166. }
  167. #define PCIBIOS_MIN_MEM 0
  168. #define PCIBIOS_MIN_IO 0
  169. /* Use any cpu for PCI. */
  170. #define cpumask_of_pcibus(bus) cpu_online_mask
  171. /* implement the pci_ DMA API in terms of the generic device dma_ one */
  172. #include <asm-generic/pci-dma-compat.h>
  173. #endif /* _ASM_TILE_PCI_H */