init_64.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315
  1. /*
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/sched.h>
  10. #include <linux/string.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/hugetlb.h>
  15. #include <linux/initrd.h>
  16. #include <linux/swap.h>
  17. #include <linux/pagemap.h>
  18. #include <linux/poison.h>
  19. #include <linux/fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/kprobes.h>
  22. #include <linux/cache.h>
  23. #include <linux/sort.h>
  24. #include <linux/percpu.h>
  25. #include <linux/memblock.h>
  26. #include <linux/mmzone.h>
  27. #include <linux/gfp.h>
  28. #include <asm/head.h>
  29. #include <asm/page.h>
  30. #include <asm/pgalloc.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/oplib.h>
  33. #include <asm/iommu.h>
  34. #include <asm/io.h>
  35. #include <asm/uaccess.h>
  36. #include <asm/mmu_context.h>
  37. #include <asm/tlbflush.h>
  38. #include <asm/dma.h>
  39. #include <asm/starfire.h>
  40. #include <asm/tlb.h>
  41. #include <asm/spitfire.h>
  42. #include <asm/sections.h>
  43. #include <asm/tsb.h>
  44. #include <asm/hypervisor.h>
  45. #include <asm/prom.h>
  46. #include <asm/mdesc.h>
  47. #include <asm/cpudata.h>
  48. #include <asm/irq.h>
  49. #include "init_64.h"
  50. unsigned long kern_linear_pte_xor[2] __read_mostly;
  51. /* A bitmap, one bit for every 256MB of physical memory. If the bit
  52. * is clear, we should use a 4MB page (via kern_linear_pte_xor[0]) else
  53. * if set we should use a 256MB page (via kern_linear_pte_xor[1]).
  54. */
  55. unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
  56. #ifndef CONFIG_DEBUG_PAGEALLOC
  57. /* A special kernel TSB for 4MB and 256MB linear mappings.
  58. * Space is allocated for this right after the trap table
  59. * in arch/sparc64/kernel/head.S
  60. */
  61. extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
  62. #endif
  63. #define MAX_BANKS 32
  64. static struct linux_prom64_registers pavail[MAX_BANKS] __devinitdata;
  65. static int pavail_ents __devinitdata;
  66. static int cmp_p64(const void *a, const void *b)
  67. {
  68. const struct linux_prom64_registers *x = a, *y = b;
  69. if (x->phys_addr > y->phys_addr)
  70. return 1;
  71. if (x->phys_addr < y->phys_addr)
  72. return -1;
  73. return 0;
  74. }
  75. static void __init read_obp_memory(const char *property,
  76. struct linux_prom64_registers *regs,
  77. int *num_ents)
  78. {
  79. phandle node = prom_finddevice("/memory");
  80. int prop_size = prom_getproplen(node, property);
  81. int ents, ret, i;
  82. ents = prop_size / sizeof(struct linux_prom64_registers);
  83. if (ents > MAX_BANKS) {
  84. prom_printf("The machine has more %s property entries than "
  85. "this kernel can support (%d).\n",
  86. property, MAX_BANKS);
  87. prom_halt();
  88. }
  89. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  90. if (ret == -1) {
  91. prom_printf("Couldn't get %s property from /memory.\n");
  92. prom_halt();
  93. }
  94. /* Sanitize what we got from the firmware, by page aligning
  95. * everything.
  96. */
  97. for (i = 0; i < ents; i++) {
  98. unsigned long base, size;
  99. base = regs[i].phys_addr;
  100. size = regs[i].reg_size;
  101. size &= PAGE_MASK;
  102. if (base & ~PAGE_MASK) {
  103. unsigned long new_base = PAGE_ALIGN(base);
  104. size -= new_base - base;
  105. if ((long) size < 0L)
  106. size = 0UL;
  107. base = new_base;
  108. }
  109. if (size == 0UL) {
  110. /* If it is empty, simply get rid of it.
  111. * This simplifies the logic of the other
  112. * functions that process these arrays.
  113. */
  114. memmove(&regs[i], &regs[i + 1],
  115. (ents - i - 1) * sizeof(regs[0]));
  116. i--;
  117. ents--;
  118. continue;
  119. }
  120. regs[i].phys_addr = base;
  121. regs[i].reg_size = size;
  122. }
  123. *num_ents = ents;
  124. sort(regs, ents, sizeof(struct linux_prom64_registers),
  125. cmp_p64, NULL);
  126. }
  127. unsigned long sparc64_valid_addr_bitmap[VALID_ADDR_BITMAP_BYTES /
  128. sizeof(unsigned long)];
  129. EXPORT_SYMBOL(sparc64_valid_addr_bitmap);
  130. /* Kernel physical address base and size in bytes. */
  131. unsigned long kern_base __read_mostly;
  132. unsigned long kern_size __read_mostly;
  133. /* Initial ramdisk setup */
  134. extern unsigned long sparc_ramdisk_image64;
  135. extern unsigned int sparc_ramdisk_image;
  136. extern unsigned int sparc_ramdisk_size;
  137. struct page *mem_map_zero __read_mostly;
  138. EXPORT_SYMBOL(mem_map_zero);
  139. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  140. unsigned long sparc64_kern_pri_context __read_mostly;
  141. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  142. unsigned long sparc64_kern_sec_context __read_mostly;
  143. int num_kernel_image_mappings;
  144. #ifdef CONFIG_DEBUG_DCFLUSH
  145. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  146. #ifdef CONFIG_SMP
  147. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  148. #endif
  149. #endif
  150. inline void flush_dcache_page_impl(struct page *page)
  151. {
  152. BUG_ON(tlb_type == hypervisor);
  153. #ifdef CONFIG_DEBUG_DCFLUSH
  154. atomic_inc(&dcpage_flushes);
  155. #endif
  156. #ifdef DCACHE_ALIASING_POSSIBLE
  157. __flush_dcache_page(page_address(page),
  158. ((tlb_type == spitfire) &&
  159. page_mapping(page) != NULL));
  160. #else
  161. if (page_mapping(page) != NULL &&
  162. tlb_type == spitfire)
  163. __flush_icache_page(__pa(page_address(page)));
  164. #endif
  165. }
  166. #define PG_dcache_dirty PG_arch_1
  167. #define PG_dcache_cpu_shift 32UL
  168. #define PG_dcache_cpu_mask \
  169. ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
  170. #define dcache_dirty_cpu(page) \
  171. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  172. static inline void set_dcache_dirty(struct page *page, int this_cpu)
  173. {
  174. unsigned long mask = this_cpu;
  175. unsigned long non_cpu_bits;
  176. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  177. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  178. __asm__ __volatile__("1:\n\t"
  179. "ldx [%2], %%g7\n\t"
  180. "and %%g7, %1, %%g1\n\t"
  181. "or %%g1, %0, %%g1\n\t"
  182. "casx [%2], %%g7, %%g1\n\t"
  183. "cmp %%g7, %%g1\n\t"
  184. "bne,pn %%xcc, 1b\n\t"
  185. " nop"
  186. : /* no outputs */
  187. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  188. : "g1", "g7");
  189. }
  190. static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  191. {
  192. unsigned long mask = (1UL << PG_dcache_dirty);
  193. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  194. "1:\n\t"
  195. "ldx [%2], %%g7\n\t"
  196. "srlx %%g7, %4, %%g1\n\t"
  197. "and %%g1, %3, %%g1\n\t"
  198. "cmp %%g1, %0\n\t"
  199. "bne,pn %%icc, 2f\n\t"
  200. " andn %%g7, %1, %%g1\n\t"
  201. "casx [%2], %%g7, %%g1\n\t"
  202. "cmp %%g7, %%g1\n\t"
  203. "bne,pn %%xcc, 1b\n\t"
  204. " nop\n"
  205. "2:"
  206. : /* no outputs */
  207. : "r" (cpu), "r" (mask), "r" (&page->flags),
  208. "i" (PG_dcache_cpu_mask),
  209. "i" (PG_dcache_cpu_shift)
  210. : "g1", "g7");
  211. }
  212. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  213. {
  214. unsigned long tsb_addr = (unsigned long) ent;
  215. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  216. tsb_addr = __pa(tsb_addr);
  217. __tsb_insert(tsb_addr, tag, pte);
  218. }
  219. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  220. unsigned long _PAGE_SZBITS __read_mostly;
  221. static void flush_dcache(unsigned long pfn)
  222. {
  223. struct page *page;
  224. page = pfn_to_page(pfn);
  225. if (page) {
  226. unsigned long pg_flags;
  227. pg_flags = page->flags;
  228. if (pg_flags & (1UL << PG_dcache_dirty)) {
  229. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  230. PG_dcache_cpu_mask);
  231. int this_cpu = get_cpu();
  232. /* This is just to optimize away some function calls
  233. * in the SMP case.
  234. */
  235. if (cpu == this_cpu)
  236. flush_dcache_page_impl(page);
  237. else
  238. smp_flush_dcache_page_impl(page, cpu);
  239. clear_dcache_dirty_cpu(page, cpu);
  240. put_cpu();
  241. }
  242. }
  243. }
  244. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t *ptep)
  245. {
  246. struct mm_struct *mm;
  247. struct tsb *tsb;
  248. unsigned long tag, flags;
  249. unsigned long tsb_index, tsb_hash_shift;
  250. pte_t pte = *ptep;
  251. if (tlb_type != hypervisor) {
  252. unsigned long pfn = pte_pfn(pte);
  253. if (pfn_valid(pfn))
  254. flush_dcache(pfn);
  255. }
  256. mm = vma->vm_mm;
  257. tsb_index = MM_TSB_BASE;
  258. tsb_hash_shift = PAGE_SHIFT;
  259. spin_lock_irqsave(&mm->context.lock, flags);
  260. #ifdef CONFIG_HUGETLB_PAGE
  261. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) {
  262. if ((tlb_type == hypervisor &&
  263. (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
  264. (tlb_type != hypervisor &&
  265. (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) {
  266. tsb_index = MM_TSB_HUGE;
  267. tsb_hash_shift = HPAGE_SHIFT;
  268. }
  269. }
  270. #endif
  271. tsb = mm->context.tsb_block[tsb_index].tsb;
  272. tsb += ((address >> tsb_hash_shift) &
  273. (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
  274. tag = (address >> 22UL);
  275. tsb_insert(tsb, tag, pte_val(pte));
  276. spin_unlock_irqrestore(&mm->context.lock, flags);
  277. }
  278. void flush_dcache_page(struct page *page)
  279. {
  280. struct address_space *mapping;
  281. int this_cpu;
  282. if (tlb_type == hypervisor)
  283. return;
  284. /* Do not bother with the expensive D-cache flush if it
  285. * is merely the zero page. The 'bigcore' testcase in GDB
  286. * causes this case to run millions of times.
  287. */
  288. if (page == ZERO_PAGE(0))
  289. return;
  290. this_cpu = get_cpu();
  291. mapping = page_mapping(page);
  292. if (mapping && !mapping_mapped(mapping)) {
  293. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  294. if (dirty) {
  295. int dirty_cpu = dcache_dirty_cpu(page);
  296. if (dirty_cpu == this_cpu)
  297. goto out;
  298. smp_flush_dcache_page_impl(page, dirty_cpu);
  299. }
  300. set_dcache_dirty(page, this_cpu);
  301. } else {
  302. /* We could delay the flush for the !page_mapping
  303. * case too. But that case is for exec env/arg
  304. * pages and those are %99 certainly going to get
  305. * faulted into the tlb (and thus flushed) anyways.
  306. */
  307. flush_dcache_page_impl(page);
  308. }
  309. out:
  310. put_cpu();
  311. }
  312. EXPORT_SYMBOL(flush_dcache_page);
  313. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  314. {
  315. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  316. if (tlb_type == spitfire) {
  317. unsigned long kaddr;
  318. /* This code only runs on Spitfire cpus so this is
  319. * why we can assume _PAGE_PADDR_4U.
  320. */
  321. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
  322. unsigned long paddr, mask = _PAGE_PADDR_4U;
  323. if (kaddr >= PAGE_OFFSET)
  324. paddr = kaddr & mask;
  325. else {
  326. pgd_t *pgdp = pgd_offset_k(kaddr);
  327. pud_t *pudp = pud_offset(pgdp, kaddr);
  328. pmd_t *pmdp = pmd_offset(pudp, kaddr);
  329. pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
  330. paddr = pte_val(*ptep) & mask;
  331. }
  332. __flush_icache_page(paddr);
  333. }
  334. }
  335. }
  336. EXPORT_SYMBOL(flush_icache_range);
  337. void mmu_info(struct seq_file *m)
  338. {
  339. if (tlb_type == cheetah)
  340. seq_printf(m, "MMU Type\t: Cheetah\n");
  341. else if (tlb_type == cheetah_plus)
  342. seq_printf(m, "MMU Type\t: Cheetah+\n");
  343. else if (tlb_type == spitfire)
  344. seq_printf(m, "MMU Type\t: Spitfire\n");
  345. else if (tlb_type == hypervisor)
  346. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  347. else
  348. seq_printf(m, "MMU Type\t: ???\n");
  349. #ifdef CONFIG_DEBUG_DCFLUSH
  350. seq_printf(m, "DCPageFlushes\t: %d\n",
  351. atomic_read(&dcpage_flushes));
  352. #ifdef CONFIG_SMP
  353. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  354. atomic_read(&dcpage_flushes_xcall));
  355. #endif /* CONFIG_SMP */
  356. #endif /* CONFIG_DEBUG_DCFLUSH */
  357. }
  358. struct linux_prom_translation prom_trans[512] __read_mostly;
  359. unsigned int prom_trans_ents __read_mostly;
  360. unsigned long kern_locked_tte_data;
  361. /* The obp translations are saved based on 8k pagesize, since obp can
  362. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  363. * HI_OBP_ADDRESS range are handled in ktlb.S.
  364. */
  365. static inline int in_obp_range(unsigned long vaddr)
  366. {
  367. return (vaddr >= LOW_OBP_ADDRESS &&
  368. vaddr < HI_OBP_ADDRESS);
  369. }
  370. static int cmp_ptrans(const void *a, const void *b)
  371. {
  372. const struct linux_prom_translation *x = a, *y = b;
  373. if (x->virt > y->virt)
  374. return 1;
  375. if (x->virt < y->virt)
  376. return -1;
  377. return 0;
  378. }
  379. /* Read OBP translations property into 'prom_trans[]'. */
  380. static void __init read_obp_translations(void)
  381. {
  382. int n, node, ents, first, last, i;
  383. node = prom_finddevice("/virtual-memory");
  384. n = prom_getproplen(node, "translations");
  385. if (unlikely(n == 0 || n == -1)) {
  386. prom_printf("prom_mappings: Couldn't get size.\n");
  387. prom_halt();
  388. }
  389. if (unlikely(n > sizeof(prom_trans))) {
  390. prom_printf("prom_mappings: Size %Zd is too big.\n", n);
  391. prom_halt();
  392. }
  393. if ((n = prom_getproperty(node, "translations",
  394. (char *)&prom_trans[0],
  395. sizeof(prom_trans))) == -1) {
  396. prom_printf("prom_mappings: Couldn't get property.\n");
  397. prom_halt();
  398. }
  399. n = n / sizeof(struct linux_prom_translation);
  400. ents = n;
  401. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  402. cmp_ptrans, NULL);
  403. /* Now kick out all the non-OBP entries. */
  404. for (i = 0; i < ents; i++) {
  405. if (in_obp_range(prom_trans[i].virt))
  406. break;
  407. }
  408. first = i;
  409. for (; i < ents; i++) {
  410. if (!in_obp_range(prom_trans[i].virt))
  411. break;
  412. }
  413. last = i;
  414. for (i = 0; i < (last - first); i++) {
  415. struct linux_prom_translation *src = &prom_trans[i + first];
  416. struct linux_prom_translation *dest = &prom_trans[i];
  417. *dest = *src;
  418. }
  419. for (; i < ents; i++) {
  420. struct linux_prom_translation *dest = &prom_trans[i];
  421. dest->virt = dest->size = dest->data = 0x0UL;
  422. }
  423. prom_trans_ents = last - first;
  424. if (tlb_type == spitfire) {
  425. /* Clear diag TTE bits. */
  426. for (i = 0; i < prom_trans_ents; i++)
  427. prom_trans[i].data &= ~0x0003fe0000000000UL;
  428. }
  429. /* Force execute bit on. */
  430. for (i = 0; i < prom_trans_ents; i++)
  431. prom_trans[i].data |= (tlb_type == hypervisor ?
  432. _PAGE_EXEC_4V : _PAGE_EXEC_4U);
  433. }
  434. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  435. unsigned long pte,
  436. unsigned long mmu)
  437. {
  438. unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
  439. if (ret != 0) {
  440. prom_printf("hypervisor_tlb_lock[%lx:%lx:%lx:%lx]: "
  441. "errors with %lx\n", vaddr, 0, pte, mmu, ret);
  442. prom_halt();
  443. }
  444. }
  445. static unsigned long kern_large_tte(unsigned long paddr);
  446. static void __init remap_kernel(void)
  447. {
  448. unsigned long phys_page, tte_vaddr, tte_data;
  449. int i, tlb_ent = sparc64_highest_locked_tlbent();
  450. tte_vaddr = (unsigned long) KERNBASE;
  451. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  452. tte_data = kern_large_tte(phys_page);
  453. kern_locked_tte_data = tte_data;
  454. /* Now lock us into the TLBs via Hypervisor or OBP. */
  455. if (tlb_type == hypervisor) {
  456. for (i = 0; i < num_kernel_image_mappings; i++) {
  457. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  458. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  459. tte_vaddr += 0x400000;
  460. tte_data += 0x400000;
  461. }
  462. } else {
  463. for (i = 0; i < num_kernel_image_mappings; i++) {
  464. prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
  465. prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
  466. tte_vaddr += 0x400000;
  467. tte_data += 0x400000;
  468. }
  469. sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
  470. }
  471. if (tlb_type == cheetah_plus) {
  472. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  473. CTX_CHEETAH_PLUS_NUC);
  474. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  475. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  476. }
  477. }
  478. static void __init inherit_prom_mappings(void)
  479. {
  480. /* Now fixup OBP's idea about where we really are mapped. */
  481. printk("Remapping the kernel... ");
  482. remap_kernel();
  483. printk("done.\n");
  484. }
  485. void prom_world(int enter)
  486. {
  487. if (!enter)
  488. set_fs((mm_segment_t) { get_thread_current_ds() });
  489. __asm__ __volatile__("flushw");
  490. }
  491. void __flush_dcache_range(unsigned long start, unsigned long end)
  492. {
  493. unsigned long va;
  494. if (tlb_type == spitfire) {
  495. int n = 0;
  496. for (va = start; va < end; va += 32) {
  497. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  498. if (++n >= 512)
  499. break;
  500. }
  501. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  502. start = __pa(start);
  503. end = __pa(end);
  504. for (va = start; va < end; va += 32)
  505. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  506. "membar #Sync"
  507. : /* no outputs */
  508. : "r" (va),
  509. "i" (ASI_DCACHE_INVALIDATE));
  510. }
  511. }
  512. EXPORT_SYMBOL(__flush_dcache_range);
  513. /* get_new_mmu_context() uses "cache + 1". */
  514. DEFINE_SPINLOCK(ctx_alloc_lock);
  515. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  516. #define MAX_CTX_NR (1UL << CTX_NR_BITS)
  517. #define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
  518. DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
  519. /* Caller does TLB context flushing on local CPU if necessary.
  520. * The caller also ensures that CTX_VALID(mm->context) is false.
  521. *
  522. * We must be careful about boundary cases so that we never
  523. * let the user have CTX 0 (nucleus) or we ever use a CTX
  524. * version of zero (and thus NO_CONTEXT would not be caught
  525. * by version mis-match tests in mmu_context.h).
  526. *
  527. * Always invoked with interrupts disabled.
  528. */
  529. void get_new_mmu_context(struct mm_struct *mm)
  530. {
  531. unsigned long ctx, new_ctx;
  532. unsigned long orig_pgsz_bits;
  533. unsigned long flags;
  534. int new_version;
  535. spin_lock_irqsave(&ctx_alloc_lock, flags);
  536. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  537. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  538. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  539. new_version = 0;
  540. if (new_ctx >= (1 << CTX_NR_BITS)) {
  541. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  542. if (new_ctx >= ctx) {
  543. int i;
  544. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  545. CTX_FIRST_VERSION;
  546. if (new_ctx == 1)
  547. new_ctx = CTX_FIRST_VERSION;
  548. /* Don't call memset, for 16 entries that's just
  549. * plain silly...
  550. */
  551. mmu_context_bmap[0] = 3;
  552. mmu_context_bmap[1] = 0;
  553. mmu_context_bmap[2] = 0;
  554. mmu_context_bmap[3] = 0;
  555. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  556. mmu_context_bmap[i + 0] = 0;
  557. mmu_context_bmap[i + 1] = 0;
  558. mmu_context_bmap[i + 2] = 0;
  559. mmu_context_bmap[i + 3] = 0;
  560. }
  561. new_version = 1;
  562. goto out;
  563. }
  564. }
  565. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  566. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  567. out:
  568. tlb_context_cache = new_ctx;
  569. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  570. spin_unlock_irqrestore(&ctx_alloc_lock, flags);
  571. if (unlikely(new_version))
  572. smp_new_mmu_context_version();
  573. }
  574. static int numa_enabled = 1;
  575. static int numa_debug;
  576. static int __init early_numa(char *p)
  577. {
  578. if (!p)
  579. return 0;
  580. if (strstr(p, "off"))
  581. numa_enabled = 0;
  582. if (strstr(p, "debug"))
  583. numa_debug = 1;
  584. return 0;
  585. }
  586. early_param("numa", early_numa);
  587. #define numadbg(f, a...) \
  588. do { if (numa_debug) \
  589. printk(KERN_INFO f, ## a); \
  590. } while (0)
  591. static void __init find_ramdisk(unsigned long phys_base)
  592. {
  593. #ifdef CONFIG_BLK_DEV_INITRD
  594. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  595. unsigned long ramdisk_image;
  596. /* Older versions of the bootloader only supported a
  597. * 32-bit physical address for the ramdisk image
  598. * location, stored at sparc_ramdisk_image. Newer
  599. * SILO versions set sparc_ramdisk_image to zero and
  600. * provide a full 64-bit physical address at
  601. * sparc_ramdisk_image64.
  602. */
  603. ramdisk_image = sparc_ramdisk_image;
  604. if (!ramdisk_image)
  605. ramdisk_image = sparc_ramdisk_image64;
  606. /* Another bootloader quirk. The bootloader normalizes
  607. * the physical address to KERNBASE, so we have to
  608. * factor that back out and add in the lowest valid
  609. * physical page address to get the true physical address.
  610. */
  611. ramdisk_image -= KERNBASE;
  612. ramdisk_image += phys_base;
  613. numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
  614. ramdisk_image, sparc_ramdisk_size);
  615. initrd_start = ramdisk_image;
  616. initrd_end = ramdisk_image + sparc_ramdisk_size;
  617. memblock_reserve(initrd_start, sparc_ramdisk_size);
  618. initrd_start += PAGE_OFFSET;
  619. initrd_end += PAGE_OFFSET;
  620. }
  621. #endif
  622. }
  623. struct node_mem_mask {
  624. unsigned long mask;
  625. unsigned long val;
  626. };
  627. static struct node_mem_mask node_masks[MAX_NUMNODES];
  628. static int num_node_masks;
  629. int numa_cpu_lookup_table[NR_CPUS];
  630. cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
  631. #ifdef CONFIG_NEED_MULTIPLE_NODES
  632. struct mdesc_mblock {
  633. u64 base;
  634. u64 size;
  635. u64 offset; /* RA-to-PA */
  636. };
  637. static struct mdesc_mblock *mblocks;
  638. static int num_mblocks;
  639. static unsigned long ra_to_pa(unsigned long addr)
  640. {
  641. int i;
  642. for (i = 0; i < num_mblocks; i++) {
  643. struct mdesc_mblock *m = &mblocks[i];
  644. if (addr >= m->base &&
  645. addr < (m->base + m->size)) {
  646. addr += m->offset;
  647. break;
  648. }
  649. }
  650. return addr;
  651. }
  652. static int find_node(unsigned long addr)
  653. {
  654. int i;
  655. addr = ra_to_pa(addr);
  656. for (i = 0; i < num_node_masks; i++) {
  657. struct node_mem_mask *p = &node_masks[i];
  658. if ((addr & p->mask) == p->val)
  659. return i;
  660. }
  661. return -1;
  662. }
  663. static u64 memblock_nid_range(u64 start, u64 end, int *nid)
  664. {
  665. *nid = find_node(start);
  666. start += PAGE_SIZE;
  667. while (start < end) {
  668. int n = find_node(start);
  669. if (n != *nid)
  670. break;
  671. start += PAGE_SIZE;
  672. }
  673. if (start > end)
  674. start = end;
  675. return start;
  676. }
  677. #endif
  678. /* This must be invoked after performing all of the necessary
  679. * memblock_set_node() calls for 'nid'. We need to be able to get
  680. * correct data from get_pfn_range_for_nid().
  681. */
  682. static void __init allocate_node_data(int nid)
  683. {
  684. struct pglist_data *p;
  685. unsigned long start_pfn, end_pfn;
  686. #ifdef CONFIG_NEED_MULTIPLE_NODES
  687. unsigned long paddr;
  688. paddr = memblock_alloc_try_nid(sizeof(struct pglist_data), SMP_CACHE_BYTES, nid);
  689. if (!paddr) {
  690. prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
  691. prom_halt();
  692. }
  693. NODE_DATA(nid) = __va(paddr);
  694. memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
  695. NODE_DATA(nid)->node_id = nid;
  696. #endif
  697. p = NODE_DATA(nid);
  698. get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
  699. p->node_start_pfn = start_pfn;
  700. p->node_spanned_pages = end_pfn - start_pfn;
  701. }
  702. static void init_node_masks_nonnuma(void)
  703. {
  704. int i;
  705. numadbg("Initializing tables for non-numa.\n");
  706. node_masks[0].mask = node_masks[0].val = 0;
  707. num_node_masks = 1;
  708. for (i = 0; i < NR_CPUS; i++)
  709. numa_cpu_lookup_table[i] = 0;
  710. cpumask_setall(&numa_cpumask_lookup_table[0]);
  711. }
  712. #ifdef CONFIG_NEED_MULTIPLE_NODES
  713. struct pglist_data *node_data[MAX_NUMNODES];
  714. EXPORT_SYMBOL(numa_cpu_lookup_table);
  715. EXPORT_SYMBOL(numa_cpumask_lookup_table);
  716. EXPORT_SYMBOL(node_data);
  717. struct mdesc_mlgroup {
  718. u64 node;
  719. u64 latency;
  720. u64 match;
  721. u64 mask;
  722. };
  723. static struct mdesc_mlgroup *mlgroups;
  724. static int num_mlgroups;
  725. static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
  726. u32 cfg_handle)
  727. {
  728. u64 arc;
  729. mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
  730. u64 target = mdesc_arc_target(md, arc);
  731. const u64 *val;
  732. val = mdesc_get_property(md, target,
  733. "cfg-handle", NULL);
  734. if (val && *val == cfg_handle)
  735. return 0;
  736. }
  737. return -ENODEV;
  738. }
  739. static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
  740. u32 cfg_handle)
  741. {
  742. u64 arc, candidate, best_latency = ~(u64)0;
  743. candidate = MDESC_NODE_NULL;
  744. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  745. u64 target = mdesc_arc_target(md, arc);
  746. const char *name = mdesc_node_name(md, target);
  747. const u64 *val;
  748. if (strcmp(name, "pio-latency-group"))
  749. continue;
  750. val = mdesc_get_property(md, target, "latency", NULL);
  751. if (!val)
  752. continue;
  753. if (*val < best_latency) {
  754. candidate = target;
  755. best_latency = *val;
  756. }
  757. }
  758. if (candidate == MDESC_NODE_NULL)
  759. return -ENODEV;
  760. return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
  761. }
  762. int of_node_to_nid(struct device_node *dp)
  763. {
  764. const struct linux_prom64_registers *regs;
  765. struct mdesc_handle *md;
  766. u32 cfg_handle;
  767. int count, nid;
  768. u64 grp;
  769. /* This is the right thing to do on currently supported
  770. * SUN4U NUMA platforms as well, as the PCI controller does
  771. * not sit behind any particular memory controller.
  772. */
  773. if (!mlgroups)
  774. return -1;
  775. regs = of_get_property(dp, "reg", NULL);
  776. if (!regs)
  777. return -1;
  778. cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
  779. md = mdesc_grab();
  780. count = 0;
  781. nid = -1;
  782. mdesc_for_each_node_by_name(md, grp, "group") {
  783. if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
  784. nid = count;
  785. break;
  786. }
  787. count++;
  788. }
  789. mdesc_release(md);
  790. return nid;
  791. }
  792. static void __init add_node_ranges(void)
  793. {
  794. struct memblock_region *reg;
  795. for_each_memblock(memory, reg) {
  796. unsigned long size = reg->size;
  797. unsigned long start, end;
  798. start = reg->base;
  799. end = start + size;
  800. while (start < end) {
  801. unsigned long this_end;
  802. int nid;
  803. this_end = memblock_nid_range(start, end, &nid);
  804. numadbg("Setting memblock NUMA node nid[%d] "
  805. "start[%lx] end[%lx]\n",
  806. nid, start, this_end);
  807. memblock_set_node(start, this_end - start, nid);
  808. start = this_end;
  809. }
  810. }
  811. }
  812. static int __init grab_mlgroups(struct mdesc_handle *md)
  813. {
  814. unsigned long paddr;
  815. int count = 0;
  816. u64 node;
  817. mdesc_for_each_node_by_name(md, node, "memory-latency-group")
  818. count++;
  819. if (!count)
  820. return -ENOENT;
  821. paddr = memblock_alloc(count * sizeof(struct mdesc_mlgroup),
  822. SMP_CACHE_BYTES);
  823. if (!paddr)
  824. return -ENOMEM;
  825. mlgroups = __va(paddr);
  826. num_mlgroups = count;
  827. count = 0;
  828. mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
  829. struct mdesc_mlgroup *m = &mlgroups[count++];
  830. const u64 *val;
  831. m->node = node;
  832. val = mdesc_get_property(md, node, "latency", NULL);
  833. m->latency = *val;
  834. val = mdesc_get_property(md, node, "address-match", NULL);
  835. m->match = *val;
  836. val = mdesc_get_property(md, node, "address-mask", NULL);
  837. m->mask = *val;
  838. numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
  839. "match[%llx] mask[%llx]\n",
  840. count - 1, m->node, m->latency, m->match, m->mask);
  841. }
  842. return 0;
  843. }
  844. static int __init grab_mblocks(struct mdesc_handle *md)
  845. {
  846. unsigned long paddr;
  847. int count = 0;
  848. u64 node;
  849. mdesc_for_each_node_by_name(md, node, "mblock")
  850. count++;
  851. if (!count)
  852. return -ENOENT;
  853. paddr = memblock_alloc(count * sizeof(struct mdesc_mblock),
  854. SMP_CACHE_BYTES);
  855. if (!paddr)
  856. return -ENOMEM;
  857. mblocks = __va(paddr);
  858. num_mblocks = count;
  859. count = 0;
  860. mdesc_for_each_node_by_name(md, node, "mblock") {
  861. struct mdesc_mblock *m = &mblocks[count++];
  862. const u64 *val;
  863. val = mdesc_get_property(md, node, "base", NULL);
  864. m->base = *val;
  865. val = mdesc_get_property(md, node, "size", NULL);
  866. m->size = *val;
  867. val = mdesc_get_property(md, node,
  868. "address-congruence-offset", NULL);
  869. m->offset = *val;
  870. numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
  871. count - 1, m->base, m->size, m->offset);
  872. }
  873. return 0;
  874. }
  875. static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
  876. u64 grp, cpumask_t *mask)
  877. {
  878. u64 arc;
  879. cpumask_clear(mask);
  880. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
  881. u64 target = mdesc_arc_target(md, arc);
  882. const char *name = mdesc_node_name(md, target);
  883. const u64 *id;
  884. if (strcmp(name, "cpu"))
  885. continue;
  886. id = mdesc_get_property(md, target, "id", NULL);
  887. if (*id < nr_cpu_ids)
  888. cpumask_set_cpu(*id, mask);
  889. }
  890. }
  891. static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
  892. {
  893. int i;
  894. for (i = 0; i < num_mlgroups; i++) {
  895. struct mdesc_mlgroup *m = &mlgroups[i];
  896. if (m->node == node)
  897. return m;
  898. }
  899. return NULL;
  900. }
  901. static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
  902. int index)
  903. {
  904. struct mdesc_mlgroup *candidate = NULL;
  905. u64 arc, best_latency = ~(u64)0;
  906. struct node_mem_mask *n;
  907. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  908. u64 target = mdesc_arc_target(md, arc);
  909. struct mdesc_mlgroup *m = find_mlgroup(target);
  910. if (!m)
  911. continue;
  912. if (m->latency < best_latency) {
  913. candidate = m;
  914. best_latency = m->latency;
  915. }
  916. }
  917. if (!candidate)
  918. return -ENOENT;
  919. if (num_node_masks != index) {
  920. printk(KERN_ERR "Inconsistent NUMA state, "
  921. "index[%d] != num_node_masks[%d]\n",
  922. index, num_node_masks);
  923. return -EINVAL;
  924. }
  925. n = &node_masks[num_node_masks++];
  926. n->mask = candidate->mask;
  927. n->val = candidate->match;
  928. numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
  929. index, n->mask, n->val, candidate->latency);
  930. return 0;
  931. }
  932. static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
  933. int index)
  934. {
  935. cpumask_t mask;
  936. int cpu;
  937. numa_parse_mdesc_group_cpus(md, grp, &mask);
  938. for_each_cpu(cpu, &mask)
  939. numa_cpu_lookup_table[cpu] = index;
  940. cpumask_copy(&numa_cpumask_lookup_table[index], &mask);
  941. if (numa_debug) {
  942. printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
  943. for_each_cpu(cpu, &mask)
  944. printk("%d ", cpu);
  945. printk("]\n");
  946. }
  947. return numa_attach_mlgroup(md, grp, index);
  948. }
  949. static int __init numa_parse_mdesc(void)
  950. {
  951. struct mdesc_handle *md = mdesc_grab();
  952. int i, err, count;
  953. u64 node;
  954. node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
  955. if (node == MDESC_NODE_NULL) {
  956. mdesc_release(md);
  957. return -ENOENT;
  958. }
  959. err = grab_mblocks(md);
  960. if (err < 0)
  961. goto out;
  962. err = grab_mlgroups(md);
  963. if (err < 0)
  964. goto out;
  965. count = 0;
  966. mdesc_for_each_node_by_name(md, node, "group") {
  967. err = numa_parse_mdesc_group(md, node, count);
  968. if (err < 0)
  969. break;
  970. count++;
  971. }
  972. add_node_ranges();
  973. for (i = 0; i < num_node_masks; i++) {
  974. allocate_node_data(i);
  975. node_set_online(i);
  976. }
  977. err = 0;
  978. out:
  979. mdesc_release(md);
  980. return err;
  981. }
  982. static int __init numa_parse_jbus(void)
  983. {
  984. unsigned long cpu, index;
  985. /* NUMA node id is encoded in bits 36 and higher, and there is
  986. * a 1-to-1 mapping from CPU ID to NUMA node ID.
  987. */
  988. index = 0;
  989. for_each_present_cpu(cpu) {
  990. numa_cpu_lookup_table[cpu] = index;
  991. cpumask_copy(&numa_cpumask_lookup_table[index], cpumask_of(cpu));
  992. node_masks[index].mask = ~((1UL << 36UL) - 1UL);
  993. node_masks[index].val = cpu << 36UL;
  994. index++;
  995. }
  996. num_node_masks = index;
  997. add_node_ranges();
  998. for (index = 0; index < num_node_masks; index++) {
  999. allocate_node_data(index);
  1000. node_set_online(index);
  1001. }
  1002. return 0;
  1003. }
  1004. static int __init numa_parse_sun4u(void)
  1005. {
  1006. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1007. unsigned long ver;
  1008. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  1009. if ((ver >> 32UL) == __JALAPENO_ID ||
  1010. (ver >> 32UL) == __SERRANO_ID)
  1011. return numa_parse_jbus();
  1012. }
  1013. return -1;
  1014. }
  1015. static int __init bootmem_init_numa(void)
  1016. {
  1017. int err = -1;
  1018. numadbg("bootmem_init_numa()\n");
  1019. if (numa_enabled) {
  1020. if (tlb_type == hypervisor)
  1021. err = numa_parse_mdesc();
  1022. else
  1023. err = numa_parse_sun4u();
  1024. }
  1025. return err;
  1026. }
  1027. #else
  1028. static int bootmem_init_numa(void)
  1029. {
  1030. return -1;
  1031. }
  1032. #endif
  1033. static void __init bootmem_init_nonnuma(void)
  1034. {
  1035. unsigned long top_of_ram = memblock_end_of_DRAM();
  1036. unsigned long total_ram = memblock_phys_mem_size();
  1037. numadbg("bootmem_init_nonnuma()\n");
  1038. printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
  1039. top_of_ram, total_ram);
  1040. printk(KERN_INFO "Memory hole size: %ldMB\n",
  1041. (top_of_ram - total_ram) >> 20);
  1042. init_node_masks_nonnuma();
  1043. memblock_set_node(0, (phys_addr_t)ULLONG_MAX, 0);
  1044. allocate_node_data(0);
  1045. node_set_online(0);
  1046. }
  1047. static unsigned long __init bootmem_init(unsigned long phys_base)
  1048. {
  1049. unsigned long end_pfn;
  1050. end_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT;
  1051. max_pfn = max_low_pfn = end_pfn;
  1052. min_low_pfn = (phys_base >> PAGE_SHIFT);
  1053. if (bootmem_init_numa() < 0)
  1054. bootmem_init_nonnuma();
  1055. /* Dump memblock with node info. */
  1056. memblock_dump_all();
  1057. /* XXX cpu notifier XXX */
  1058. sparse_memory_present_with_active_regions(MAX_NUMNODES);
  1059. sparse_init();
  1060. return end_pfn;
  1061. }
  1062. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  1063. static int pall_ents __initdata;
  1064. #ifdef CONFIG_DEBUG_PAGEALLOC
  1065. static unsigned long __ref kernel_map_range(unsigned long pstart,
  1066. unsigned long pend, pgprot_t prot)
  1067. {
  1068. unsigned long vstart = PAGE_OFFSET + pstart;
  1069. unsigned long vend = PAGE_OFFSET + pend;
  1070. unsigned long alloc_bytes = 0UL;
  1071. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  1072. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  1073. vstart, vend);
  1074. prom_halt();
  1075. }
  1076. while (vstart < vend) {
  1077. unsigned long this_end, paddr = __pa(vstart);
  1078. pgd_t *pgd = pgd_offset_k(vstart);
  1079. pud_t *pud;
  1080. pmd_t *pmd;
  1081. pte_t *pte;
  1082. pud = pud_offset(pgd, vstart);
  1083. if (pud_none(*pud)) {
  1084. pmd_t *new;
  1085. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1086. alloc_bytes += PAGE_SIZE;
  1087. pud_populate(&init_mm, pud, new);
  1088. }
  1089. pmd = pmd_offset(pud, vstart);
  1090. if (!pmd_present(*pmd)) {
  1091. pte_t *new;
  1092. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1093. alloc_bytes += PAGE_SIZE;
  1094. pmd_populate_kernel(&init_mm, pmd, new);
  1095. }
  1096. pte = pte_offset_kernel(pmd, vstart);
  1097. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  1098. if (this_end > vend)
  1099. this_end = vend;
  1100. while (vstart < this_end) {
  1101. pte_val(*pte) = (paddr | pgprot_val(prot));
  1102. vstart += PAGE_SIZE;
  1103. paddr += PAGE_SIZE;
  1104. pte++;
  1105. }
  1106. }
  1107. return alloc_bytes;
  1108. }
  1109. extern unsigned int kvmap_linear_patch[1];
  1110. #endif /* CONFIG_DEBUG_PAGEALLOC */
  1111. static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
  1112. {
  1113. const unsigned long shift_256MB = 28;
  1114. const unsigned long mask_256MB = ((1UL << shift_256MB) - 1UL);
  1115. const unsigned long size_256MB = (1UL << shift_256MB);
  1116. while (start < end) {
  1117. long remains;
  1118. remains = end - start;
  1119. if (remains < size_256MB)
  1120. break;
  1121. if (start & mask_256MB) {
  1122. start = (start + size_256MB) & ~mask_256MB;
  1123. continue;
  1124. }
  1125. while (remains >= size_256MB) {
  1126. unsigned long index = start >> shift_256MB;
  1127. __set_bit(index, kpte_linear_bitmap);
  1128. start += size_256MB;
  1129. remains -= size_256MB;
  1130. }
  1131. }
  1132. }
  1133. static void __init init_kpte_bitmap(void)
  1134. {
  1135. unsigned long i;
  1136. for (i = 0; i < pall_ents; i++) {
  1137. unsigned long phys_start, phys_end;
  1138. phys_start = pall[i].phys_addr;
  1139. phys_end = phys_start + pall[i].reg_size;
  1140. mark_kpte_bitmap(phys_start, phys_end);
  1141. }
  1142. }
  1143. static void __init kernel_physical_mapping_init(void)
  1144. {
  1145. #ifdef CONFIG_DEBUG_PAGEALLOC
  1146. unsigned long i, mem_alloced = 0UL;
  1147. for (i = 0; i < pall_ents; i++) {
  1148. unsigned long phys_start, phys_end;
  1149. phys_start = pall[i].phys_addr;
  1150. phys_end = phys_start + pall[i].reg_size;
  1151. mem_alloced += kernel_map_range(phys_start, phys_end,
  1152. PAGE_KERNEL);
  1153. }
  1154. printk("Allocated %ld bytes for kernel page tables.\n",
  1155. mem_alloced);
  1156. kvmap_linear_patch[0] = 0x01000000; /* nop */
  1157. flushi(&kvmap_linear_patch[0]);
  1158. __flush_tlb_all();
  1159. #endif
  1160. }
  1161. #ifdef CONFIG_DEBUG_PAGEALLOC
  1162. void kernel_map_pages(struct page *page, int numpages, int enable)
  1163. {
  1164. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  1165. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  1166. kernel_map_range(phys_start, phys_end,
  1167. (enable ? PAGE_KERNEL : __pgprot(0)));
  1168. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  1169. PAGE_OFFSET + phys_end);
  1170. /* we should perform an IPI and flush all tlbs,
  1171. * but that can deadlock->flush only current cpu.
  1172. */
  1173. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  1174. PAGE_OFFSET + phys_end);
  1175. }
  1176. #endif
  1177. unsigned long __init find_ecache_flush_span(unsigned long size)
  1178. {
  1179. int i;
  1180. for (i = 0; i < pavail_ents; i++) {
  1181. if (pavail[i].reg_size >= size)
  1182. return pavail[i].phys_addr;
  1183. }
  1184. return ~0UL;
  1185. }
  1186. static void __init tsb_phys_patch(void)
  1187. {
  1188. struct tsb_ldquad_phys_patch_entry *pquad;
  1189. struct tsb_phys_patch_entry *p;
  1190. pquad = &__tsb_ldquad_phys_patch;
  1191. while (pquad < &__tsb_ldquad_phys_patch_end) {
  1192. unsigned long addr = pquad->addr;
  1193. if (tlb_type == hypervisor)
  1194. *(unsigned int *) addr = pquad->sun4v_insn;
  1195. else
  1196. *(unsigned int *) addr = pquad->sun4u_insn;
  1197. wmb();
  1198. __asm__ __volatile__("flush %0"
  1199. : /* no outputs */
  1200. : "r" (addr));
  1201. pquad++;
  1202. }
  1203. p = &__tsb_phys_patch;
  1204. while (p < &__tsb_phys_patch_end) {
  1205. unsigned long addr = p->addr;
  1206. *(unsigned int *) addr = p->insn;
  1207. wmb();
  1208. __asm__ __volatile__("flush %0"
  1209. : /* no outputs */
  1210. : "r" (addr));
  1211. p++;
  1212. }
  1213. }
  1214. /* Don't mark as init, we give this to the Hypervisor. */
  1215. #ifndef CONFIG_DEBUG_PAGEALLOC
  1216. #define NUM_KTSB_DESCR 2
  1217. #else
  1218. #define NUM_KTSB_DESCR 1
  1219. #endif
  1220. static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
  1221. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  1222. static void patch_one_ktsb_phys(unsigned int *start, unsigned int *end, unsigned long pa)
  1223. {
  1224. pa >>= KTSB_PHYS_SHIFT;
  1225. while (start < end) {
  1226. unsigned int *ia = (unsigned int *)(unsigned long)*start;
  1227. ia[0] = (ia[0] & ~0x3fffff) | (pa >> 10);
  1228. __asm__ __volatile__("flush %0" : : "r" (ia));
  1229. ia[1] = (ia[1] & ~0x3ff) | (pa & 0x3ff);
  1230. __asm__ __volatile__("flush %0" : : "r" (ia + 1));
  1231. start++;
  1232. }
  1233. }
  1234. static void ktsb_phys_patch(void)
  1235. {
  1236. extern unsigned int __swapper_tsb_phys_patch;
  1237. extern unsigned int __swapper_tsb_phys_patch_end;
  1238. unsigned long ktsb_pa;
  1239. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1240. patch_one_ktsb_phys(&__swapper_tsb_phys_patch,
  1241. &__swapper_tsb_phys_patch_end, ktsb_pa);
  1242. #ifndef CONFIG_DEBUG_PAGEALLOC
  1243. {
  1244. extern unsigned int __swapper_4m_tsb_phys_patch;
  1245. extern unsigned int __swapper_4m_tsb_phys_patch_end;
  1246. ktsb_pa = (kern_base +
  1247. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1248. patch_one_ktsb_phys(&__swapper_4m_tsb_phys_patch,
  1249. &__swapper_4m_tsb_phys_patch_end, ktsb_pa);
  1250. }
  1251. #endif
  1252. }
  1253. static void __init sun4v_ktsb_init(void)
  1254. {
  1255. unsigned long ktsb_pa;
  1256. /* First KTSB for PAGE_SIZE mappings. */
  1257. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1258. switch (PAGE_SIZE) {
  1259. case 8 * 1024:
  1260. default:
  1261. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  1262. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  1263. break;
  1264. case 64 * 1024:
  1265. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  1266. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  1267. break;
  1268. case 512 * 1024:
  1269. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  1270. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  1271. break;
  1272. case 4 * 1024 * 1024:
  1273. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  1274. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  1275. break;
  1276. }
  1277. ktsb_descr[0].assoc = 1;
  1278. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  1279. ktsb_descr[0].ctx_idx = 0;
  1280. ktsb_descr[0].tsb_base = ktsb_pa;
  1281. ktsb_descr[0].resv = 0;
  1282. #ifndef CONFIG_DEBUG_PAGEALLOC
  1283. /* Second KTSB for 4MB/256MB mappings. */
  1284. ktsb_pa = (kern_base +
  1285. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1286. ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
  1287. ktsb_descr[1].pgsz_mask = (HV_PGSZ_MASK_4MB |
  1288. HV_PGSZ_MASK_256MB);
  1289. ktsb_descr[1].assoc = 1;
  1290. ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
  1291. ktsb_descr[1].ctx_idx = 0;
  1292. ktsb_descr[1].tsb_base = ktsb_pa;
  1293. ktsb_descr[1].resv = 0;
  1294. #endif
  1295. }
  1296. void __cpuinit sun4v_ktsb_register(void)
  1297. {
  1298. unsigned long pa, ret;
  1299. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  1300. ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
  1301. if (ret != 0) {
  1302. prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
  1303. "errors with %lx\n", pa, ret);
  1304. prom_halt();
  1305. }
  1306. }
  1307. /* paging_init() sets up the page tables */
  1308. static unsigned long last_valid_pfn;
  1309. pgd_t swapper_pg_dir[2048];
  1310. static void sun4u_pgprot_init(void);
  1311. static void sun4v_pgprot_init(void);
  1312. void __init paging_init(void)
  1313. {
  1314. unsigned long end_pfn, shift, phys_base;
  1315. unsigned long real_end, i;
  1316. int node;
  1317. /* These build time checkes make sure that the dcache_dirty_cpu()
  1318. * page->flags usage will work.
  1319. *
  1320. * When a page gets marked as dcache-dirty, we store the
  1321. * cpu number starting at bit 32 in the page->flags. Also,
  1322. * functions like clear_dcache_dirty_cpu use the cpu mask
  1323. * in 13-bit signed-immediate instruction fields.
  1324. */
  1325. /*
  1326. * Page flags must not reach into upper 32 bits that are used
  1327. * for the cpu number
  1328. */
  1329. BUILD_BUG_ON(NR_PAGEFLAGS > 32);
  1330. /*
  1331. * The bit fields placed in the high range must not reach below
  1332. * the 32 bit boundary. Otherwise we cannot place the cpu field
  1333. * at the 32 bit boundary.
  1334. */
  1335. BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
  1336. ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
  1337. BUILD_BUG_ON(NR_CPUS > 4096);
  1338. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  1339. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  1340. /* Invalidate both kernel TSBs. */
  1341. memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
  1342. #ifndef CONFIG_DEBUG_PAGEALLOC
  1343. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1344. #endif
  1345. if (tlb_type == hypervisor)
  1346. sun4v_pgprot_init();
  1347. else
  1348. sun4u_pgprot_init();
  1349. if (tlb_type == cheetah_plus ||
  1350. tlb_type == hypervisor) {
  1351. tsb_phys_patch();
  1352. ktsb_phys_patch();
  1353. }
  1354. if (tlb_type == hypervisor) {
  1355. sun4v_patch_tlb_handlers();
  1356. sun4v_ktsb_init();
  1357. }
  1358. /* Find available physical memory...
  1359. *
  1360. * Read it twice in order to work around a bug in openfirmware.
  1361. * The call to grab this table itself can cause openfirmware to
  1362. * allocate memory, which in turn can take away some space from
  1363. * the list of available memory. Reading it twice makes sure
  1364. * we really do get the final value.
  1365. */
  1366. read_obp_translations();
  1367. read_obp_memory("reg", &pall[0], &pall_ents);
  1368. read_obp_memory("available", &pavail[0], &pavail_ents);
  1369. read_obp_memory("available", &pavail[0], &pavail_ents);
  1370. phys_base = 0xffffffffffffffffUL;
  1371. for (i = 0; i < pavail_ents; i++) {
  1372. phys_base = min(phys_base, pavail[i].phys_addr);
  1373. memblock_add(pavail[i].phys_addr, pavail[i].reg_size);
  1374. }
  1375. memblock_reserve(kern_base, kern_size);
  1376. find_ramdisk(phys_base);
  1377. memblock_enforce_memory_limit(cmdline_memory_size);
  1378. memblock_allow_resize();
  1379. memblock_dump_all();
  1380. set_bit(0, mmu_context_bmap);
  1381. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  1382. real_end = (unsigned long)_end;
  1383. num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22);
  1384. printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
  1385. num_kernel_image_mappings);
  1386. /* Set kernel pgd to upper alias so physical page computations
  1387. * work.
  1388. */
  1389. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  1390. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  1391. /* Now can init the kernel/bad page tables. */
  1392. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  1393. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  1394. inherit_prom_mappings();
  1395. init_kpte_bitmap();
  1396. /* Ok, we can use our TLB miss and window trap handlers safely. */
  1397. setup_tba();
  1398. __flush_tlb_all();
  1399. if (tlb_type == hypervisor)
  1400. sun4v_ktsb_register();
  1401. prom_build_devicetree();
  1402. of_populate_present_mask();
  1403. #ifndef CONFIG_SMP
  1404. of_fill_in_cpu_data();
  1405. #endif
  1406. if (tlb_type == hypervisor) {
  1407. sun4v_mdesc_init();
  1408. mdesc_populate_present_mask(cpu_all_mask);
  1409. #ifndef CONFIG_SMP
  1410. mdesc_fill_in_cpu_data(cpu_all_mask);
  1411. #endif
  1412. }
  1413. /* Setup bootmem... */
  1414. last_valid_pfn = end_pfn = bootmem_init(phys_base);
  1415. /* Once the OF device tree and MDESC have been setup, we know
  1416. * the list of possible cpus. Therefore we can allocate the
  1417. * IRQ stacks.
  1418. */
  1419. for_each_possible_cpu(i) {
  1420. node = cpu_to_node(i);
  1421. softirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
  1422. THREAD_SIZE,
  1423. THREAD_SIZE, 0);
  1424. hardirq_stack[i] = __alloc_bootmem_node(NODE_DATA(node),
  1425. THREAD_SIZE,
  1426. THREAD_SIZE, 0);
  1427. }
  1428. kernel_physical_mapping_init();
  1429. {
  1430. unsigned long max_zone_pfns[MAX_NR_ZONES];
  1431. memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
  1432. max_zone_pfns[ZONE_NORMAL] = end_pfn;
  1433. free_area_init_nodes(max_zone_pfns);
  1434. }
  1435. printk("Booting Linux...\n");
  1436. }
  1437. int __devinit page_in_phys_avail(unsigned long paddr)
  1438. {
  1439. int i;
  1440. paddr &= PAGE_MASK;
  1441. for (i = 0; i < pavail_ents; i++) {
  1442. unsigned long start, end;
  1443. start = pavail[i].phys_addr;
  1444. end = start + pavail[i].reg_size;
  1445. if (paddr >= start && paddr < end)
  1446. return 1;
  1447. }
  1448. if (paddr >= kern_base && paddr < (kern_base + kern_size))
  1449. return 1;
  1450. #ifdef CONFIG_BLK_DEV_INITRD
  1451. if (paddr >= __pa(initrd_start) &&
  1452. paddr < __pa(PAGE_ALIGN(initrd_end)))
  1453. return 1;
  1454. #endif
  1455. return 0;
  1456. }
  1457. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  1458. static int pavail_rescan_ents __initdata;
  1459. /* Certain OBP calls, such as fetching "available" properties, can
  1460. * claim physical memory. So, along with initializing the valid
  1461. * address bitmap, what we do here is refetch the physical available
  1462. * memory list again, and make sure it provides at least as much
  1463. * memory as 'pavail' does.
  1464. */
  1465. static void __init setup_valid_addr_bitmap_from_pavail(unsigned long *bitmap)
  1466. {
  1467. int i;
  1468. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1469. for (i = 0; i < pavail_ents; i++) {
  1470. unsigned long old_start, old_end;
  1471. old_start = pavail[i].phys_addr;
  1472. old_end = old_start + pavail[i].reg_size;
  1473. while (old_start < old_end) {
  1474. int n;
  1475. for (n = 0; n < pavail_rescan_ents; n++) {
  1476. unsigned long new_start, new_end;
  1477. new_start = pavail_rescan[n].phys_addr;
  1478. new_end = new_start +
  1479. pavail_rescan[n].reg_size;
  1480. if (new_start <= old_start &&
  1481. new_end >= (old_start + PAGE_SIZE)) {
  1482. set_bit(old_start >> 22, bitmap);
  1483. goto do_next_page;
  1484. }
  1485. }
  1486. prom_printf("mem_init: Lost memory in pavail\n");
  1487. prom_printf("mem_init: OLD start[%lx] size[%lx]\n",
  1488. pavail[i].phys_addr,
  1489. pavail[i].reg_size);
  1490. prom_printf("mem_init: NEW start[%lx] size[%lx]\n",
  1491. pavail_rescan[i].phys_addr,
  1492. pavail_rescan[i].reg_size);
  1493. prom_printf("mem_init: Cannot continue, aborting.\n");
  1494. prom_halt();
  1495. do_next_page:
  1496. old_start += PAGE_SIZE;
  1497. }
  1498. }
  1499. }
  1500. static void __init patch_tlb_miss_handler_bitmap(void)
  1501. {
  1502. extern unsigned int valid_addr_bitmap_insn[];
  1503. extern unsigned int valid_addr_bitmap_patch[];
  1504. valid_addr_bitmap_insn[1] = valid_addr_bitmap_patch[1];
  1505. mb();
  1506. valid_addr_bitmap_insn[0] = valid_addr_bitmap_patch[0];
  1507. flushi(&valid_addr_bitmap_insn[0]);
  1508. }
  1509. void __init mem_init(void)
  1510. {
  1511. unsigned long codepages, datapages, initpages;
  1512. unsigned long addr, last;
  1513. addr = PAGE_OFFSET + kern_base;
  1514. last = PAGE_ALIGN(kern_size) + addr;
  1515. while (addr < last) {
  1516. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1517. addr += PAGE_SIZE;
  1518. }
  1519. setup_valid_addr_bitmap_from_pavail(sparc64_valid_addr_bitmap);
  1520. patch_tlb_miss_handler_bitmap();
  1521. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1522. #ifdef CONFIG_NEED_MULTIPLE_NODES
  1523. {
  1524. int i;
  1525. for_each_online_node(i) {
  1526. if (NODE_DATA(i)->node_spanned_pages != 0) {
  1527. totalram_pages +=
  1528. free_all_bootmem_node(NODE_DATA(i));
  1529. }
  1530. }
  1531. totalram_pages += free_low_memory_core_early(MAX_NUMNODES);
  1532. }
  1533. #else
  1534. totalram_pages = free_all_bootmem();
  1535. #endif
  1536. /* We subtract one to account for the mem_map_zero page
  1537. * allocated below.
  1538. */
  1539. totalram_pages -= 1;
  1540. num_physpages = totalram_pages;
  1541. /*
  1542. * Set up the zero page, mark it reserved, so that page count
  1543. * is not manipulated when freeing the page from user ptes.
  1544. */
  1545. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1546. if (mem_map_zero == NULL) {
  1547. prom_printf("paging_init: Cannot alloc zero page.\n");
  1548. prom_halt();
  1549. }
  1550. SetPageReserved(mem_map_zero);
  1551. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1552. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1553. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1554. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1555. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1556. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1557. printk("Memory: %luk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1558. nr_free_pages() << (PAGE_SHIFT-10),
  1559. codepages << (PAGE_SHIFT-10),
  1560. datapages << (PAGE_SHIFT-10),
  1561. initpages << (PAGE_SHIFT-10),
  1562. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1563. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1564. cheetah_ecache_flush_init();
  1565. }
  1566. void free_initmem(void)
  1567. {
  1568. unsigned long addr, initend;
  1569. int do_free = 1;
  1570. /* If the physical memory maps were trimmed by kernel command
  1571. * line options, don't even try freeing this initmem stuff up.
  1572. * The kernel image could have been in the trimmed out region
  1573. * and if so the freeing below will free invalid page structs.
  1574. */
  1575. if (cmdline_memory_size)
  1576. do_free = 0;
  1577. /*
  1578. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1579. */
  1580. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1581. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1582. for (; addr < initend; addr += PAGE_SIZE) {
  1583. unsigned long page;
  1584. struct page *p;
  1585. page = (addr +
  1586. ((unsigned long) __va(kern_base)) -
  1587. ((unsigned long) KERNBASE));
  1588. memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
  1589. if (do_free) {
  1590. p = virt_to_page(page);
  1591. ClearPageReserved(p);
  1592. init_page_count(p);
  1593. __free_page(p);
  1594. num_physpages++;
  1595. totalram_pages++;
  1596. }
  1597. }
  1598. }
  1599. #ifdef CONFIG_BLK_DEV_INITRD
  1600. void free_initrd_mem(unsigned long start, unsigned long end)
  1601. {
  1602. if (start < end)
  1603. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1604. for (; start < end; start += PAGE_SIZE) {
  1605. struct page *p = virt_to_page(start);
  1606. ClearPageReserved(p);
  1607. init_page_count(p);
  1608. __free_page(p);
  1609. num_physpages++;
  1610. totalram_pages++;
  1611. }
  1612. }
  1613. #endif
  1614. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1615. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1616. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1617. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1618. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1619. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1620. pgprot_t PAGE_KERNEL __read_mostly;
  1621. EXPORT_SYMBOL(PAGE_KERNEL);
  1622. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1623. pgprot_t PAGE_COPY __read_mostly;
  1624. pgprot_t PAGE_SHARED __read_mostly;
  1625. EXPORT_SYMBOL(PAGE_SHARED);
  1626. unsigned long pg_iobits __read_mostly;
  1627. unsigned long _PAGE_IE __read_mostly;
  1628. EXPORT_SYMBOL(_PAGE_IE);
  1629. unsigned long _PAGE_E __read_mostly;
  1630. EXPORT_SYMBOL(_PAGE_E);
  1631. unsigned long _PAGE_CACHE __read_mostly;
  1632. EXPORT_SYMBOL(_PAGE_CACHE);
  1633. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  1634. unsigned long vmemmap_table[VMEMMAP_SIZE];
  1635. int __meminit vmemmap_populate(struct page *start, unsigned long nr, int node)
  1636. {
  1637. unsigned long vstart = (unsigned long) start;
  1638. unsigned long vend = (unsigned long) (start + nr);
  1639. unsigned long phys_start = (vstart - VMEMMAP_BASE);
  1640. unsigned long phys_end = (vend - VMEMMAP_BASE);
  1641. unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK;
  1642. unsigned long end = VMEMMAP_ALIGN(phys_end);
  1643. unsigned long pte_base;
  1644. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1645. _PAGE_CP_4U | _PAGE_CV_4U |
  1646. _PAGE_P_4U | _PAGE_W_4U);
  1647. if (tlb_type == hypervisor)
  1648. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1649. _PAGE_CP_4V | _PAGE_CV_4V |
  1650. _PAGE_P_4V | _PAGE_W_4V);
  1651. for (; addr < end; addr += VMEMMAP_CHUNK) {
  1652. unsigned long *vmem_pp =
  1653. vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT);
  1654. void *block;
  1655. if (!(*vmem_pp & _PAGE_VALID)) {
  1656. block = vmemmap_alloc_block(1UL << 22, node);
  1657. if (!block)
  1658. return -ENOMEM;
  1659. *vmem_pp = pte_base | __pa(block);
  1660. printk(KERN_INFO "[%p-%p] page_structs=%lu "
  1661. "node=%d entry=%lu/%lu\n", start, block, nr,
  1662. node,
  1663. addr >> VMEMMAP_CHUNK_SHIFT,
  1664. VMEMMAP_SIZE);
  1665. }
  1666. }
  1667. return 0;
  1668. }
  1669. #endif /* CONFIG_SPARSEMEM_VMEMMAP */
  1670. static void prot_init_common(unsigned long page_none,
  1671. unsigned long page_shared,
  1672. unsigned long page_copy,
  1673. unsigned long page_readonly,
  1674. unsigned long page_exec_bit)
  1675. {
  1676. PAGE_COPY = __pgprot(page_copy);
  1677. PAGE_SHARED = __pgprot(page_shared);
  1678. protection_map[0x0] = __pgprot(page_none);
  1679. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1680. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1681. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1682. protection_map[0x4] = __pgprot(page_readonly);
  1683. protection_map[0x5] = __pgprot(page_readonly);
  1684. protection_map[0x6] = __pgprot(page_copy);
  1685. protection_map[0x7] = __pgprot(page_copy);
  1686. protection_map[0x8] = __pgprot(page_none);
  1687. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1688. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1689. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1690. protection_map[0xc] = __pgprot(page_readonly);
  1691. protection_map[0xd] = __pgprot(page_readonly);
  1692. protection_map[0xe] = __pgprot(page_shared);
  1693. protection_map[0xf] = __pgprot(page_shared);
  1694. }
  1695. static void __init sun4u_pgprot_init(void)
  1696. {
  1697. unsigned long page_none, page_shared, page_copy, page_readonly;
  1698. unsigned long page_exec_bit;
  1699. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1700. _PAGE_CACHE_4U | _PAGE_P_4U |
  1701. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1702. _PAGE_EXEC_4U);
  1703. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1704. _PAGE_CACHE_4U | _PAGE_P_4U |
  1705. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1706. _PAGE_EXEC_4U | _PAGE_L_4U);
  1707. _PAGE_IE = _PAGE_IE_4U;
  1708. _PAGE_E = _PAGE_E_4U;
  1709. _PAGE_CACHE = _PAGE_CACHE_4U;
  1710. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1711. __ACCESS_BITS_4U | _PAGE_E_4U);
  1712. #ifdef CONFIG_DEBUG_PAGEALLOC
  1713. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4U) ^
  1714. 0xfffff80000000000UL;
  1715. #else
  1716. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1717. 0xfffff80000000000UL;
  1718. #endif
  1719. kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1720. _PAGE_P_4U | _PAGE_W_4U);
  1721. /* XXX Should use 256MB on Panther. XXX */
  1722. kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
  1723. _PAGE_SZBITS = _PAGE_SZBITS_4U;
  1724. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1725. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1726. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1727. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1728. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1729. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1730. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1731. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1732. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1733. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1734. page_exec_bit = _PAGE_EXEC_4U;
  1735. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1736. page_exec_bit);
  1737. }
  1738. static void __init sun4v_pgprot_init(void)
  1739. {
  1740. unsigned long page_none, page_shared, page_copy, page_readonly;
  1741. unsigned long page_exec_bit;
  1742. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1743. _PAGE_CACHE_4V | _PAGE_P_4V |
  1744. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1745. _PAGE_EXEC_4V);
  1746. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1747. _PAGE_IE = _PAGE_IE_4V;
  1748. _PAGE_E = _PAGE_E_4V;
  1749. _PAGE_CACHE = _PAGE_CACHE_4V;
  1750. #ifdef CONFIG_DEBUG_PAGEALLOC
  1751. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1752. 0xfffff80000000000UL;
  1753. #else
  1754. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1755. 0xfffff80000000000UL;
  1756. #endif
  1757. kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1758. _PAGE_P_4V | _PAGE_W_4V);
  1759. #ifdef CONFIG_DEBUG_PAGEALLOC
  1760. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1761. 0xfffff80000000000UL;
  1762. #else
  1763. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
  1764. 0xfffff80000000000UL;
  1765. #endif
  1766. kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1767. _PAGE_P_4V | _PAGE_W_4V);
  1768. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1769. __ACCESS_BITS_4V | _PAGE_E_4V);
  1770. _PAGE_SZBITS = _PAGE_SZBITS_4V;
  1771. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1772. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1773. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1774. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1775. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1776. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1777. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1778. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1779. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1780. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1781. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1782. page_exec_bit = _PAGE_EXEC_4V;
  1783. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1784. page_exec_bit);
  1785. }
  1786. unsigned long pte_sz_bits(unsigned long sz)
  1787. {
  1788. if (tlb_type == hypervisor) {
  1789. switch (sz) {
  1790. case 8 * 1024:
  1791. default:
  1792. return _PAGE_SZ8K_4V;
  1793. case 64 * 1024:
  1794. return _PAGE_SZ64K_4V;
  1795. case 512 * 1024:
  1796. return _PAGE_SZ512K_4V;
  1797. case 4 * 1024 * 1024:
  1798. return _PAGE_SZ4MB_4V;
  1799. }
  1800. } else {
  1801. switch (sz) {
  1802. case 8 * 1024:
  1803. default:
  1804. return _PAGE_SZ8K_4U;
  1805. case 64 * 1024:
  1806. return _PAGE_SZ64K_4U;
  1807. case 512 * 1024:
  1808. return _PAGE_SZ512K_4U;
  1809. case 4 * 1024 * 1024:
  1810. return _PAGE_SZ4MB_4U;
  1811. }
  1812. }
  1813. }
  1814. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1815. {
  1816. pte_t pte;
  1817. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1818. pte_val(pte) |= (((unsigned long)space) << 32);
  1819. pte_val(pte) |= pte_sz_bits(page_size);
  1820. return pte;
  1821. }
  1822. static unsigned long kern_large_tte(unsigned long paddr)
  1823. {
  1824. unsigned long val;
  1825. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1826. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1827. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1828. if (tlb_type == hypervisor)
  1829. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1830. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1831. _PAGE_EXEC_4V | _PAGE_W_4V);
  1832. return val | paddr;
  1833. }
  1834. /* If not locked, zap it. */
  1835. void __flush_tlb_all(void)
  1836. {
  1837. unsigned long pstate;
  1838. int i;
  1839. __asm__ __volatile__("flushw\n\t"
  1840. "rdpr %%pstate, %0\n\t"
  1841. "wrpr %0, %1, %%pstate"
  1842. : "=r" (pstate)
  1843. : "i" (PSTATE_IE));
  1844. if (tlb_type == hypervisor) {
  1845. sun4v_mmu_demap_all();
  1846. } else if (tlb_type == spitfire) {
  1847. for (i = 0; i < 64; i++) {
  1848. /* Spitfire Errata #32 workaround */
  1849. /* NOTE: Always runs on spitfire, so no
  1850. * cheetah+ page size encodings.
  1851. */
  1852. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1853. "flush %%g6"
  1854. : /* No outputs */
  1855. : "r" (0),
  1856. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1857. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1858. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1859. "membar #Sync"
  1860. : /* no outputs */
  1861. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1862. spitfire_put_dtlb_data(i, 0x0UL);
  1863. }
  1864. /* Spitfire Errata #32 workaround */
  1865. /* NOTE: Always runs on spitfire, so no
  1866. * cheetah+ page size encodings.
  1867. */
  1868. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1869. "flush %%g6"
  1870. : /* No outputs */
  1871. : "r" (0),
  1872. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1873. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  1874. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1875. "membar #Sync"
  1876. : /* no outputs */
  1877. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  1878. spitfire_put_itlb_data(i, 0x0UL);
  1879. }
  1880. }
  1881. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1882. cheetah_flush_dtlb_all();
  1883. cheetah_flush_itlb_all();
  1884. }
  1885. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  1886. : : "r" (pstate));
  1887. }