pci.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /* pci.c: UltraSparc PCI controller support.
  2. *
  3. * Copyright (C) 1997, 1998, 1999 David S. Miller (davem@redhat.com)
  4. * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be)
  5. * Copyright (C) 1999 Jakub Jelinek (jj@ultra.linux.cz)
  6. *
  7. * OF tree based PCI bus probing taken from the PowerPC port
  8. * with minor modifications, see there for credits.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/capability.h>
  15. #include <linux/errno.h>
  16. #include <linux/pci.h>
  17. #include <linux/msi.h>
  18. #include <linux/irq.h>
  19. #include <linux/init.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/pgtable.h>
  24. #include <asm/irq.h>
  25. #include <asm/prom.h>
  26. #include <asm/apb.h>
  27. #include "pci_impl.h"
  28. /* List of all PCI controllers found in the system. */
  29. struct pci_pbm_info *pci_pbm_root = NULL;
  30. /* Each PBM found gets a unique index. */
  31. int pci_num_pbms = 0;
  32. volatile int pci_poke_in_progress;
  33. volatile int pci_poke_cpu = -1;
  34. volatile int pci_poke_faulted;
  35. static DEFINE_SPINLOCK(pci_poke_lock);
  36. void pci_config_read8(u8 *addr, u8 *ret)
  37. {
  38. unsigned long flags;
  39. u8 byte;
  40. spin_lock_irqsave(&pci_poke_lock, flags);
  41. pci_poke_cpu = smp_processor_id();
  42. pci_poke_in_progress = 1;
  43. pci_poke_faulted = 0;
  44. __asm__ __volatile__("membar #Sync\n\t"
  45. "lduba [%1] %2, %0\n\t"
  46. "membar #Sync"
  47. : "=r" (byte)
  48. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  49. : "memory");
  50. pci_poke_in_progress = 0;
  51. pci_poke_cpu = -1;
  52. if (!pci_poke_faulted)
  53. *ret = byte;
  54. spin_unlock_irqrestore(&pci_poke_lock, flags);
  55. }
  56. void pci_config_read16(u16 *addr, u16 *ret)
  57. {
  58. unsigned long flags;
  59. u16 word;
  60. spin_lock_irqsave(&pci_poke_lock, flags);
  61. pci_poke_cpu = smp_processor_id();
  62. pci_poke_in_progress = 1;
  63. pci_poke_faulted = 0;
  64. __asm__ __volatile__("membar #Sync\n\t"
  65. "lduha [%1] %2, %0\n\t"
  66. "membar #Sync"
  67. : "=r" (word)
  68. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  69. : "memory");
  70. pci_poke_in_progress = 0;
  71. pci_poke_cpu = -1;
  72. if (!pci_poke_faulted)
  73. *ret = word;
  74. spin_unlock_irqrestore(&pci_poke_lock, flags);
  75. }
  76. void pci_config_read32(u32 *addr, u32 *ret)
  77. {
  78. unsigned long flags;
  79. u32 dword;
  80. spin_lock_irqsave(&pci_poke_lock, flags);
  81. pci_poke_cpu = smp_processor_id();
  82. pci_poke_in_progress = 1;
  83. pci_poke_faulted = 0;
  84. __asm__ __volatile__("membar #Sync\n\t"
  85. "lduwa [%1] %2, %0\n\t"
  86. "membar #Sync"
  87. : "=r" (dword)
  88. : "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  89. : "memory");
  90. pci_poke_in_progress = 0;
  91. pci_poke_cpu = -1;
  92. if (!pci_poke_faulted)
  93. *ret = dword;
  94. spin_unlock_irqrestore(&pci_poke_lock, flags);
  95. }
  96. void pci_config_write8(u8 *addr, u8 val)
  97. {
  98. unsigned long flags;
  99. spin_lock_irqsave(&pci_poke_lock, flags);
  100. pci_poke_cpu = smp_processor_id();
  101. pci_poke_in_progress = 1;
  102. pci_poke_faulted = 0;
  103. __asm__ __volatile__("membar #Sync\n\t"
  104. "stba %0, [%1] %2\n\t"
  105. "membar #Sync"
  106. : /* no outputs */
  107. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  108. : "memory");
  109. pci_poke_in_progress = 0;
  110. pci_poke_cpu = -1;
  111. spin_unlock_irqrestore(&pci_poke_lock, flags);
  112. }
  113. void pci_config_write16(u16 *addr, u16 val)
  114. {
  115. unsigned long flags;
  116. spin_lock_irqsave(&pci_poke_lock, flags);
  117. pci_poke_cpu = smp_processor_id();
  118. pci_poke_in_progress = 1;
  119. pci_poke_faulted = 0;
  120. __asm__ __volatile__("membar #Sync\n\t"
  121. "stha %0, [%1] %2\n\t"
  122. "membar #Sync"
  123. : /* no outputs */
  124. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  125. : "memory");
  126. pci_poke_in_progress = 0;
  127. pci_poke_cpu = -1;
  128. spin_unlock_irqrestore(&pci_poke_lock, flags);
  129. }
  130. void pci_config_write32(u32 *addr, u32 val)
  131. {
  132. unsigned long flags;
  133. spin_lock_irqsave(&pci_poke_lock, flags);
  134. pci_poke_cpu = smp_processor_id();
  135. pci_poke_in_progress = 1;
  136. pci_poke_faulted = 0;
  137. __asm__ __volatile__("membar #Sync\n\t"
  138. "stwa %0, [%1] %2\n\t"
  139. "membar #Sync"
  140. : /* no outputs */
  141. : "r" (val), "r" (addr), "i" (ASI_PHYS_BYPASS_EC_E_L)
  142. : "memory");
  143. pci_poke_in_progress = 0;
  144. pci_poke_cpu = -1;
  145. spin_unlock_irqrestore(&pci_poke_lock, flags);
  146. }
  147. static int ofpci_verbose;
  148. static int __init ofpci_debug(char *str)
  149. {
  150. int val = 0;
  151. get_option(&str, &val);
  152. if (val)
  153. ofpci_verbose = 1;
  154. return 1;
  155. }
  156. __setup("ofpci_debug=", ofpci_debug);
  157. static unsigned long pci_parse_of_flags(u32 addr0)
  158. {
  159. unsigned long flags = 0;
  160. if (addr0 & 0x02000000) {
  161. flags = IORESOURCE_MEM | PCI_BASE_ADDRESS_SPACE_MEMORY;
  162. flags |= (addr0 >> 22) & PCI_BASE_ADDRESS_MEM_TYPE_64;
  163. flags |= (addr0 >> 28) & PCI_BASE_ADDRESS_MEM_TYPE_1M;
  164. if (addr0 & 0x40000000)
  165. flags |= IORESOURCE_PREFETCH
  166. | PCI_BASE_ADDRESS_MEM_PREFETCH;
  167. } else if (addr0 & 0x01000000)
  168. flags = IORESOURCE_IO | PCI_BASE_ADDRESS_SPACE_IO;
  169. return flags;
  170. }
  171. /* The of_device layer has translated all of the assigned-address properties
  172. * into physical address resources, we only have to figure out the register
  173. * mapping.
  174. */
  175. static void pci_parse_of_addrs(struct platform_device *op,
  176. struct device_node *node,
  177. struct pci_dev *dev)
  178. {
  179. struct resource *op_res;
  180. const u32 *addrs;
  181. int proplen;
  182. addrs = of_get_property(node, "assigned-addresses", &proplen);
  183. if (!addrs)
  184. return;
  185. if (ofpci_verbose)
  186. printk(" parse addresses (%d bytes) @ %p\n",
  187. proplen, addrs);
  188. op_res = &op->resource[0];
  189. for (; proplen >= 20; proplen -= 20, addrs += 5, op_res++) {
  190. struct resource *res;
  191. unsigned long flags;
  192. int i;
  193. flags = pci_parse_of_flags(addrs[0]);
  194. if (!flags)
  195. continue;
  196. i = addrs[0] & 0xff;
  197. if (ofpci_verbose)
  198. printk(" start: %llx, end: %llx, i: %x\n",
  199. op_res->start, op_res->end, i);
  200. if (PCI_BASE_ADDRESS_0 <= i && i <= PCI_BASE_ADDRESS_5) {
  201. res = &dev->resource[(i - PCI_BASE_ADDRESS_0) >> 2];
  202. } else if (i == dev->rom_base_reg) {
  203. res = &dev->resource[PCI_ROM_RESOURCE];
  204. flags |= IORESOURCE_READONLY | IORESOURCE_CACHEABLE
  205. | IORESOURCE_SIZEALIGN;
  206. } else {
  207. printk(KERN_ERR "PCI: bad cfg reg num 0x%x\n", i);
  208. continue;
  209. }
  210. res->start = op_res->start;
  211. res->end = op_res->end;
  212. res->flags = flags;
  213. res->name = pci_name(dev);
  214. }
  215. }
  216. static struct pci_dev *of_create_pci_dev(struct pci_pbm_info *pbm,
  217. struct device_node *node,
  218. struct pci_bus *bus, int devfn)
  219. {
  220. struct dev_archdata *sd;
  221. struct pci_slot *slot;
  222. struct platform_device *op;
  223. struct pci_dev *dev;
  224. const char *type;
  225. u32 class;
  226. dev = alloc_pci_dev();
  227. if (!dev)
  228. return NULL;
  229. sd = &dev->dev.archdata;
  230. sd->iommu = pbm->iommu;
  231. sd->stc = &pbm->stc;
  232. sd->host_controller = pbm;
  233. sd->op = op = of_find_device_by_node(node);
  234. sd->numa_node = pbm->numa_node;
  235. sd = &op->dev.archdata;
  236. sd->iommu = pbm->iommu;
  237. sd->stc = &pbm->stc;
  238. sd->numa_node = pbm->numa_node;
  239. if (!strcmp(node->name, "ebus"))
  240. of_propagate_archdata(op);
  241. type = of_get_property(node, "device_type", NULL);
  242. if (type == NULL)
  243. type = "";
  244. if (ofpci_verbose)
  245. printk(" create device, devfn: %x, type: %s\n",
  246. devfn, type);
  247. dev->bus = bus;
  248. dev->sysdata = node;
  249. dev->dev.parent = bus->bridge;
  250. dev->dev.bus = &pci_bus_type;
  251. dev->dev.of_node = of_node_get(node);
  252. dev->devfn = devfn;
  253. dev->multifunction = 0; /* maybe a lie? */
  254. set_pcie_port_type(dev);
  255. list_for_each_entry(slot, &dev->bus->slots, list)
  256. if (PCI_SLOT(dev->devfn) == slot->number)
  257. dev->slot = slot;
  258. dev->vendor = of_getintprop_default(node, "vendor-id", 0xffff);
  259. dev->device = of_getintprop_default(node, "device-id", 0xffff);
  260. dev->subsystem_vendor =
  261. of_getintprop_default(node, "subsystem-vendor-id", 0);
  262. dev->subsystem_device =
  263. of_getintprop_default(node, "subsystem-id", 0);
  264. dev->cfg_size = pci_cfg_space_size(dev);
  265. /* We can't actually use the firmware value, we have
  266. * to read what is in the register right now. One
  267. * reason is that in the case of IDE interfaces the
  268. * firmware can sample the value before the the IDE
  269. * interface is programmed into native mode.
  270. */
  271. pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
  272. dev->class = class >> 8;
  273. dev->revision = class & 0xff;
  274. dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(bus),
  275. dev->bus->number, PCI_SLOT(devfn), PCI_FUNC(devfn));
  276. if (ofpci_verbose)
  277. printk(" class: 0x%x device name: %s\n",
  278. dev->class, pci_name(dev));
  279. /* I have seen IDE devices which will not respond to
  280. * the bmdma simplex check reads if bus mastering is
  281. * disabled.
  282. */
  283. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  284. pci_set_master(dev);
  285. dev->current_state = 4; /* unknown power state */
  286. dev->error_state = pci_channel_io_normal;
  287. dev->dma_mask = 0xffffffff;
  288. if (!strcmp(node->name, "pci")) {
  289. /* a PCI-PCI bridge */
  290. dev->hdr_type = PCI_HEADER_TYPE_BRIDGE;
  291. dev->rom_base_reg = PCI_ROM_ADDRESS1;
  292. } else if (!strcmp(type, "cardbus")) {
  293. dev->hdr_type = PCI_HEADER_TYPE_CARDBUS;
  294. } else {
  295. dev->hdr_type = PCI_HEADER_TYPE_NORMAL;
  296. dev->rom_base_reg = PCI_ROM_ADDRESS;
  297. dev->irq = sd->op->archdata.irqs[0];
  298. if (dev->irq == 0xffffffff)
  299. dev->irq = PCI_IRQ_NONE;
  300. }
  301. pci_parse_of_addrs(sd->op, node, dev);
  302. if (ofpci_verbose)
  303. printk(" adding to system ...\n");
  304. pci_device_add(dev, bus);
  305. return dev;
  306. }
  307. static void __devinit apb_calc_first_last(u8 map, u32 *first_p, u32 *last_p)
  308. {
  309. u32 idx, first, last;
  310. first = 8;
  311. last = 0;
  312. for (idx = 0; idx < 8; idx++) {
  313. if ((map & (1 << idx)) != 0) {
  314. if (first > idx)
  315. first = idx;
  316. if (last < idx)
  317. last = idx;
  318. }
  319. }
  320. *first_p = first;
  321. *last_p = last;
  322. }
  323. /* Cook up fake bus resources for SUNW,simba PCI bridges which lack
  324. * a proper 'ranges' property.
  325. */
  326. static void __devinit apb_fake_ranges(struct pci_dev *dev,
  327. struct pci_bus *bus,
  328. struct pci_pbm_info *pbm)
  329. {
  330. struct pci_bus_region region;
  331. struct resource *res;
  332. u32 first, last;
  333. u8 map;
  334. pci_read_config_byte(dev, APB_IO_ADDRESS_MAP, &map);
  335. apb_calc_first_last(map, &first, &last);
  336. res = bus->resource[0];
  337. res->flags = IORESOURCE_IO;
  338. region.start = (first << 21);
  339. region.end = (last << 21) + ((1 << 21) - 1);
  340. pcibios_bus_to_resource(dev, res, &region);
  341. pci_read_config_byte(dev, APB_MEM_ADDRESS_MAP, &map);
  342. apb_calc_first_last(map, &first, &last);
  343. res = bus->resource[1];
  344. res->flags = IORESOURCE_MEM;
  345. region.start = (first << 21);
  346. region.end = (last << 21) + ((1 << 21) - 1);
  347. pcibios_bus_to_resource(dev, res, &region);
  348. }
  349. static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
  350. struct device_node *node,
  351. struct pci_bus *bus);
  352. #define GET_64BIT(prop, i) ((((u64) (prop)[(i)]) << 32) | (prop)[(i)+1])
  353. static void __devinit of_scan_pci_bridge(struct pci_pbm_info *pbm,
  354. struct device_node *node,
  355. struct pci_dev *dev)
  356. {
  357. struct pci_bus *bus;
  358. const u32 *busrange, *ranges;
  359. int len, i, simba;
  360. struct pci_bus_region region;
  361. struct resource *res;
  362. unsigned int flags;
  363. u64 size;
  364. if (ofpci_verbose)
  365. printk("of_scan_pci_bridge(%s)\n", node->full_name);
  366. /* parse bus-range property */
  367. busrange = of_get_property(node, "bus-range", &len);
  368. if (busrange == NULL || len != 8) {
  369. printk(KERN_DEBUG "Can't get bus-range for PCI-PCI bridge %s\n",
  370. node->full_name);
  371. return;
  372. }
  373. ranges = of_get_property(node, "ranges", &len);
  374. simba = 0;
  375. if (ranges == NULL) {
  376. const char *model = of_get_property(node, "model", NULL);
  377. if (model && !strcmp(model, "SUNW,simba"))
  378. simba = 1;
  379. }
  380. bus = pci_add_new_bus(dev->bus, dev, busrange[0]);
  381. if (!bus) {
  382. printk(KERN_ERR "Failed to create pci bus for %s\n",
  383. node->full_name);
  384. return;
  385. }
  386. bus->primary = dev->bus->number;
  387. pci_bus_insert_busn_res(bus, busrange[0], busrange[1]);
  388. bus->bridge_ctl = 0;
  389. /* parse ranges property, or cook one up by hand for Simba */
  390. /* PCI #address-cells == 3 and #size-cells == 2 always */
  391. res = &dev->resource[PCI_BRIDGE_RESOURCES];
  392. for (i = 0; i < PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES; ++i) {
  393. res->flags = 0;
  394. bus->resource[i] = res;
  395. ++res;
  396. }
  397. if (simba) {
  398. apb_fake_ranges(dev, bus, pbm);
  399. goto after_ranges;
  400. } else if (ranges == NULL) {
  401. pci_read_bridge_bases(bus);
  402. goto after_ranges;
  403. }
  404. i = 1;
  405. for (; len >= 32; len -= 32, ranges += 8) {
  406. flags = pci_parse_of_flags(ranges[0]);
  407. size = GET_64BIT(ranges, 6);
  408. if (flags == 0 || size == 0)
  409. continue;
  410. if (flags & IORESOURCE_IO) {
  411. res = bus->resource[0];
  412. if (res->flags) {
  413. printk(KERN_ERR "PCI: ignoring extra I/O range"
  414. " for bridge %s\n", node->full_name);
  415. continue;
  416. }
  417. } else {
  418. if (i >= PCI_NUM_RESOURCES - PCI_BRIDGE_RESOURCES) {
  419. printk(KERN_ERR "PCI: too many memory ranges"
  420. " for bridge %s\n", node->full_name);
  421. continue;
  422. }
  423. res = bus->resource[i];
  424. ++i;
  425. }
  426. res->flags = flags;
  427. region.start = GET_64BIT(ranges, 1);
  428. region.end = region.start + size - 1;
  429. pcibios_bus_to_resource(dev, res, &region);
  430. }
  431. after_ranges:
  432. sprintf(bus->name, "PCI Bus %04x:%02x", pci_domain_nr(bus),
  433. bus->number);
  434. if (ofpci_verbose)
  435. printk(" bus name: %s\n", bus->name);
  436. pci_of_scan_bus(pbm, node, bus);
  437. }
  438. static void __devinit pci_of_scan_bus(struct pci_pbm_info *pbm,
  439. struct device_node *node,
  440. struct pci_bus *bus)
  441. {
  442. struct device_node *child;
  443. const u32 *reg;
  444. int reglen, devfn, prev_devfn;
  445. struct pci_dev *dev;
  446. if (ofpci_verbose)
  447. printk("PCI: scan_bus[%s] bus no %d\n",
  448. node->full_name, bus->number);
  449. child = NULL;
  450. prev_devfn = -1;
  451. while ((child = of_get_next_child(node, child)) != NULL) {
  452. if (ofpci_verbose)
  453. printk(" * %s\n", child->full_name);
  454. reg = of_get_property(child, "reg", &reglen);
  455. if (reg == NULL || reglen < 20)
  456. continue;
  457. devfn = (reg[0] >> 8) & 0xff;
  458. /* This is a workaround for some device trees
  459. * which list PCI devices twice. On the V100
  460. * for example, device number 3 is listed twice.
  461. * Once as "pm" and once again as "lomp".
  462. */
  463. if (devfn == prev_devfn)
  464. continue;
  465. prev_devfn = devfn;
  466. /* create a new pci_dev for this device */
  467. dev = of_create_pci_dev(pbm, child, bus, devfn);
  468. if (!dev)
  469. continue;
  470. if (ofpci_verbose)
  471. printk("PCI: dev header type: %x\n",
  472. dev->hdr_type);
  473. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
  474. dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
  475. of_scan_pci_bridge(pbm, child, dev);
  476. }
  477. }
  478. static ssize_t
  479. show_pciobppath_attr(struct device * dev, struct device_attribute * attr, char * buf)
  480. {
  481. struct pci_dev *pdev;
  482. struct device_node *dp;
  483. pdev = to_pci_dev(dev);
  484. dp = pdev->dev.of_node;
  485. return snprintf (buf, PAGE_SIZE, "%s\n", dp->full_name);
  486. }
  487. static DEVICE_ATTR(obppath, S_IRUSR | S_IRGRP | S_IROTH, show_pciobppath_attr, NULL);
  488. static void __devinit pci_bus_register_of_sysfs(struct pci_bus *bus)
  489. {
  490. struct pci_dev *dev;
  491. struct pci_bus *child_bus;
  492. int err;
  493. list_for_each_entry(dev, &bus->devices, bus_list) {
  494. /* we don't really care if we can create this file or
  495. * not, but we need to assign the result of the call
  496. * or the world will fall under alien invasion and
  497. * everybody will be frozen on a spaceship ready to be
  498. * eaten on alpha centauri by some green and jelly
  499. * humanoid.
  500. */
  501. err = sysfs_create_file(&dev->dev.kobj, &dev_attr_obppath.attr);
  502. (void) err;
  503. }
  504. list_for_each_entry(child_bus, &bus->children, node)
  505. pci_bus_register_of_sysfs(child_bus);
  506. }
  507. struct pci_bus * __devinit pci_scan_one_pbm(struct pci_pbm_info *pbm,
  508. struct device *parent)
  509. {
  510. LIST_HEAD(resources);
  511. struct device_node *node = pbm->op->dev.of_node;
  512. struct pci_bus *bus;
  513. printk("PCI: Scanning PBM %s\n", node->full_name);
  514. pci_add_resource_offset(&resources, &pbm->io_space,
  515. pbm->io_space.start);
  516. pci_add_resource_offset(&resources, &pbm->mem_space,
  517. pbm->mem_space.start);
  518. pbm->busn.start = pbm->pci_first_busno;
  519. pbm->busn.end = pbm->pci_last_busno;
  520. pbm->busn.flags = IORESOURCE_BUS;
  521. pci_add_resource(&resources, &pbm->busn);
  522. bus = pci_create_root_bus(parent, pbm->pci_first_busno, pbm->pci_ops,
  523. pbm, &resources);
  524. if (!bus) {
  525. printk(KERN_ERR "Failed to create bus for %s\n",
  526. node->full_name);
  527. pci_free_resource_list(&resources);
  528. return NULL;
  529. }
  530. pci_of_scan_bus(pbm, node, bus);
  531. pci_bus_add_devices(bus);
  532. pci_bus_register_of_sysfs(bus);
  533. return bus;
  534. }
  535. void __devinit pcibios_fixup_bus(struct pci_bus *pbus)
  536. {
  537. }
  538. void pcibios_update_irq(struct pci_dev *pdev, int irq)
  539. {
  540. }
  541. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  542. resource_size_t size, resource_size_t align)
  543. {
  544. return res->start;
  545. }
  546. int pcibios_enable_device(struct pci_dev *dev, int mask)
  547. {
  548. u16 cmd, oldcmd;
  549. int i;
  550. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  551. oldcmd = cmd;
  552. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  553. struct resource *res = &dev->resource[i];
  554. /* Only set up the requested stuff */
  555. if (!(mask & (1<<i)))
  556. continue;
  557. if (res->flags & IORESOURCE_IO)
  558. cmd |= PCI_COMMAND_IO;
  559. if (res->flags & IORESOURCE_MEM)
  560. cmd |= PCI_COMMAND_MEMORY;
  561. }
  562. if (cmd != oldcmd) {
  563. printk(KERN_DEBUG "PCI: Enabling device: (%s), cmd %x\n",
  564. pci_name(dev), cmd);
  565. /* Enable the appropriate bits in the PCI command register. */
  566. pci_write_config_word(dev, PCI_COMMAND, cmd);
  567. }
  568. return 0;
  569. }
  570. /* Platform support for /proc/bus/pci/X/Y mmap()s. */
  571. /* If the user uses a host-bridge as the PCI device, he may use
  572. * this to perform a raw mmap() of the I/O or MEM space behind
  573. * that controller.
  574. *
  575. * This can be useful for execution of x86 PCI bios initialization code
  576. * on a PCI card, like the xfree86 int10 stuff does.
  577. */
  578. static int __pci_mmap_make_offset_bus(struct pci_dev *pdev, struct vm_area_struct *vma,
  579. enum pci_mmap_state mmap_state)
  580. {
  581. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  582. unsigned long space_size, user_offset, user_size;
  583. if (mmap_state == pci_mmap_io) {
  584. space_size = resource_size(&pbm->io_space);
  585. } else {
  586. space_size = resource_size(&pbm->mem_space);
  587. }
  588. /* Make sure the request is in range. */
  589. user_offset = vma->vm_pgoff << PAGE_SHIFT;
  590. user_size = vma->vm_end - vma->vm_start;
  591. if (user_offset >= space_size ||
  592. (user_offset + user_size) > space_size)
  593. return -EINVAL;
  594. if (mmap_state == pci_mmap_io) {
  595. vma->vm_pgoff = (pbm->io_space.start +
  596. user_offset) >> PAGE_SHIFT;
  597. } else {
  598. vma->vm_pgoff = (pbm->mem_space.start +
  599. user_offset) >> PAGE_SHIFT;
  600. }
  601. return 0;
  602. }
  603. /* Adjust vm_pgoff of VMA such that it is the physical page offset
  604. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  605. *
  606. * Basically, the user finds the base address for his device which he wishes
  607. * to mmap. They read the 32-bit value from the config space base register,
  608. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  609. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  610. *
  611. * Returns negative error code on failure, zero on success.
  612. */
  613. static int __pci_mmap_make_offset(struct pci_dev *pdev,
  614. struct vm_area_struct *vma,
  615. enum pci_mmap_state mmap_state)
  616. {
  617. unsigned long user_paddr, user_size;
  618. int i, err;
  619. /* First compute the physical address in vma->vm_pgoff,
  620. * making sure the user offset is within range in the
  621. * appropriate PCI space.
  622. */
  623. err = __pci_mmap_make_offset_bus(pdev, vma, mmap_state);
  624. if (err)
  625. return err;
  626. /* If this is a mapping on a host bridge, any address
  627. * is OK.
  628. */
  629. if ((pdev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  630. return err;
  631. /* Otherwise make sure it's in the range for one of the
  632. * device's resources.
  633. */
  634. user_paddr = vma->vm_pgoff << PAGE_SHIFT;
  635. user_size = vma->vm_end - vma->vm_start;
  636. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  637. struct resource *rp = &pdev->resource[i];
  638. resource_size_t aligned_end;
  639. /* Active? */
  640. if (!rp->flags)
  641. continue;
  642. /* Same type? */
  643. if (i == PCI_ROM_RESOURCE) {
  644. if (mmap_state != pci_mmap_mem)
  645. continue;
  646. } else {
  647. if ((mmap_state == pci_mmap_io &&
  648. (rp->flags & IORESOURCE_IO) == 0) ||
  649. (mmap_state == pci_mmap_mem &&
  650. (rp->flags & IORESOURCE_MEM) == 0))
  651. continue;
  652. }
  653. /* Align the resource end to the next page address.
  654. * PAGE_SIZE intentionally added instead of (PAGE_SIZE - 1),
  655. * because actually we need the address of the next byte
  656. * after rp->end.
  657. */
  658. aligned_end = (rp->end + PAGE_SIZE) & PAGE_MASK;
  659. if ((rp->start <= user_paddr) &&
  660. (user_paddr + user_size) <= aligned_end)
  661. break;
  662. }
  663. if (i > PCI_ROM_RESOURCE)
  664. return -EINVAL;
  665. return 0;
  666. }
  667. /* Set vm_flags of VMA, as appropriate for this architecture, for a pci device
  668. * mapping.
  669. */
  670. static void __pci_mmap_set_flags(struct pci_dev *dev, struct vm_area_struct *vma,
  671. enum pci_mmap_state mmap_state)
  672. {
  673. vma->vm_flags |= (VM_IO | VM_RESERVED);
  674. }
  675. /* Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  676. * device mapping.
  677. */
  678. static void __pci_mmap_set_pgprot(struct pci_dev *dev, struct vm_area_struct *vma,
  679. enum pci_mmap_state mmap_state)
  680. {
  681. /* Our io_remap_pfn_range takes care of this, do nothing. */
  682. }
  683. /* Perform the actual remap of the pages for a PCI device mapping, as appropriate
  684. * for this architecture. The region in the process to map is described by vm_start
  685. * and vm_end members of VMA, the base physical address is found in vm_pgoff.
  686. * The pci device structure is provided so that architectures may make mapping
  687. * decisions on a per-device or per-bus basis.
  688. *
  689. * Returns a negative error code on failure, zero on success.
  690. */
  691. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  692. enum pci_mmap_state mmap_state,
  693. int write_combine)
  694. {
  695. int ret;
  696. ret = __pci_mmap_make_offset(dev, vma, mmap_state);
  697. if (ret < 0)
  698. return ret;
  699. __pci_mmap_set_flags(dev, vma, mmap_state);
  700. __pci_mmap_set_pgprot(dev, vma, mmap_state);
  701. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  702. ret = io_remap_pfn_range(vma, vma->vm_start,
  703. vma->vm_pgoff,
  704. vma->vm_end - vma->vm_start,
  705. vma->vm_page_prot);
  706. if (ret)
  707. return ret;
  708. return 0;
  709. }
  710. #ifdef CONFIG_NUMA
  711. int pcibus_to_node(struct pci_bus *pbus)
  712. {
  713. struct pci_pbm_info *pbm = pbus->sysdata;
  714. return pbm->numa_node;
  715. }
  716. EXPORT_SYMBOL(pcibus_to_node);
  717. #endif
  718. /* Return the domain number for this pci bus */
  719. int pci_domain_nr(struct pci_bus *pbus)
  720. {
  721. struct pci_pbm_info *pbm = pbus->sysdata;
  722. int ret;
  723. if (!pbm) {
  724. ret = -ENXIO;
  725. } else {
  726. ret = pbm->index;
  727. }
  728. return ret;
  729. }
  730. EXPORT_SYMBOL(pci_domain_nr);
  731. #ifdef CONFIG_PCI_MSI
  732. int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  733. {
  734. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  735. unsigned int irq;
  736. if (!pbm->setup_msi_irq)
  737. return -EINVAL;
  738. return pbm->setup_msi_irq(&irq, pdev, desc);
  739. }
  740. void arch_teardown_msi_irq(unsigned int irq)
  741. {
  742. struct msi_desc *entry = irq_get_msi_desc(irq);
  743. struct pci_dev *pdev = entry->dev;
  744. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  745. if (pbm->teardown_msi_irq)
  746. pbm->teardown_msi_irq(irq, pdev);
  747. }
  748. #endif /* !(CONFIG_PCI_MSI) */
  749. static void ali_sound_dma_hack(struct pci_dev *pdev, int set_bit)
  750. {
  751. struct pci_dev *ali_isa_bridge;
  752. u8 val;
  753. /* ALI sound chips generate 31-bits of DMA, a special register
  754. * determines what bit 31 is emitted as.
  755. */
  756. ali_isa_bridge = pci_get_device(PCI_VENDOR_ID_AL,
  757. PCI_DEVICE_ID_AL_M1533,
  758. NULL);
  759. pci_read_config_byte(ali_isa_bridge, 0x7e, &val);
  760. if (set_bit)
  761. val |= 0x01;
  762. else
  763. val &= ~0x01;
  764. pci_write_config_byte(ali_isa_bridge, 0x7e, val);
  765. pci_dev_put(ali_isa_bridge);
  766. }
  767. int pci64_dma_supported(struct pci_dev *pdev, u64 device_mask)
  768. {
  769. u64 dma_addr_mask;
  770. if (pdev == NULL) {
  771. dma_addr_mask = 0xffffffff;
  772. } else {
  773. struct iommu *iommu = pdev->dev.archdata.iommu;
  774. dma_addr_mask = iommu->dma_addr_mask;
  775. if (pdev->vendor == PCI_VENDOR_ID_AL &&
  776. pdev->device == PCI_DEVICE_ID_AL_M5451 &&
  777. device_mask == 0x7fffffff) {
  778. ali_sound_dma_hack(pdev,
  779. (dma_addr_mask & 0x80000000) != 0);
  780. return 1;
  781. }
  782. }
  783. if (device_mask >= (1UL << 32UL))
  784. return 0;
  785. return (device_mask & dma_addr_mask) == dma_addr_mask;
  786. }
  787. void pci_resource_to_user(const struct pci_dev *pdev, int bar,
  788. const struct resource *rp, resource_size_t *start,
  789. resource_size_t *end)
  790. {
  791. struct pci_pbm_info *pbm = pdev->dev.archdata.host_controller;
  792. unsigned long offset;
  793. if (rp->flags & IORESOURCE_IO)
  794. offset = pbm->io_space.start;
  795. else
  796. offset = pbm->mem_space.start;
  797. *start = rp->start - offset;
  798. *end = rp->end - offset;
  799. }
  800. void pcibios_set_master(struct pci_dev *dev)
  801. {
  802. /* No special bus mastering setup handling */
  803. }
  804. static int __init pcibios_init(void)
  805. {
  806. pci_dfl_cache_line_size = 64 >> 2;
  807. return 0;
  808. }
  809. subsys_initcall(pcibios_init);
  810. #ifdef CONFIG_SYSFS
  811. static void __devinit pci_bus_slot_names(struct device_node *node,
  812. struct pci_bus *bus)
  813. {
  814. const struct pci_slot_names {
  815. u32 slot_mask;
  816. char names[0];
  817. } *prop;
  818. const char *sp;
  819. int len, i;
  820. u32 mask;
  821. prop = of_get_property(node, "slot-names", &len);
  822. if (!prop)
  823. return;
  824. mask = prop->slot_mask;
  825. sp = prop->names;
  826. if (ofpci_verbose)
  827. printk("PCI: Making slots for [%s] mask[0x%02x]\n",
  828. node->full_name, mask);
  829. i = 0;
  830. while (mask) {
  831. struct pci_slot *pci_slot;
  832. u32 this_bit = 1 << i;
  833. if (!(mask & this_bit)) {
  834. i++;
  835. continue;
  836. }
  837. if (ofpci_verbose)
  838. printk("PCI: Making slot [%s]\n", sp);
  839. pci_slot = pci_create_slot(bus, i, sp, NULL);
  840. if (IS_ERR(pci_slot))
  841. printk(KERN_ERR "PCI: pci_create_slot returned %ld\n",
  842. PTR_ERR(pci_slot));
  843. sp += strlen(sp) + 1;
  844. mask &= ~this_bit;
  845. i++;
  846. }
  847. }
  848. static int __init of_pci_slot_init(void)
  849. {
  850. struct pci_bus *pbus = NULL;
  851. while ((pbus = pci_find_next_bus(pbus)) != NULL) {
  852. struct device_node *node;
  853. if (pbus->self) {
  854. /* PCI->PCI bridge */
  855. node = pbus->self->dev.of_node;
  856. } else {
  857. struct pci_pbm_info *pbm = pbus->sysdata;
  858. /* Host PCI controller */
  859. node = pbm->op->dev.of_node;
  860. }
  861. pci_bus_slot_names(node, pbus);
  862. }
  863. return 0;
  864. }
  865. module_init(of_pci_slot_init);
  866. #endif