setup-sh7757.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <linux/sh_intc.h>
  22. #include <cpu/dma-register.h>
  23. #include <cpu/sh7757.h>
  24. static struct plat_sci_port scif2_platform_data = {
  25. .mapbase = 0xfe4b0000, /* SCIF2 */
  26. .flags = UPF_BOOT_AUTOCONF,
  27. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  28. .scbrr_algo_id = SCBRR_ALGO_2,
  29. .type = PORT_SCIF,
  30. .irqs = SCIx_IRQ_MUXED(evt2irq(0x700)),
  31. };
  32. static struct platform_device scif2_device = {
  33. .name = "sh-sci",
  34. .id = 0,
  35. .dev = {
  36. .platform_data = &scif2_platform_data,
  37. },
  38. };
  39. static struct plat_sci_port scif3_platform_data = {
  40. .mapbase = 0xfe4c0000, /* SCIF3 */
  41. .flags = UPF_BOOT_AUTOCONF,
  42. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  43. .scbrr_algo_id = SCBRR_ALGO_2,
  44. .type = PORT_SCIF,
  45. .irqs = SCIx_IRQ_MUXED(evt2irq(0xb80)),
  46. };
  47. static struct platform_device scif3_device = {
  48. .name = "sh-sci",
  49. .id = 1,
  50. .dev = {
  51. .platform_data = &scif3_platform_data,
  52. },
  53. };
  54. static struct plat_sci_port scif4_platform_data = {
  55. .mapbase = 0xfe4d0000, /* SCIF4 */
  56. .flags = UPF_BOOT_AUTOCONF,
  57. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  58. .scbrr_algo_id = SCBRR_ALGO_2,
  59. .type = PORT_SCIF,
  60. .irqs = SCIx_IRQ_MUXED(evt2irq(0xF00)),
  61. };
  62. static struct platform_device scif4_device = {
  63. .name = "sh-sci",
  64. .id = 2,
  65. .dev = {
  66. .platform_data = &scif4_platform_data,
  67. },
  68. };
  69. static struct sh_timer_config tmu0_platform_data = {
  70. .channel_offset = 0x04,
  71. .timer_bit = 0,
  72. .clockevent_rating = 200,
  73. };
  74. static struct resource tmu0_resources[] = {
  75. [0] = {
  76. .start = 0xfe430008,
  77. .end = 0xfe430013,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = evt2irq(0x580),
  82. .flags = IORESOURCE_IRQ,
  83. },
  84. };
  85. static struct platform_device tmu0_device = {
  86. .name = "sh_tmu",
  87. .id = 0,
  88. .dev = {
  89. .platform_data = &tmu0_platform_data,
  90. },
  91. .resource = tmu0_resources,
  92. .num_resources = ARRAY_SIZE(tmu0_resources),
  93. };
  94. static struct sh_timer_config tmu1_platform_data = {
  95. .channel_offset = 0x10,
  96. .timer_bit = 1,
  97. .clocksource_rating = 200,
  98. };
  99. static struct resource tmu1_resources[] = {
  100. [0] = {
  101. .start = 0xfe430014,
  102. .end = 0xfe43001f,
  103. .flags = IORESOURCE_MEM,
  104. },
  105. [1] = {
  106. .start = evt2irq(0x5a0),
  107. .flags = IORESOURCE_IRQ,
  108. },
  109. };
  110. static struct platform_device tmu1_device = {
  111. .name = "sh_tmu",
  112. .id = 1,
  113. .dev = {
  114. .platform_data = &tmu1_platform_data,
  115. },
  116. .resource = tmu1_resources,
  117. .num_resources = ARRAY_SIZE(tmu1_resources),
  118. };
  119. static struct resource spi0_resources[] = {
  120. [0] = {
  121. .start = 0xfe002000,
  122. .end = 0xfe0020ff,
  123. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  124. },
  125. [1] = {
  126. .start = evt2irq(0xcc0),
  127. .flags = IORESOURCE_IRQ,
  128. },
  129. };
  130. /* DMA */
  131. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  132. {
  133. .slave_id = SHDMA_SLAVE_SDHI_TX,
  134. .addr = 0x1fe50030,
  135. .chcr = SM_INC | 0x800 | 0x40000000 |
  136. TS_INDEX2VAL(XMIT_SZ_16BIT),
  137. .mid_rid = 0xc5,
  138. },
  139. {
  140. .slave_id = SHDMA_SLAVE_SDHI_RX,
  141. .addr = 0x1fe50030,
  142. .chcr = DM_INC | 0x800 | 0x40000000 |
  143. TS_INDEX2VAL(XMIT_SZ_16BIT),
  144. .mid_rid = 0xc6,
  145. },
  146. {
  147. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  148. .addr = 0x1fcb0034,
  149. .chcr = SM_INC | 0x800 | 0x40000000 |
  150. TS_INDEX2VAL(XMIT_SZ_32BIT),
  151. .mid_rid = 0xd3,
  152. },
  153. {
  154. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  155. .addr = 0x1fcb0034,
  156. .chcr = DM_INC | 0x800 | 0x40000000 |
  157. TS_INDEX2VAL(XMIT_SZ_32BIT),
  158. .mid_rid = 0xd7,
  159. },
  160. };
  161. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  162. {
  163. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  164. .addr = 0x1f4b000c,
  165. .chcr = SM_INC | 0x800 | 0x40000000 |
  166. TS_INDEX2VAL(XMIT_SZ_8BIT),
  167. .mid_rid = 0x21,
  168. },
  169. {
  170. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  171. .addr = 0x1f4b0014,
  172. .chcr = DM_INC | 0x800 | 0x40000000 |
  173. TS_INDEX2VAL(XMIT_SZ_8BIT),
  174. .mid_rid = 0x22,
  175. },
  176. {
  177. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  178. .addr = 0x1f4c000c,
  179. .chcr = SM_INC | 0x800 | 0x40000000 |
  180. TS_INDEX2VAL(XMIT_SZ_8BIT),
  181. .mid_rid = 0x29,
  182. },
  183. {
  184. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  185. .addr = 0x1f4c0014,
  186. .chcr = DM_INC | 0x800 | 0x40000000 |
  187. TS_INDEX2VAL(XMIT_SZ_8BIT),
  188. .mid_rid = 0x2a,
  189. },
  190. {
  191. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  192. .addr = 0x1f4d000c,
  193. .chcr = SM_INC | 0x800 | 0x40000000 |
  194. TS_INDEX2VAL(XMIT_SZ_8BIT),
  195. .mid_rid = 0x41,
  196. },
  197. {
  198. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  199. .addr = 0x1f4d0014,
  200. .chcr = DM_INC | 0x800 | 0x40000000 |
  201. TS_INDEX2VAL(XMIT_SZ_8BIT),
  202. .mid_rid = 0x42,
  203. },
  204. };
  205. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  206. {
  207. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  208. .addr = 0x1e500012,
  209. .chcr = SM_INC | 0x800 | 0x40000000 |
  210. TS_INDEX2VAL(XMIT_SZ_8BIT),
  211. .mid_rid = 0x21,
  212. },
  213. {
  214. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  215. .addr = 0x1e500013,
  216. .chcr = DM_INC | 0x800 | 0x40000000 |
  217. TS_INDEX2VAL(XMIT_SZ_8BIT),
  218. .mid_rid = 0x22,
  219. },
  220. {
  221. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  222. .addr = 0x1e510012,
  223. .chcr = SM_INC | 0x800 | 0x40000000 |
  224. TS_INDEX2VAL(XMIT_SZ_8BIT),
  225. .mid_rid = 0x29,
  226. },
  227. {
  228. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  229. .addr = 0x1e510013,
  230. .chcr = DM_INC | 0x800 | 0x40000000 |
  231. TS_INDEX2VAL(XMIT_SZ_8BIT),
  232. .mid_rid = 0x2a,
  233. },
  234. {
  235. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  236. .addr = 0x1e520012,
  237. .chcr = SM_INC | 0x800 | 0x40000000 |
  238. TS_INDEX2VAL(XMIT_SZ_8BIT),
  239. .mid_rid = 0xa1,
  240. },
  241. {
  242. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  243. .addr = 0x1e520013,
  244. .chcr = DM_INC | 0x800 | 0x40000000 |
  245. TS_INDEX2VAL(XMIT_SZ_8BIT),
  246. .mid_rid = 0xa2,
  247. },
  248. {
  249. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  250. .addr = 0x1e530012,
  251. .chcr = SM_INC | 0x800 | 0x40000000 |
  252. TS_INDEX2VAL(XMIT_SZ_8BIT),
  253. .mid_rid = 0xa9,
  254. },
  255. {
  256. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  257. .addr = 0x1e530013,
  258. .chcr = DM_INC | 0x800 | 0x40000000 |
  259. TS_INDEX2VAL(XMIT_SZ_8BIT),
  260. .mid_rid = 0xaf,
  261. },
  262. {
  263. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  264. .addr = 0x1e540012,
  265. .chcr = SM_INC | 0x800 | 0x40000000 |
  266. TS_INDEX2VAL(XMIT_SZ_8BIT),
  267. .mid_rid = 0xc5,
  268. },
  269. {
  270. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  271. .addr = 0x1e540013,
  272. .chcr = DM_INC | 0x800 | 0x40000000 |
  273. TS_INDEX2VAL(XMIT_SZ_8BIT),
  274. .mid_rid = 0xc6,
  275. },
  276. };
  277. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  278. {
  279. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  280. .addr = 0x1e550012,
  281. .chcr = SM_INC | 0x800 | 0x40000000 |
  282. TS_INDEX2VAL(XMIT_SZ_8BIT),
  283. .mid_rid = 0x21,
  284. },
  285. {
  286. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  287. .addr = 0x1e550013,
  288. .chcr = DM_INC | 0x800 | 0x40000000 |
  289. TS_INDEX2VAL(XMIT_SZ_8BIT),
  290. .mid_rid = 0x22,
  291. },
  292. {
  293. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  294. .addr = 0x1e560012,
  295. .chcr = SM_INC | 0x800 | 0x40000000 |
  296. TS_INDEX2VAL(XMIT_SZ_8BIT),
  297. .mid_rid = 0x29,
  298. },
  299. {
  300. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  301. .addr = 0x1e560013,
  302. .chcr = DM_INC | 0x800 | 0x40000000 |
  303. TS_INDEX2VAL(XMIT_SZ_8BIT),
  304. .mid_rid = 0x2a,
  305. },
  306. {
  307. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  308. .addr = 0x1e570012,
  309. .chcr = SM_INC | 0x800 | 0x40000000 |
  310. TS_INDEX2VAL(XMIT_SZ_8BIT),
  311. .mid_rid = 0x41,
  312. },
  313. {
  314. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  315. .addr = 0x1e570013,
  316. .chcr = DM_INC | 0x800 | 0x40000000 |
  317. TS_INDEX2VAL(XMIT_SZ_8BIT),
  318. .mid_rid = 0x42,
  319. },
  320. {
  321. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  322. .addr = 0x1e580012,
  323. .chcr = SM_INC | 0x800 | 0x40000000 |
  324. TS_INDEX2VAL(XMIT_SZ_8BIT),
  325. .mid_rid = 0x45,
  326. },
  327. {
  328. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  329. .addr = 0x1e580013,
  330. .chcr = DM_INC | 0x800 | 0x40000000 |
  331. TS_INDEX2VAL(XMIT_SZ_8BIT),
  332. .mid_rid = 0x46,
  333. },
  334. {
  335. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  336. .addr = 0x1e590012,
  337. .chcr = SM_INC | 0x800 | 0x40000000 |
  338. TS_INDEX2VAL(XMIT_SZ_8BIT),
  339. .mid_rid = 0x51,
  340. },
  341. {
  342. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  343. .addr = 0x1e590013,
  344. .chcr = DM_INC | 0x800 | 0x40000000 |
  345. TS_INDEX2VAL(XMIT_SZ_8BIT),
  346. .mid_rid = 0x52,
  347. },
  348. };
  349. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  350. {
  351. .offset = 0,
  352. .dmars = 0,
  353. .dmars_bit = 0,
  354. }, {
  355. .offset = 0x10,
  356. .dmars = 0,
  357. .dmars_bit = 8,
  358. }, {
  359. .offset = 0x20,
  360. .dmars = 4,
  361. .dmars_bit = 0,
  362. }, {
  363. .offset = 0x30,
  364. .dmars = 4,
  365. .dmars_bit = 8,
  366. }, {
  367. .offset = 0x50,
  368. .dmars = 8,
  369. .dmars_bit = 0,
  370. }, {
  371. .offset = 0x60,
  372. .dmars = 8,
  373. .dmars_bit = 8,
  374. }
  375. };
  376. static const unsigned int ts_shift[] = TS_SHIFT;
  377. static struct sh_dmae_pdata dma0_platform_data = {
  378. .slave = sh7757_dmae0_slaves,
  379. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  380. .channel = sh7757_dmae_channels,
  381. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  382. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  383. .ts_low_mask = CHCR_TS_LOW_MASK,
  384. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  385. .ts_high_mask = CHCR_TS_HIGH_MASK,
  386. .ts_shift = ts_shift,
  387. .ts_shift_num = ARRAY_SIZE(ts_shift),
  388. .dmaor_init = DMAOR_INIT,
  389. };
  390. static struct sh_dmae_pdata dma1_platform_data = {
  391. .slave = sh7757_dmae1_slaves,
  392. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  393. .channel = sh7757_dmae_channels,
  394. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  395. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  396. .ts_low_mask = CHCR_TS_LOW_MASK,
  397. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  398. .ts_high_mask = CHCR_TS_HIGH_MASK,
  399. .ts_shift = ts_shift,
  400. .ts_shift_num = ARRAY_SIZE(ts_shift),
  401. .dmaor_init = DMAOR_INIT,
  402. };
  403. static struct sh_dmae_pdata dma2_platform_data = {
  404. .slave = sh7757_dmae2_slaves,
  405. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  406. .channel = sh7757_dmae_channels,
  407. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  408. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  409. .ts_low_mask = CHCR_TS_LOW_MASK,
  410. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  411. .ts_high_mask = CHCR_TS_HIGH_MASK,
  412. .ts_shift = ts_shift,
  413. .ts_shift_num = ARRAY_SIZE(ts_shift),
  414. .dmaor_init = DMAOR_INIT,
  415. };
  416. static struct sh_dmae_pdata dma3_platform_data = {
  417. .slave = sh7757_dmae3_slaves,
  418. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  419. .channel = sh7757_dmae_channels,
  420. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  421. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  422. .ts_low_mask = CHCR_TS_LOW_MASK,
  423. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  424. .ts_high_mask = CHCR_TS_HIGH_MASK,
  425. .ts_shift = ts_shift,
  426. .ts_shift_num = ARRAY_SIZE(ts_shift),
  427. .dmaor_init = DMAOR_INIT,
  428. };
  429. /* channel 0 to 5 */
  430. static struct resource sh7757_dmae0_resources[] = {
  431. [0] = {
  432. /* Channel registers and DMAOR */
  433. .start = 0xff608020,
  434. .end = 0xff60808f,
  435. .flags = IORESOURCE_MEM,
  436. },
  437. [1] = {
  438. /* DMARSx */
  439. .start = 0xff609000,
  440. .end = 0xff60900b,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. {
  444. .name = "error_irq",
  445. .start = evt2irq(0x640),
  446. .end = evt2irq(0x640),
  447. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  448. },
  449. };
  450. /* channel 6 to 11 */
  451. static struct resource sh7757_dmae1_resources[] = {
  452. [0] = {
  453. /* Channel registers and DMAOR */
  454. .start = 0xff618020,
  455. .end = 0xff61808f,
  456. .flags = IORESOURCE_MEM,
  457. },
  458. [1] = {
  459. /* DMARSx */
  460. .start = 0xff619000,
  461. .end = 0xff61900b,
  462. .flags = IORESOURCE_MEM,
  463. },
  464. {
  465. .name = "error_irq",
  466. .start = evt2irq(0x640),
  467. .end = evt2irq(0x640),
  468. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  469. },
  470. {
  471. /* IRQ for channels 4 */
  472. .start = evt2irq(0x7c0),
  473. .end = evt2irq(0x7c0),
  474. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  475. },
  476. {
  477. /* IRQ for channels 5 */
  478. .start = evt2irq(0x7c0),
  479. .end = evt2irq(0x7c0),
  480. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  481. },
  482. {
  483. /* IRQ for channels 6 */
  484. .start = evt2irq(0xd00),
  485. .end = evt2irq(0xd00),
  486. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  487. },
  488. {
  489. /* IRQ for channels 7 */
  490. .start = evt2irq(0xd00),
  491. .end = evt2irq(0xd00),
  492. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  493. },
  494. {
  495. /* IRQ for channels 8 */
  496. .start = evt2irq(0xd00),
  497. .end = evt2irq(0xd00),
  498. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  499. },
  500. {
  501. /* IRQ for channels 9 */
  502. .start = evt2irq(0xd00),
  503. .end = evt2irq(0xd00),
  504. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  505. },
  506. {
  507. /* IRQ for channels 10 */
  508. .start = evt2irq(0xd00),
  509. .end = evt2irq(0xd00),
  510. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  511. },
  512. {
  513. /* IRQ for channels 11 */
  514. .start = evt2irq(0xd00),
  515. .end = evt2irq(0xd00),
  516. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  517. },
  518. };
  519. /* channel 12 to 17 */
  520. static struct resource sh7757_dmae2_resources[] = {
  521. [0] = {
  522. /* Channel registers and DMAOR */
  523. .start = 0xff708020,
  524. .end = 0xff70808f,
  525. .flags = IORESOURCE_MEM,
  526. },
  527. [1] = {
  528. /* DMARSx */
  529. .start = 0xff709000,
  530. .end = 0xff70900b,
  531. .flags = IORESOURCE_MEM,
  532. },
  533. {
  534. .name = "error_irq",
  535. .start = evt2irq(0x2a60),
  536. .end = evt2irq(0x2a60),
  537. .flags = IORESOURCE_IRQ,
  538. },
  539. {
  540. /* IRQ for channels 12 to 16 */
  541. .start = evt2irq(0x2400),
  542. .end = evt2irq(0x2480),
  543. .flags = IORESOURCE_IRQ,
  544. },
  545. {
  546. /* IRQ for channel 17 */
  547. .start = evt2irq(0x24e0),
  548. .end = evt2irq(0x24e0),
  549. .flags = IORESOURCE_IRQ,
  550. },
  551. };
  552. /* channel 18 to 23 */
  553. static struct resource sh7757_dmae3_resources[] = {
  554. [0] = {
  555. /* Channel registers and DMAOR */
  556. .start = 0xff718020,
  557. .end = 0xff71808f,
  558. .flags = IORESOURCE_MEM,
  559. },
  560. [1] = {
  561. /* DMARSx */
  562. .start = 0xff719000,
  563. .end = 0xff71900b,
  564. .flags = IORESOURCE_MEM,
  565. },
  566. {
  567. .name = "error_irq",
  568. .start = evt2irq(0x2a80),
  569. .end = evt2irq(0x2a80),
  570. .flags = IORESOURCE_IRQ,
  571. },
  572. {
  573. /* IRQ for channels 18 to 22 */
  574. .start = evt2irq(0x2500),
  575. .end = evt2irq(0x2580),
  576. .flags = IORESOURCE_IRQ,
  577. },
  578. {
  579. /* IRQ for channel 23 */
  580. .start = evt2irq(0x2600),
  581. .end = evt2irq(0x2600),
  582. .flags = IORESOURCE_IRQ,
  583. },
  584. };
  585. static struct platform_device dma0_device = {
  586. .name = "sh-dma-engine",
  587. .id = 0,
  588. .resource = sh7757_dmae0_resources,
  589. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  590. .dev = {
  591. .platform_data = &dma0_platform_data,
  592. },
  593. };
  594. static struct platform_device dma1_device = {
  595. .name = "sh-dma-engine",
  596. .id = 1,
  597. .resource = sh7757_dmae1_resources,
  598. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  599. .dev = {
  600. .platform_data = &dma1_platform_data,
  601. },
  602. };
  603. static struct platform_device dma2_device = {
  604. .name = "sh-dma-engine",
  605. .id = 2,
  606. .resource = sh7757_dmae2_resources,
  607. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  608. .dev = {
  609. .platform_data = &dma2_platform_data,
  610. },
  611. };
  612. static struct platform_device dma3_device = {
  613. .name = "sh-dma-engine",
  614. .id = 3,
  615. .resource = sh7757_dmae3_resources,
  616. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  617. .dev = {
  618. .platform_data = &dma3_platform_data,
  619. },
  620. };
  621. static struct platform_device spi0_device = {
  622. .name = "sh_spi",
  623. .id = 0,
  624. .dev = {
  625. .dma_mask = NULL,
  626. .coherent_dma_mask = 0xffffffff,
  627. },
  628. .num_resources = ARRAY_SIZE(spi0_resources),
  629. .resource = spi0_resources,
  630. };
  631. static struct resource spi1_resources[] = {
  632. {
  633. .start = 0xffd8ee70,
  634. .end = 0xffd8eeff,
  635. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  636. },
  637. {
  638. .start = evt2irq(0x8c0),
  639. .flags = IORESOURCE_IRQ,
  640. },
  641. };
  642. static struct platform_device spi1_device = {
  643. .name = "sh_spi",
  644. .id = 1,
  645. .num_resources = ARRAY_SIZE(spi1_resources),
  646. .resource = spi1_resources,
  647. };
  648. static struct resource rspi_resources[] = {
  649. {
  650. .start = 0xfe480000,
  651. .end = 0xfe4800ff,
  652. .flags = IORESOURCE_MEM,
  653. },
  654. {
  655. .start = evt2irq(0x1d80),
  656. .flags = IORESOURCE_IRQ,
  657. },
  658. };
  659. static struct platform_device rspi_device = {
  660. .name = "rspi",
  661. .id = 2,
  662. .num_resources = ARRAY_SIZE(rspi_resources),
  663. .resource = rspi_resources,
  664. };
  665. static struct resource usb_ehci_resources[] = {
  666. [0] = {
  667. .start = 0xfe4f1000,
  668. .end = 0xfe4f10ff,
  669. .flags = IORESOURCE_MEM,
  670. },
  671. [1] = {
  672. .start = evt2irq(0x920),
  673. .end = evt2irq(0x920),
  674. .flags = IORESOURCE_IRQ,
  675. },
  676. };
  677. static struct platform_device usb_ehci_device = {
  678. .name = "sh_ehci",
  679. .id = -1,
  680. .dev = {
  681. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  682. .coherent_dma_mask = DMA_BIT_MASK(32),
  683. },
  684. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  685. .resource = usb_ehci_resources,
  686. };
  687. static struct resource usb_ohci_resources[] = {
  688. [0] = {
  689. .start = 0xfe4f1800,
  690. .end = 0xfe4f18ff,
  691. .flags = IORESOURCE_MEM,
  692. },
  693. [1] = {
  694. .start = evt2irq(0x920),
  695. .end = evt2irq(0x920),
  696. .flags = IORESOURCE_IRQ,
  697. },
  698. };
  699. static struct platform_device usb_ohci_device = {
  700. .name = "sh_ohci",
  701. .id = -1,
  702. .dev = {
  703. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  704. .coherent_dma_mask = DMA_BIT_MASK(32),
  705. },
  706. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  707. .resource = usb_ohci_resources,
  708. };
  709. static struct platform_device *sh7757_devices[] __initdata = {
  710. &scif2_device,
  711. &scif3_device,
  712. &scif4_device,
  713. &tmu0_device,
  714. &tmu1_device,
  715. &dma0_device,
  716. &dma1_device,
  717. &dma2_device,
  718. &dma3_device,
  719. &spi0_device,
  720. &spi1_device,
  721. &rspi_device,
  722. &usb_ehci_device,
  723. &usb_ohci_device,
  724. };
  725. static int __init sh7757_devices_setup(void)
  726. {
  727. return platform_add_devices(sh7757_devices,
  728. ARRAY_SIZE(sh7757_devices));
  729. }
  730. arch_initcall(sh7757_devices_setup);
  731. static struct platform_device *sh7757_early_devices[] __initdata = {
  732. &scif2_device,
  733. &scif3_device,
  734. &scif4_device,
  735. &tmu0_device,
  736. &tmu1_device,
  737. };
  738. void __init plat_early_device_setup(void)
  739. {
  740. early_platform_add_devices(sh7757_early_devices,
  741. ARRAY_SIZE(sh7757_early_devices));
  742. }
  743. enum {
  744. UNUSED = 0,
  745. /* interrupt sources */
  746. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  747. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  748. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  749. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  750. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  751. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  752. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  753. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  754. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  755. SDHI, DVC,
  756. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  757. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  758. HUDI,
  759. ARC4,
  760. DMAC0_5, DMAC6_7, DMAC8_11,
  761. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  762. USB0, USB1,
  763. JMC,
  764. SPI0, SPI1,
  765. TMR01, TMR23, TMR45,
  766. FRT,
  767. LPC, LPC5, LPC6, LPC7, LPC8,
  768. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  769. ETHERC,
  770. ADC0, ADC1,
  771. SIM,
  772. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  773. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  774. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  775. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  776. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  777. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  778. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  779. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  780. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  781. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  782. ONFICTL,
  783. MMC1, MMC2,
  784. ECCU,
  785. PCIC,
  786. G200,
  787. RSPI,
  788. SGPIO,
  789. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  790. DMINT20, DMINT21, DMINT22, DMINT23,
  791. DDRECC,
  792. TSIP,
  793. PCIE_BRIDGE,
  794. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  795. GETHER0, GETHER1, GETHER2,
  796. PBIA, PBIB, PBIC,
  797. DMAE2, DMAE3,
  798. SERMUX2, SERMUX3,
  799. /* interrupt groups */
  800. TMU012, TMU345,
  801. };
  802. static struct intc_vect vectors[] __initdata = {
  803. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  804. INTC_VECT(SDHI, 0x4c0),
  805. INTC_VECT(DVC, 0x4e0),
  806. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  807. INTC_VECT(IRQ10, 0x540),
  808. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  809. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  810. INTC_VECT(HUDI, 0x600),
  811. INTC_VECT(ARC4, 0x620),
  812. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  813. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  814. INTC_VECT(DMAC0_5, 0x6c0),
  815. INTC_VECT(IRQ11, 0x6e0),
  816. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  817. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  818. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  819. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  820. INTC_VECT(USB0, 0x840),
  821. INTC_VECT(IRQ12, 0x880),
  822. INTC_VECT(JMC, 0x8a0),
  823. INTC_VECT(SPI1, 0x8c0),
  824. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  825. INTC_VECT(USB1, 0x920),
  826. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  827. INTC_VECT(TMR45, 0xa40),
  828. INTC_VECT(FRT, 0xa80),
  829. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  830. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  831. INTC_VECT(LPC, 0xb20),
  832. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  833. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  834. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  835. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  836. INTC_VECT(PECI2, 0xc40),
  837. INTC_VECT(IRQ15, 0xc60),
  838. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  839. INTC_VECT(SPI0, 0xcc0),
  840. INTC_VECT(ADC1, 0xce0),
  841. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  842. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  843. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  844. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  845. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  846. INTC_VECT(TMU5, 0xe40),
  847. INTC_VECT(ADC0, 0xe60),
  848. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  849. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  850. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  851. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  852. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  853. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  854. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  855. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  856. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  857. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  858. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  859. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  860. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  861. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  862. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  863. INTC_VECT(IIC6_2, 0x1920),
  864. INTC_VECT(ONFICTL, 0x1960),
  865. INTC_VECT(IIC6_3, 0x1980),
  866. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  867. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  868. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  869. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  870. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  871. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  872. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  873. INTC_VECT(ECCU, 0x1cc0),
  874. INTC_VECT(PCIC, 0x1ce0),
  875. INTC_VECT(G200, 0x1d00),
  876. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  877. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  878. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  879. INTC_VECT(PECI5, 0x1f00),
  880. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  881. INTC_VECT(SGPIO, 0x1fc0),
  882. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  883. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  884. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  885. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  886. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  887. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  888. INTC_VECT(DDRECC, 0x2620),
  889. INTC_VECT(TSIP, 0x2640),
  890. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  891. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  892. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  893. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  894. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  895. INTC_VECT(WDT8B, 0x2900),
  896. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  897. INTC_VECT(GETHER2, 0x29a0),
  898. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  899. INTC_VECT(PBIC, 0x2a40),
  900. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  901. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  902. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  903. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  904. };
  905. static struct intc_group groups[] __initdata = {
  906. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  907. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  908. };
  909. static struct intc_mask_reg mask_registers[] __initdata = {
  910. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  911. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  912. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  913. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  914. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  915. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  916. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  917. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  918. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  919. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  920. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  921. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  922. { 0, 0, 0, 0, 0, 0, 0, 0,
  923. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  924. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  925. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  926. } },
  927. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  928. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  929. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  930. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  931. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  932. } },
  933. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  934. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  935. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  936. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  937. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  938. } },
  939. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  940. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  941. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  942. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  943. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  944. } },
  945. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  946. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  947. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  948. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  949. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  950. } },
  951. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  952. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  953. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  954. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  955. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  956. } },
  957. };
  958. #define INTPRI 0xffd00010
  959. #define INT2PRI0 0xffd40000
  960. #define INT2PRI1 0xffd40004
  961. #define INT2PRI2 0xffd40008
  962. #define INT2PRI3 0xffd4000c
  963. #define INT2PRI4 0xffd40010
  964. #define INT2PRI5 0xffd40014
  965. #define INT2PRI6 0xffd40018
  966. #define INT2PRI7 0xffd4001c
  967. #define INT2PRI8 0xffd400a0
  968. #define INT2PRI9 0xffd400a4
  969. #define INT2PRI10 0xffd400a8
  970. #define INT2PRI11 0xffd400ac
  971. #define INT2PRI12 0xffd400b0
  972. #define INT2PRI13 0xffd400b4
  973. #define INT2PRI14 0xffd400b8
  974. #define INT2PRI15 0xffd400bc
  975. #define INT2PRI16 0xffd10000
  976. #define INT2PRI17 0xffd10004
  977. #define INT2PRI18 0xffd10008
  978. #define INT2PRI19 0xffd1000c
  979. #define INT2PRI20 0xffd10010
  980. #define INT2PRI21 0xffd10014
  981. #define INT2PRI22 0xffd10018
  982. #define INT2PRI23 0xffd1001c
  983. #define INT2PRI24 0xffd100a0
  984. #define INT2PRI25 0xffd100a4
  985. #define INT2PRI26 0xffd100a8
  986. #define INT2PRI27 0xffd100ac
  987. #define INT2PRI28 0xffd100b0
  988. #define INT2PRI29 0xffd100b4
  989. #define INT2PRI30 0xffd100b8
  990. #define INT2PRI31 0xffd100bc
  991. #define INT2PRI32 0xffd20000
  992. #define INT2PRI33 0xffd20004
  993. #define INT2PRI34 0xffd20008
  994. #define INT2PRI35 0xffd2000c
  995. #define INT2PRI36 0xffd20010
  996. #define INT2PRI37 0xffd20014
  997. #define INT2PRI38 0xffd20018
  998. #define INT2PRI39 0xffd2001c
  999. #define INT2PRI40 0xffd200a0
  1000. #define INT2PRI41 0xffd200a4
  1001. #define INT2PRI42 0xffd200a8
  1002. #define INT2PRI43 0xffd200ac
  1003. #define INT2PRI44 0xffd200b0
  1004. #define INT2PRI45 0xffd200b4
  1005. #define INT2PRI46 0xffd200b8
  1006. #define INT2PRI47 0xffd200bc
  1007. static struct intc_prio_reg prio_registers[] __initdata = {
  1008. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  1009. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1010. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  1011. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  1012. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  1013. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1014. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1015. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1016. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1017. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1018. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1019. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1020. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1021. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1022. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1023. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1024. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1025. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1026. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1027. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1028. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1029. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1030. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1031. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1032. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1033. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1034. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1035. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1036. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1037. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1038. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1039. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1040. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1041. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1042. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1043. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1044. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1045. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1046. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1047. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1048. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1049. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1050. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1051. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1052. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1053. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1054. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1055. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1056. };
  1057. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1058. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1059. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1060. };
  1061. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1062. mask_registers, prio_registers,
  1063. sense_registers_irq8to15);
  1064. /* Support for external interrupt pins in IRQ mode */
  1065. static struct intc_vect vectors_irq0123[] __initdata = {
  1066. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1067. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1068. };
  1069. static struct intc_vect vectors_irq4567[] __initdata = {
  1070. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1071. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1072. };
  1073. static struct intc_sense_reg sense_registers[] __initdata = {
  1074. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1075. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1076. };
  1077. static struct intc_mask_reg ack_registers[] __initdata = {
  1078. { 0xffd00024, 0, 32, /* INTREQ */
  1079. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1080. };
  1081. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1082. vectors_irq0123, NULL, mask_registers,
  1083. prio_registers, sense_registers, ack_registers);
  1084. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1085. vectors_irq4567, NULL, mask_registers,
  1086. prio_registers, sense_registers, ack_registers);
  1087. /* External interrupt pins in IRL mode */
  1088. static struct intc_vect vectors_irl0123[] __initdata = {
  1089. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1090. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1091. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1092. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1093. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1094. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1095. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1096. INTC_VECT(IRL0_HHHL, 0x3c0),
  1097. };
  1098. static struct intc_vect vectors_irl4567[] __initdata = {
  1099. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1100. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1101. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1102. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1103. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1104. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1105. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1106. INTC_VECT(IRL4_HHHL, 0x3c0),
  1107. };
  1108. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1109. NULL, mask_registers, NULL, NULL);
  1110. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1111. NULL, mask_registers, NULL, NULL);
  1112. #define INTC_ICR0 0xffd00000
  1113. #define INTC_INTMSK0 0xffd00044
  1114. #define INTC_INTMSK1 0xffd00048
  1115. #define INTC_INTMSK2 0xffd40080
  1116. #define INTC_INTMSKCLR1 0xffd00068
  1117. #define INTC_INTMSKCLR2 0xffd40084
  1118. void __init plat_irq_setup(void)
  1119. {
  1120. /* disable IRQ3-0 + IRQ7-4 */
  1121. __raw_writel(0xff000000, INTC_INTMSK0);
  1122. /* disable IRL3-0 + IRL7-4 */
  1123. __raw_writel(0xc0000000, INTC_INTMSK1);
  1124. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1125. /* select IRL mode for IRL3-0 + IRL7-4 */
  1126. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1127. /* disable holding function, ie enable "SH-4 Mode" */
  1128. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1129. register_intc_controller(&intc_desc);
  1130. }
  1131. void __init plat_irq_setup_pins(int mode)
  1132. {
  1133. switch (mode) {
  1134. case IRQ_MODE_IRQ7654:
  1135. /* select IRQ mode for IRL7-4 */
  1136. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1137. register_intc_controller(&intc_desc_irq4567);
  1138. break;
  1139. case IRQ_MODE_IRQ3210:
  1140. /* select IRQ mode for IRL3-0 */
  1141. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1142. register_intc_controller(&intc_desc_irq0123);
  1143. break;
  1144. case IRQ_MODE_IRL7654:
  1145. /* enable IRL7-4 but don't provide any masking */
  1146. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1147. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1148. break;
  1149. case IRQ_MODE_IRL3210:
  1150. /* enable IRL0-3 but don't provide any masking */
  1151. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1152. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1153. break;
  1154. case IRQ_MODE_IRL7654_MASK:
  1155. /* enable IRL7-4 and mask using cpu intc controller */
  1156. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1157. register_intc_controller(&intc_desc_irl4567);
  1158. break;
  1159. case IRQ_MODE_IRL3210_MASK:
  1160. /* enable IRL0-3 and mask using cpu intc controller */
  1161. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1162. register_intc_controller(&intc_desc_irl0123);
  1163. break;
  1164. default:
  1165. BUG();
  1166. }
  1167. }
  1168. void __init plat_mem_setup(void)
  1169. {
  1170. }