setup-sh7722.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * SH7722 Setup
  3. *
  4. * Copyright (C) 2006 - 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/mm.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/sh_intc.h>
  17. #include <linux/uio_driver.h>
  18. #include <linux/usb/m66592.h>
  19. #include <asm/clock.h>
  20. #include <asm/mmzone.h>
  21. #include <asm/siu.h>
  22. #include <cpu/dma-register.h>
  23. #include <cpu/sh7722.h>
  24. #include <cpu/serial.h>
  25. static const struct sh_dmae_slave_config sh7722_dmae_slaves[] = {
  26. {
  27. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  28. .addr = 0xffe0000c,
  29. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  30. .mid_rid = 0x21,
  31. }, {
  32. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  33. .addr = 0xffe00014,
  34. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  35. .mid_rid = 0x22,
  36. }, {
  37. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  38. .addr = 0xffe1000c,
  39. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  40. .mid_rid = 0x25,
  41. }, {
  42. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  43. .addr = 0xffe10014,
  44. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  45. .mid_rid = 0x26,
  46. }, {
  47. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  48. .addr = 0xffe2000c,
  49. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  50. .mid_rid = 0x29,
  51. }, {
  52. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  53. .addr = 0xffe20014,
  54. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_8BIT),
  55. .mid_rid = 0x2a,
  56. }, {
  57. .slave_id = SHDMA_SLAVE_SIUA_TX,
  58. .addr = 0xa454c098,
  59. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_32BIT),
  60. .mid_rid = 0xb1,
  61. }, {
  62. .slave_id = SHDMA_SLAVE_SIUA_RX,
  63. .addr = 0xa454c090,
  64. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_32BIT),
  65. .mid_rid = 0xb2,
  66. }, {
  67. .slave_id = SHDMA_SLAVE_SIUB_TX,
  68. .addr = 0xa454c09c,
  69. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_32BIT),
  70. .mid_rid = 0xb5,
  71. }, {
  72. .slave_id = SHDMA_SLAVE_SIUB_RX,
  73. .addr = 0xa454c094,
  74. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_32BIT),
  75. .mid_rid = 0xb6,
  76. }, {
  77. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  78. .addr = 0x04ce0030,
  79. .chcr = DM_FIX | SM_INC | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  80. .mid_rid = 0xc1,
  81. }, {
  82. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  83. .addr = 0x04ce0030,
  84. .chcr = DM_INC | SM_FIX | 0x800 | TS_INDEX2VAL(XMIT_SZ_16BIT),
  85. .mid_rid = 0xc2,
  86. },
  87. };
  88. static const struct sh_dmae_channel sh7722_dmae_channels[] = {
  89. {
  90. .offset = 0,
  91. .dmars = 0,
  92. .dmars_bit = 0,
  93. }, {
  94. .offset = 0x10,
  95. .dmars = 0,
  96. .dmars_bit = 8,
  97. }, {
  98. .offset = 0x20,
  99. .dmars = 4,
  100. .dmars_bit = 0,
  101. }, {
  102. .offset = 0x30,
  103. .dmars = 4,
  104. .dmars_bit = 8,
  105. }, {
  106. .offset = 0x50,
  107. .dmars = 8,
  108. .dmars_bit = 0,
  109. }, {
  110. .offset = 0x60,
  111. .dmars = 8,
  112. .dmars_bit = 8,
  113. }
  114. };
  115. static const unsigned int ts_shift[] = TS_SHIFT;
  116. static struct sh_dmae_pdata dma_platform_data = {
  117. .slave = sh7722_dmae_slaves,
  118. .slave_num = ARRAY_SIZE(sh7722_dmae_slaves),
  119. .channel = sh7722_dmae_channels,
  120. .channel_num = ARRAY_SIZE(sh7722_dmae_channels),
  121. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  122. .ts_low_mask = CHCR_TS_LOW_MASK,
  123. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  124. .ts_high_mask = CHCR_TS_HIGH_MASK,
  125. .ts_shift = ts_shift,
  126. .ts_shift_num = ARRAY_SIZE(ts_shift),
  127. .dmaor_init = DMAOR_INIT,
  128. };
  129. static struct resource sh7722_dmae_resources[] = {
  130. [0] = {
  131. /* Channel registers and DMAOR */
  132. .start = 0xfe008020,
  133. .end = 0xfe00808f,
  134. .flags = IORESOURCE_MEM,
  135. },
  136. [1] = {
  137. /* DMARSx */
  138. .start = 0xfe009000,
  139. .end = 0xfe00900b,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. {
  143. .name = "error_irq",
  144. .start = evt2irq(0xbc0),
  145. .end = evt2irq(0xbc0),
  146. .flags = IORESOURCE_IRQ,
  147. },
  148. {
  149. /* IRQ for channels 0-3 */
  150. .start = evt2irq(0x800),
  151. .end = evt2irq(0x860),
  152. .flags = IORESOURCE_IRQ,
  153. },
  154. {
  155. /* IRQ for channels 4-5 */
  156. .start = evt2irq(0xb80),
  157. .end = evt2irq(0xba0),
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. };
  161. struct platform_device dma_device = {
  162. .name = "sh-dma-engine",
  163. .id = -1,
  164. .resource = sh7722_dmae_resources,
  165. .num_resources = ARRAY_SIZE(sh7722_dmae_resources),
  166. .dev = {
  167. .platform_data = &dma_platform_data,
  168. },
  169. };
  170. /* Serial */
  171. static struct plat_sci_port scif0_platform_data = {
  172. .mapbase = 0xffe00000,
  173. .flags = UPF_BOOT_AUTOCONF,
  174. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  175. .scbrr_algo_id = SCBRR_ALGO_2,
  176. .type = PORT_SCIF,
  177. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc00)),
  178. .ops = &sh7722_sci_port_ops,
  179. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  180. };
  181. static struct platform_device scif0_device = {
  182. .name = "sh-sci",
  183. .id = 0,
  184. .dev = {
  185. .platform_data = &scif0_platform_data,
  186. },
  187. };
  188. static struct plat_sci_port scif1_platform_data = {
  189. .mapbase = 0xffe10000,
  190. .flags = UPF_BOOT_AUTOCONF,
  191. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  192. .scbrr_algo_id = SCBRR_ALGO_2,
  193. .type = PORT_SCIF,
  194. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc20)),
  195. .ops = &sh7722_sci_port_ops,
  196. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  197. };
  198. static struct platform_device scif1_device = {
  199. .name = "sh-sci",
  200. .id = 1,
  201. .dev = {
  202. .platform_data = &scif1_platform_data,
  203. },
  204. };
  205. static struct plat_sci_port scif2_platform_data = {
  206. .mapbase = 0xffe20000,
  207. .flags = UPF_BOOT_AUTOCONF,
  208. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  209. .scbrr_algo_id = SCBRR_ALGO_2,
  210. .type = PORT_SCIF,
  211. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc40)),
  212. .ops = &sh7722_sci_port_ops,
  213. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  214. };
  215. static struct platform_device scif2_device = {
  216. .name = "sh-sci",
  217. .id = 2,
  218. .dev = {
  219. .platform_data = &scif2_platform_data,
  220. },
  221. };
  222. static struct resource rtc_resources[] = {
  223. [0] = {
  224. .start = 0xa465fec0,
  225. .end = 0xa465fec0 + 0x58 - 1,
  226. .flags = IORESOURCE_IO,
  227. },
  228. [1] = {
  229. /* Period IRQ */
  230. .start = evt2irq(0x7a0),
  231. .flags = IORESOURCE_IRQ,
  232. },
  233. [2] = {
  234. /* Carry IRQ */
  235. .start = evt2irq(0x7c0),
  236. .flags = IORESOURCE_IRQ,
  237. },
  238. [3] = {
  239. /* Alarm IRQ */
  240. .start = evt2irq(0x780),
  241. .flags = IORESOURCE_IRQ,
  242. },
  243. };
  244. static struct platform_device rtc_device = {
  245. .name = "sh-rtc",
  246. .id = -1,
  247. .num_resources = ARRAY_SIZE(rtc_resources),
  248. .resource = rtc_resources,
  249. };
  250. static struct m66592_platdata usbf_platdata = {
  251. .on_chip = 1,
  252. };
  253. static struct resource usbf_resources[] = {
  254. [0] = {
  255. .name = "USBF",
  256. .start = 0x04480000,
  257. .end = 0x044800FF,
  258. .flags = IORESOURCE_MEM,
  259. },
  260. [1] = {
  261. .start = evt2irq(0xa20),
  262. .end = evt2irq(0xa20),
  263. .flags = IORESOURCE_IRQ,
  264. },
  265. };
  266. static struct platform_device usbf_device = {
  267. .name = "m66592_udc",
  268. .id = 0, /* "usbf0" clock */
  269. .dev = {
  270. .dma_mask = NULL,
  271. .coherent_dma_mask = 0xffffffff,
  272. .platform_data = &usbf_platdata,
  273. },
  274. .num_resources = ARRAY_SIZE(usbf_resources),
  275. .resource = usbf_resources,
  276. };
  277. static struct resource iic_resources[] = {
  278. [0] = {
  279. .name = "IIC",
  280. .start = 0x04470000,
  281. .end = 0x04470017,
  282. .flags = IORESOURCE_MEM,
  283. },
  284. [1] = {
  285. .start = evt2irq(0xe00),
  286. .end = evt2irq(0xe60),
  287. .flags = IORESOURCE_IRQ,
  288. },
  289. };
  290. static struct platform_device iic_device = {
  291. .name = "i2c-sh_mobile",
  292. .id = 0, /* "i2c0" clock */
  293. .num_resources = ARRAY_SIZE(iic_resources),
  294. .resource = iic_resources,
  295. };
  296. static struct uio_info vpu_platform_data = {
  297. .name = "VPU4",
  298. .version = "0",
  299. .irq = evt2irq(0x980),
  300. };
  301. static struct resource vpu_resources[] = {
  302. [0] = {
  303. .name = "VPU",
  304. .start = 0xfe900000,
  305. .end = 0xfe9022eb,
  306. .flags = IORESOURCE_MEM,
  307. },
  308. [1] = {
  309. /* place holder for contiguous memory */
  310. },
  311. };
  312. static struct platform_device vpu_device = {
  313. .name = "uio_pdrv_genirq",
  314. .id = 0,
  315. .dev = {
  316. .platform_data = &vpu_platform_data,
  317. },
  318. .resource = vpu_resources,
  319. .num_resources = ARRAY_SIZE(vpu_resources),
  320. };
  321. static struct uio_info veu_platform_data = {
  322. .name = "VEU",
  323. .version = "0",
  324. .irq = evt2irq(0x8c0),
  325. };
  326. static struct resource veu_resources[] = {
  327. [0] = {
  328. .name = "VEU",
  329. .start = 0xfe920000,
  330. .end = 0xfe9200b7,
  331. .flags = IORESOURCE_MEM,
  332. },
  333. [1] = {
  334. /* place holder for contiguous memory */
  335. },
  336. };
  337. static struct platform_device veu_device = {
  338. .name = "uio_pdrv_genirq",
  339. .id = 1,
  340. .dev = {
  341. .platform_data = &veu_platform_data,
  342. },
  343. .resource = veu_resources,
  344. .num_resources = ARRAY_SIZE(veu_resources),
  345. };
  346. static struct uio_info jpu_platform_data = {
  347. .name = "JPU",
  348. .version = "0",
  349. .irq = evt2irq(0x560),
  350. };
  351. static struct resource jpu_resources[] = {
  352. [0] = {
  353. .name = "JPU",
  354. .start = 0xfea00000,
  355. .end = 0xfea102d3,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. [1] = {
  359. /* place holder for contiguous memory */
  360. },
  361. };
  362. static struct platform_device jpu_device = {
  363. .name = "uio_pdrv_genirq",
  364. .id = 2,
  365. .dev = {
  366. .platform_data = &jpu_platform_data,
  367. },
  368. .resource = jpu_resources,
  369. .num_resources = ARRAY_SIZE(jpu_resources),
  370. };
  371. static struct sh_timer_config cmt_platform_data = {
  372. .channel_offset = 0x60,
  373. .timer_bit = 5,
  374. .clockevent_rating = 125,
  375. .clocksource_rating = 125,
  376. };
  377. static struct resource cmt_resources[] = {
  378. [0] = {
  379. .start = 0x044a0060,
  380. .end = 0x044a006b,
  381. .flags = IORESOURCE_MEM,
  382. },
  383. [1] = {
  384. .start = evt2irq(0xf00),
  385. .flags = IORESOURCE_IRQ,
  386. },
  387. };
  388. static struct platform_device cmt_device = {
  389. .name = "sh_cmt",
  390. .id = 0,
  391. .dev = {
  392. .platform_data = &cmt_platform_data,
  393. },
  394. .resource = cmt_resources,
  395. .num_resources = ARRAY_SIZE(cmt_resources),
  396. };
  397. static struct sh_timer_config tmu0_platform_data = {
  398. .channel_offset = 0x04,
  399. .timer_bit = 0,
  400. .clockevent_rating = 200,
  401. };
  402. static struct resource tmu0_resources[] = {
  403. [0] = {
  404. .start = 0xffd80008,
  405. .end = 0xffd80013,
  406. .flags = IORESOURCE_MEM,
  407. },
  408. [1] = {
  409. .start = evt2irq(0x400),
  410. .flags = IORESOURCE_IRQ,
  411. },
  412. };
  413. static struct platform_device tmu0_device = {
  414. .name = "sh_tmu",
  415. .id = 0,
  416. .dev = {
  417. .platform_data = &tmu0_platform_data,
  418. },
  419. .resource = tmu0_resources,
  420. .num_resources = ARRAY_SIZE(tmu0_resources),
  421. };
  422. static struct sh_timer_config tmu1_platform_data = {
  423. .channel_offset = 0x10,
  424. .timer_bit = 1,
  425. .clocksource_rating = 200,
  426. };
  427. static struct resource tmu1_resources[] = {
  428. [0] = {
  429. .start = 0xffd80014,
  430. .end = 0xffd8001f,
  431. .flags = IORESOURCE_MEM,
  432. },
  433. [1] = {
  434. .start = evt2irq(0x420),
  435. .flags = IORESOURCE_IRQ,
  436. },
  437. };
  438. static struct platform_device tmu1_device = {
  439. .name = "sh_tmu",
  440. .id = 1,
  441. .dev = {
  442. .platform_data = &tmu1_platform_data,
  443. },
  444. .resource = tmu1_resources,
  445. .num_resources = ARRAY_SIZE(tmu1_resources),
  446. };
  447. static struct sh_timer_config tmu2_platform_data = {
  448. .channel_offset = 0x1c,
  449. .timer_bit = 2,
  450. };
  451. static struct resource tmu2_resources[] = {
  452. [0] = {
  453. .start = 0xffd80020,
  454. .end = 0xffd8002b,
  455. .flags = IORESOURCE_MEM,
  456. },
  457. [1] = {
  458. .start = 18,
  459. .flags = IORESOURCE_IRQ,
  460. },
  461. };
  462. static struct platform_device tmu2_device = {
  463. .name = "sh_tmu",
  464. .id = 2,
  465. .dev = {
  466. .platform_data = &tmu2_platform_data,
  467. },
  468. .resource = tmu2_resources,
  469. .num_resources = ARRAY_SIZE(tmu2_resources),
  470. };
  471. static struct siu_platform siu_platform_data = {
  472. .dma_slave_tx_a = SHDMA_SLAVE_SIUA_TX,
  473. .dma_slave_rx_a = SHDMA_SLAVE_SIUA_RX,
  474. .dma_slave_tx_b = SHDMA_SLAVE_SIUB_TX,
  475. .dma_slave_rx_b = SHDMA_SLAVE_SIUB_RX,
  476. };
  477. static struct resource siu_resources[] = {
  478. [0] = {
  479. .start = 0xa4540000,
  480. .end = 0xa454c10f,
  481. .flags = IORESOURCE_MEM,
  482. },
  483. [1] = {
  484. .start = evt2irq(0xf80),
  485. .flags = IORESOURCE_IRQ,
  486. },
  487. };
  488. static struct platform_device siu_device = {
  489. .name = "siu-pcm-audio",
  490. .id = -1,
  491. .dev = {
  492. .platform_data = &siu_platform_data,
  493. },
  494. .resource = siu_resources,
  495. .num_resources = ARRAY_SIZE(siu_resources),
  496. };
  497. static struct platform_device *sh7722_devices[] __initdata = {
  498. &scif0_device,
  499. &scif1_device,
  500. &scif2_device,
  501. &cmt_device,
  502. &tmu0_device,
  503. &tmu1_device,
  504. &tmu2_device,
  505. &rtc_device,
  506. &usbf_device,
  507. &iic_device,
  508. &vpu_device,
  509. &veu_device,
  510. &jpu_device,
  511. &siu_device,
  512. &dma_device,
  513. };
  514. static int __init sh7722_devices_setup(void)
  515. {
  516. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  517. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  518. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  519. return platform_add_devices(sh7722_devices,
  520. ARRAY_SIZE(sh7722_devices));
  521. }
  522. arch_initcall(sh7722_devices_setup);
  523. static struct platform_device *sh7722_early_devices[] __initdata = {
  524. &scif0_device,
  525. &scif1_device,
  526. &scif2_device,
  527. &cmt_device,
  528. &tmu0_device,
  529. &tmu1_device,
  530. &tmu2_device,
  531. };
  532. void __init plat_early_device_setup(void)
  533. {
  534. early_platform_add_devices(sh7722_early_devices,
  535. ARRAY_SIZE(sh7722_early_devices));
  536. }
  537. enum {
  538. UNUSED=0,
  539. ENABLED,
  540. DISABLED,
  541. /* interrupt sources */
  542. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  543. HUDI,
  544. SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI,
  545. RTC_ATI, RTC_PRI, RTC_CUI,
  546. DMAC0, DMAC1, DMAC2, DMAC3,
  547. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  548. VPU, TPU,
  549. USB_USBI0, USB_USBI1,
  550. DMAC4, DMAC5, DMAC_DADERR,
  551. KEYSC,
  552. SCIF0, SCIF1, SCIF2, SIOF0, SIOF1, SIO,
  553. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  554. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  555. CMT, TSIF, SIU, TWODG,
  556. TMU0, TMU1, TMU2,
  557. IRDA, JPU, LCDC,
  558. /* interrupt groups */
  559. SIM, RTC, DMAC0123, VIOVOU, USB, DMAC45, FLCTL, I2C, SDHI,
  560. };
  561. static struct intc_vect vectors[] __initdata = {
  562. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  563. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  564. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  565. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  566. INTC_VECT(SIM_ERI, 0x700), INTC_VECT(SIM_RXI, 0x720),
  567. INTC_VECT(SIM_TXI, 0x740), INTC_VECT(SIM_TEI, 0x760),
  568. INTC_VECT(RTC_ATI, 0x780), INTC_VECT(RTC_PRI, 0x7a0),
  569. INTC_VECT(RTC_CUI, 0x7c0),
  570. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  571. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  572. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  573. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  574. INTC_VECT(VPU, 0x980), INTC_VECT(TPU, 0x9a0),
  575. INTC_VECT(USB_USBI0, 0xa20), INTC_VECT(USB_USBI1, 0xa40),
  576. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  577. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  578. INTC_VECT(SCIF0, 0xc00), INTC_VECT(SCIF1, 0xc20),
  579. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SIOF0, 0xc80),
  580. INTC_VECT(SIOF1, 0xca0), INTC_VECT(SIO, 0xd00),
  581. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  582. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  583. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  584. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  585. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  586. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  587. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  588. INTC_VECT(SIU, 0xf80), INTC_VECT(TWODG, 0xfa0),
  589. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  590. INTC_VECT(TMU2, 0x440), INTC_VECT(IRDA, 0x480),
  591. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  592. };
  593. static struct intc_group groups[] __initdata = {
  594. INTC_GROUP(SIM, SIM_ERI, SIM_RXI, SIM_TXI, SIM_TEI),
  595. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  596. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  597. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  598. INTC_GROUP(USB, USB_USBI0, USB_USBI1),
  599. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  600. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  601. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  602. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  603. };
  604. static struct intc_mask_reg mask_registers[] __initdata = {
  605. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  606. { } },
  607. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  608. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  609. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  610. { 0, 0, 0, VPU, } },
  611. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  612. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  613. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  614. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  615. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  616. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, 0, SCIF2, SCIF1, SCIF0 } },
  617. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  618. { 0, 0, 0, SIO, 0, 0, SIOF1, SIOF0 } },
  619. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  620. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  621. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  622. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  623. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, TWODG, SIU } },
  624. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  625. { 0, 0, 0, CMT, 0, USB_USBI1, USB_USBI0, } },
  626. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  627. { } },
  628. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  629. { 0, RTC_CUI, RTC_PRI, RTC_ATI, 0, TPU, 0, TSIF } },
  630. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  631. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  632. };
  633. static struct intc_prio_reg prio_registers[] __initdata = {
  634. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, IRDA } },
  635. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  636. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  637. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  638. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, 0, VPU } },
  639. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  640. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0, SCIF1, SCIF2 } },
  641. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C } },
  642. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, RTC } },
  643. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  644. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI } },
  645. { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG, 0, TPU } },
  646. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  647. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  648. };
  649. static struct intc_sense_reg sense_registers[] __initdata = {
  650. { 0xa414001c, 16, 2, /* ICR1 */
  651. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  652. };
  653. static struct intc_mask_reg ack_registers[] __initdata = {
  654. { 0xa4140024, 0, 8, /* INTREQ00 */
  655. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  656. };
  657. static struct intc_desc intc_desc __initdata = {
  658. .name = "sh7722",
  659. .force_enable = ENABLED,
  660. .force_disable = DISABLED,
  661. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  662. prio_registers, sense_registers, ack_registers),
  663. };
  664. void __init plat_irq_setup(void)
  665. {
  666. register_intc_controller(&intc_desc);
  667. }
  668. void __init plat_mem_setup(void)
  669. {
  670. /* Register the URAM space as Node 1 */
  671. setup_bootmem_node(1, 0x055f0000, 0x05610000);
  672. }