setup-sh7366.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <linux/sh_timer.h>
  18. #include <linux/sh_intc.h>
  19. #include <linux/usb/r8a66597.h>
  20. #include <asm/clock.h>
  21. static struct plat_sci_port scif0_platform_data = {
  22. .mapbase = 0xffe00000,
  23. .port_reg = 0xa405013e,
  24. .flags = UPF_BOOT_AUTOCONF,
  25. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  26. .scbrr_algo_id = SCBRR_ALGO_2,
  27. .type = PORT_SCIF,
  28. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc00)),
  29. };
  30. static struct platform_device scif0_device = {
  31. .name = "sh-sci",
  32. .id = 0,
  33. .dev = {
  34. .platform_data = &scif0_platform_data,
  35. },
  36. };
  37. static struct resource iic_resources[] = {
  38. [0] = {
  39. .name = "IIC",
  40. .start = 0x04470000,
  41. .end = 0x04470017,
  42. .flags = IORESOURCE_MEM,
  43. },
  44. [1] = {
  45. .start = evt2irq(0xe00),
  46. .end = evt2irq(0xe60),
  47. .flags = IORESOURCE_IRQ,
  48. },
  49. };
  50. static struct platform_device iic_device = {
  51. .name = "i2c-sh_mobile",
  52. .id = 0, /* "i2c0" clock */
  53. .num_resources = ARRAY_SIZE(iic_resources),
  54. .resource = iic_resources,
  55. };
  56. static struct r8a66597_platdata r8a66597_data = {
  57. .on_chip = 1,
  58. };
  59. static struct resource usb_host_resources[] = {
  60. [0] = {
  61. .start = 0xa4d80000,
  62. .end = 0xa4d800ff,
  63. .flags = IORESOURCE_MEM,
  64. },
  65. [1] = {
  66. .start = evt2irq(0xa20),
  67. .end = evt2irq(0xa20),
  68. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  69. },
  70. };
  71. static struct platform_device usb_host_device = {
  72. .name = "r8a66597_hcd",
  73. .id = -1,
  74. .dev = {
  75. .dma_mask = NULL,
  76. .coherent_dma_mask = 0xffffffff,
  77. .platform_data = &r8a66597_data,
  78. },
  79. .num_resources = ARRAY_SIZE(usb_host_resources),
  80. .resource = usb_host_resources,
  81. };
  82. static struct uio_info vpu_platform_data = {
  83. .name = "VPU5",
  84. .version = "0",
  85. .irq = evt2irq(0x980),
  86. };
  87. static struct resource vpu_resources[] = {
  88. [0] = {
  89. .name = "VPU",
  90. .start = 0xfe900000,
  91. .end = 0xfe902807,
  92. .flags = IORESOURCE_MEM,
  93. },
  94. [1] = {
  95. /* place holder for contiguous memory */
  96. },
  97. };
  98. static struct platform_device vpu_device = {
  99. .name = "uio_pdrv_genirq",
  100. .id = 0,
  101. .dev = {
  102. .platform_data = &vpu_platform_data,
  103. },
  104. .resource = vpu_resources,
  105. .num_resources = ARRAY_SIZE(vpu_resources),
  106. };
  107. static struct uio_info veu0_platform_data = {
  108. .name = "VEU",
  109. .version = "0",
  110. .irq = evt2irq(0x8c0),
  111. };
  112. static struct resource veu0_resources[] = {
  113. [0] = {
  114. .name = "VEU(1)",
  115. .start = 0xfe920000,
  116. .end = 0xfe9200b7,
  117. .flags = IORESOURCE_MEM,
  118. },
  119. [1] = {
  120. /* place holder for contiguous memory */
  121. },
  122. };
  123. static struct platform_device veu0_device = {
  124. .name = "uio_pdrv_genirq",
  125. .id = 1,
  126. .dev = {
  127. .platform_data = &veu0_platform_data,
  128. },
  129. .resource = veu0_resources,
  130. .num_resources = ARRAY_SIZE(veu0_resources),
  131. };
  132. static struct uio_info veu1_platform_data = {
  133. .name = "VEU",
  134. .version = "0",
  135. .irq = evt2irq(0x560),
  136. };
  137. static struct resource veu1_resources[] = {
  138. [0] = {
  139. .name = "VEU(2)",
  140. .start = 0xfe924000,
  141. .end = 0xfe9240b7,
  142. .flags = IORESOURCE_MEM,
  143. },
  144. [1] = {
  145. /* place holder for contiguous memory */
  146. },
  147. };
  148. static struct platform_device veu1_device = {
  149. .name = "uio_pdrv_genirq",
  150. .id = 2,
  151. .dev = {
  152. .platform_data = &veu1_platform_data,
  153. },
  154. .resource = veu1_resources,
  155. .num_resources = ARRAY_SIZE(veu1_resources),
  156. };
  157. static struct sh_timer_config cmt_platform_data = {
  158. .channel_offset = 0x60,
  159. .timer_bit = 5,
  160. .clockevent_rating = 125,
  161. .clocksource_rating = 200,
  162. };
  163. static struct resource cmt_resources[] = {
  164. [0] = {
  165. .start = 0x044a0060,
  166. .end = 0x044a006b,
  167. .flags = IORESOURCE_MEM,
  168. },
  169. [1] = {
  170. .start = evt2irq(0xf00),
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. };
  174. static struct platform_device cmt_device = {
  175. .name = "sh_cmt",
  176. .id = 0,
  177. .dev = {
  178. .platform_data = &cmt_platform_data,
  179. },
  180. .resource = cmt_resources,
  181. .num_resources = ARRAY_SIZE(cmt_resources),
  182. };
  183. static struct sh_timer_config tmu0_platform_data = {
  184. .channel_offset = 0x04,
  185. .timer_bit = 0,
  186. .clockevent_rating = 200,
  187. };
  188. static struct resource tmu0_resources[] = {
  189. [0] = {
  190. .start = 0xffd80008,
  191. .end = 0xffd80013,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. [1] = {
  195. .start = 16,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. static struct platform_device tmu0_device = {
  200. .name = "sh_tmu",
  201. .id = 0,
  202. .dev = {
  203. .platform_data = &tmu0_platform_data,
  204. },
  205. .resource = tmu0_resources,
  206. .num_resources = ARRAY_SIZE(tmu0_resources),
  207. };
  208. static struct sh_timer_config tmu1_platform_data = {
  209. .channel_offset = 0x10,
  210. .timer_bit = 1,
  211. .clocksource_rating = 200,
  212. };
  213. static struct resource tmu1_resources[] = {
  214. [0] = {
  215. .start = 0xffd80014,
  216. .end = 0xffd8001f,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. [1] = {
  220. .start = evt2irq(0x420),
  221. .flags = IORESOURCE_IRQ,
  222. },
  223. };
  224. static struct platform_device tmu1_device = {
  225. .name = "sh_tmu",
  226. .id = 1,
  227. .dev = {
  228. .platform_data = &tmu1_platform_data,
  229. },
  230. .resource = tmu1_resources,
  231. .num_resources = ARRAY_SIZE(tmu1_resources),
  232. };
  233. static struct sh_timer_config tmu2_platform_data = {
  234. .channel_offset = 0x1c,
  235. .timer_bit = 2,
  236. };
  237. static struct resource tmu2_resources[] = {
  238. [0] = {
  239. .start = 0xffd80020,
  240. .end = 0xffd8002b,
  241. .flags = IORESOURCE_MEM,
  242. },
  243. [1] = {
  244. .start = evt2irq(0x440),
  245. .flags = IORESOURCE_IRQ,
  246. },
  247. };
  248. static struct platform_device tmu2_device = {
  249. .name = "sh_tmu",
  250. .id = 2,
  251. .dev = {
  252. .platform_data = &tmu2_platform_data,
  253. },
  254. .resource = tmu2_resources,
  255. .num_resources = ARRAY_SIZE(tmu2_resources),
  256. };
  257. static struct platform_device *sh7366_devices[] __initdata = {
  258. &scif0_device,
  259. &cmt_device,
  260. &tmu0_device,
  261. &tmu1_device,
  262. &tmu2_device,
  263. &iic_device,
  264. &usb_host_device,
  265. &vpu_device,
  266. &veu0_device,
  267. &veu1_device,
  268. };
  269. static int __init sh7366_devices_setup(void)
  270. {
  271. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  272. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  273. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  274. return platform_add_devices(sh7366_devices,
  275. ARRAY_SIZE(sh7366_devices));
  276. }
  277. arch_initcall(sh7366_devices_setup);
  278. static struct platform_device *sh7366_early_devices[] __initdata = {
  279. &scif0_device,
  280. &cmt_device,
  281. &tmu0_device,
  282. &tmu1_device,
  283. &tmu2_device,
  284. };
  285. void __init plat_early_device_setup(void)
  286. {
  287. early_platform_add_devices(sh7366_early_devices,
  288. ARRAY_SIZE(sh7366_early_devices));
  289. }
  290. enum {
  291. UNUSED=0,
  292. ENABLED,
  293. DISABLED,
  294. /* interrupt sources */
  295. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  296. ICB,
  297. DMAC0, DMAC1, DMAC2, DMAC3,
  298. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  299. MFI, VPU, USB,
  300. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  301. DMAC4, DMAC5, DMAC_DADERR,
  302. SCIF, SCIFA1, SCIFA2,
  303. DENC, MSIOF,
  304. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  305. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  306. SDHI, CMT, TSIF, SIU,
  307. TMU0, TMU1, TMU2,
  308. VEU2, LCDC,
  309. /* interrupt groups */
  310. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C,
  311. };
  312. static struct intc_vect vectors[] __initdata = {
  313. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  314. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  315. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  316. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  317. INTC_VECT(ICB, 0x700),
  318. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  319. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  320. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  321. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  322. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  323. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  324. INTC_VECT(MMC_MMC3I, 0xb40),
  325. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  326. INTC_VECT(DMAC_DADERR, 0xbc0),
  327. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  328. INTC_VECT(SCIFA2, 0xc40),
  329. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  330. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  331. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  332. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  333. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  334. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  335. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  336. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  337. INTC_VECT(SIU, 0xf80),
  338. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  339. INTC_VECT(TMU2, 0x440),
  340. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  341. };
  342. static struct intc_group groups[] __initdata = {
  343. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  344. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  345. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  346. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  347. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  348. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  349. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  350. };
  351. static struct intc_mask_reg mask_registers[] __initdata = {
  352. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  353. { } },
  354. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  355. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  356. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  357. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  358. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  359. { 0, 0, 0, ICB } },
  360. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  361. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  362. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  363. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  364. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  365. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  366. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  367. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  368. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  369. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  370. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, 0, SIU } },
  371. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  372. { 0, 0, 0, CMT, 0, USB, } },
  373. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  374. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  375. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  376. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  377. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  378. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  379. };
  380. static struct intc_prio_reg prio_registers[] __initdata = {
  381. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  382. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  383. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  384. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  385. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  386. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  387. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  388. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  389. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  390. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  391. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  392. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  393. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  394. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  395. };
  396. static struct intc_sense_reg sense_registers[] __initdata = {
  397. { 0xa414001c, 16, 2, /* ICR1 */
  398. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  399. };
  400. static struct intc_mask_reg ack_registers[] __initdata = {
  401. { 0xa4140024, 0, 8, /* INTREQ00 */
  402. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  403. };
  404. static struct intc_desc intc_desc __initdata = {
  405. .name = "sh7366",
  406. .force_enable = ENABLED,
  407. .force_disable = DISABLED,
  408. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  409. prio_registers, sense_registers, ack_registers),
  410. };
  411. void __init plat_irq_setup(void)
  412. {
  413. register_intc_controller(&intc_desc);
  414. }
  415. void __init plat_mem_setup(void)
  416. {
  417. /* TODO: Register Node 1 */
  418. }