setup-sh7343.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. /*
  2. * SH7343 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/uio_driver.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/sh_intc.h>
  17. #include <asm/clock.h>
  18. /* Serial */
  19. static struct plat_sci_port scif0_platform_data = {
  20. .mapbase = 0xffe00000,
  21. .flags = UPF_BOOT_AUTOCONF,
  22. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
  23. .scbrr_algo_id = SCBRR_ALGO_2,
  24. .type = PORT_SCIF,
  25. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc00)),
  26. };
  27. static struct platform_device scif0_device = {
  28. .name = "sh-sci",
  29. .id = 0,
  30. .dev = {
  31. .platform_data = &scif0_platform_data,
  32. },
  33. };
  34. static struct plat_sci_port scif1_platform_data = {
  35. .mapbase = 0xffe10000,
  36. .flags = UPF_BOOT_AUTOCONF,
  37. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
  38. .scbrr_algo_id = SCBRR_ALGO_2,
  39. .type = PORT_SCIF,
  40. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc20)),
  41. };
  42. static struct platform_device scif1_device = {
  43. .name = "sh-sci",
  44. .id = 1,
  45. .dev = {
  46. .platform_data = &scif1_platform_data,
  47. },
  48. };
  49. static struct plat_sci_port scif2_platform_data = {
  50. .mapbase = 0xffe20000,
  51. .flags = UPF_BOOT_AUTOCONF,
  52. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
  53. .scbrr_algo_id = SCBRR_ALGO_2,
  54. .type = PORT_SCIF,
  55. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc40)),
  56. };
  57. static struct platform_device scif2_device = {
  58. .name = "sh-sci",
  59. .id = 2,
  60. .dev = {
  61. .platform_data = &scif2_platform_data,
  62. },
  63. };
  64. static struct plat_sci_port scif3_platform_data = {
  65. .mapbase = 0xffe30000,
  66. .flags = UPF_BOOT_AUTOCONF,
  67. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1,
  68. .scbrr_algo_id = SCBRR_ALGO_2,
  69. .type = PORT_SCIF,
  70. .irqs = SCIx_IRQ_MUXED(evt2irq(0xc60)),
  71. };
  72. static struct platform_device scif3_device = {
  73. .name = "sh-sci",
  74. .id = 3,
  75. .dev = {
  76. .platform_data = &scif3_platform_data,
  77. },
  78. };
  79. static struct resource iic0_resources[] = {
  80. [0] = {
  81. .name = "IIC0",
  82. .start = 0x04470000,
  83. .end = 0x04470017,
  84. .flags = IORESOURCE_MEM,
  85. },
  86. [1] = {
  87. .start = evt2irq(0xe00),
  88. .end = evt2irq(0xe60),
  89. .flags = IORESOURCE_IRQ,
  90. },
  91. };
  92. static struct platform_device iic0_device = {
  93. .name = "i2c-sh_mobile",
  94. .id = 0, /* "i2c0" clock */
  95. .num_resources = ARRAY_SIZE(iic0_resources),
  96. .resource = iic0_resources,
  97. };
  98. static struct resource iic1_resources[] = {
  99. [0] = {
  100. .name = "IIC1",
  101. .start = 0x04750000,
  102. .end = 0x04750017,
  103. .flags = IORESOURCE_MEM,
  104. },
  105. [1] = {
  106. .start = evt2irq(0x780),
  107. .end = evt2irq(0x7e0),
  108. .flags = IORESOURCE_IRQ,
  109. },
  110. };
  111. static struct platform_device iic1_device = {
  112. .name = "i2c-sh_mobile",
  113. .id = 1, /* "i2c1" clock */
  114. .num_resources = ARRAY_SIZE(iic1_resources),
  115. .resource = iic1_resources,
  116. };
  117. static struct uio_info vpu_platform_data = {
  118. .name = "VPU4",
  119. .version = "0",
  120. .irq = evt2irq(0x980),
  121. };
  122. static struct resource vpu_resources[] = {
  123. [0] = {
  124. .name = "VPU",
  125. .start = 0xfe900000,
  126. .end = 0xfe9022eb,
  127. .flags = IORESOURCE_MEM,
  128. },
  129. [1] = {
  130. /* place holder for contiguous memory */
  131. },
  132. };
  133. static struct platform_device vpu_device = {
  134. .name = "uio_pdrv_genirq",
  135. .id = 0,
  136. .dev = {
  137. .platform_data = &vpu_platform_data,
  138. },
  139. .resource = vpu_resources,
  140. .num_resources = ARRAY_SIZE(vpu_resources),
  141. };
  142. static struct uio_info veu_platform_data = {
  143. .name = "VEU",
  144. .version = "0",
  145. .irq = evt2irq(0x8c0),
  146. };
  147. static struct resource veu_resources[] = {
  148. [0] = {
  149. .name = "VEU",
  150. .start = 0xfe920000,
  151. .end = 0xfe9200b7,
  152. .flags = IORESOURCE_MEM,
  153. },
  154. [1] = {
  155. /* place holder for contiguous memory */
  156. },
  157. };
  158. static struct platform_device veu_device = {
  159. .name = "uio_pdrv_genirq",
  160. .id = 1,
  161. .dev = {
  162. .platform_data = &veu_platform_data,
  163. },
  164. .resource = veu_resources,
  165. .num_resources = ARRAY_SIZE(veu_resources),
  166. };
  167. static struct uio_info jpu_platform_data = {
  168. .name = "JPU",
  169. .version = "0",
  170. .irq = evt2irq(0x560),
  171. };
  172. static struct resource jpu_resources[] = {
  173. [0] = {
  174. .name = "JPU",
  175. .start = 0xfea00000,
  176. .end = 0xfea102d3,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. [1] = {
  180. /* place holder for contiguous memory */
  181. },
  182. };
  183. static struct platform_device jpu_device = {
  184. .name = "uio_pdrv_genirq",
  185. .id = 2,
  186. .dev = {
  187. .platform_data = &jpu_platform_data,
  188. },
  189. .resource = jpu_resources,
  190. .num_resources = ARRAY_SIZE(jpu_resources),
  191. };
  192. static struct sh_timer_config cmt_platform_data = {
  193. .channel_offset = 0x60,
  194. .timer_bit = 5,
  195. .clockevent_rating = 125,
  196. .clocksource_rating = 200,
  197. };
  198. static struct resource cmt_resources[] = {
  199. [0] = {
  200. .start = 0x044a0060,
  201. .end = 0x044a006b,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. [1] = {
  205. .start = evt2irq(0xf00),
  206. .flags = IORESOURCE_IRQ,
  207. },
  208. };
  209. static struct platform_device cmt_device = {
  210. .name = "sh_cmt",
  211. .id = 0,
  212. .dev = {
  213. .platform_data = &cmt_platform_data,
  214. },
  215. .resource = cmt_resources,
  216. .num_resources = ARRAY_SIZE(cmt_resources),
  217. };
  218. static struct sh_timer_config tmu0_platform_data = {
  219. .channel_offset = 0x04,
  220. .timer_bit = 0,
  221. .clockevent_rating = 200,
  222. };
  223. static struct resource tmu0_resources[] = {
  224. [0] = {
  225. .start = 0xffd80008,
  226. .end = 0xffd80013,
  227. .flags = IORESOURCE_MEM,
  228. },
  229. [1] = {
  230. .start = evt2irq(0x400),
  231. .flags = IORESOURCE_IRQ,
  232. },
  233. };
  234. static struct platform_device tmu0_device = {
  235. .name = "sh_tmu",
  236. .id = 0,
  237. .dev = {
  238. .platform_data = &tmu0_platform_data,
  239. },
  240. .resource = tmu0_resources,
  241. .num_resources = ARRAY_SIZE(tmu0_resources),
  242. };
  243. static struct sh_timer_config tmu1_platform_data = {
  244. .channel_offset = 0x10,
  245. .timer_bit = 1,
  246. .clocksource_rating = 200,
  247. };
  248. static struct resource tmu1_resources[] = {
  249. [0] = {
  250. .start = 0xffd80014,
  251. .end = 0xffd8001f,
  252. .flags = IORESOURCE_MEM,
  253. },
  254. [1] = {
  255. .start = evt2irq(0x420),
  256. .flags = IORESOURCE_IRQ,
  257. },
  258. };
  259. static struct platform_device tmu1_device = {
  260. .name = "sh_tmu",
  261. .id = 1,
  262. .dev = {
  263. .platform_data = &tmu1_platform_data,
  264. },
  265. .resource = tmu1_resources,
  266. .num_resources = ARRAY_SIZE(tmu1_resources),
  267. };
  268. static struct sh_timer_config tmu2_platform_data = {
  269. .channel_offset = 0x1c,
  270. .timer_bit = 2,
  271. };
  272. static struct resource tmu2_resources[] = {
  273. [0] = {
  274. .start = 0xffd80020,
  275. .end = 0xffd8002b,
  276. .flags = IORESOURCE_MEM,
  277. },
  278. [1] = {
  279. .start = evt2irq(0x440),
  280. .flags = IORESOURCE_IRQ,
  281. },
  282. };
  283. static struct platform_device tmu2_device = {
  284. .name = "sh_tmu",
  285. .id = 2,
  286. .dev = {
  287. .platform_data = &tmu2_platform_data,
  288. },
  289. .resource = tmu2_resources,
  290. .num_resources = ARRAY_SIZE(tmu2_resources),
  291. };
  292. static struct platform_device *sh7343_devices[] __initdata = {
  293. &scif0_device,
  294. &scif1_device,
  295. &scif2_device,
  296. &scif3_device,
  297. &cmt_device,
  298. &tmu0_device,
  299. &tmu1_device,
  300. &tmu2_device,
  301. &iic0_device,
  302. &iic1_device,
  303. &vpu_device,
  304. &veu_device,
  305. &jpu_device,
  306. };
  307. static int __init sh7343_devices_setup(void)
  308. {
  309. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  310. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  311. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  312. return platform_add_devices(sh7343_devices,
  313. ARRAY_SIZE(sh7343_devices));
  314. }
  315. arch_initcall(sh7343_devices_setup);
  316. static struct platform_device *sh7343_early_devices[] __initdata = {
  317. &scif0_device,
  318. &scif1_device,
  319. &scif2_device,
  320. &scif3_device,
  321. &cmt_device,
  322. &tmu0_device,
  323. &tmu1_device,
  324. &tmu2_device,
  325. };
  326. void __init plat_early_device_setup(void)
  327. {
  328. early_platform_add_devices(sh7343_early_devices,
  329. ARRAY_SIZE(sh7343_early_devices));
  330. }
  331. enum {
  332. UNUSED = 0,
  333. ENABLED,
  334. DISABLED,
  335. /* interrupt sources */
  336. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  337. DMAC0, DMAC1, DMAC2, DMAC3,
  338. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  339. MFI, VPU, TPU, Z3D4, USBI0, USBI1,
  340. MMC_ERR, MMC_TRAN, MMC_FSTAT, MMC_FRDY,
  341. DMAC4, DMAC5, DMAC_DADERR,
  342. KEYSC,
  343. SCIF, SCIF1, SCIF2, SCIF3,
  344. SIOF0, SIOF1, SIO,
  345. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  346. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  347. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  348. SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI,
  349. IRDA, SDHI, CMT, TSIF, SIU,
  350. TMU0, TMU1, TMU2,
  351. JPU, LCDC,
  352. /* interrupt groups */
  353. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C0, I2C1, SIM, USB,
  354. };
  355. static struct intc_vect vectors[] __initdata = {
  356. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  357. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  358. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  359. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  360. INTC_VECT(I2C1_ALI, 0x780), INTC_VECT(I2C1_TACKI, 0x7a0),
  361. INTC_VECT(I2C1_WAITI, 0x7c0), INTC_VECT(I2C1_DTEI, 0x7e0),
  362. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  363. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  364. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  365. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  366. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980),
  367. INTC_VECT(TPU, 0x9a0), INTC_VECT(Z3D4, 0x9e0),
  368. INTC_VECT(USBI0, 0xa20), INTC_VECT(USBI1, 0xa40),
  369. INTC_VECT(MMC_ERR, 0xb00), INTC_VECT(MMC_TRAN, 0xb20),
  370. INTC_VECT(MMC_FSTAT, 0xb40), INTC_VECT(MMC_FRDY, 0xb60),
  371. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  372. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  373. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIF1, 0xc20),
  374. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SCIF3, 0xc60),
  375. INTC_VECT(SIOF0, 0xc80), INTC_VECT(SIOF1, 0xca0),
  376. INTC_VECT(SIO, 0xd00),
  377. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  378. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  379. INTC_VECT(I2C0_ALI, 0xe00), INTC_VECT(I2C0_TACKI, 0xe20),
  380. INTC_VECT(I2C0_WAITI, 0xe40), INTC_VECT(I2C0_DTEI, 0xe60),
  381. INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),
  382. INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),
  383. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  384. INTC_VECT(SIU, 0xf80),
  385. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  386. INTC_VECT(TMU2, 0x440),
  387. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  388. };
  389. static struct intc_group groups[] __initdata = {
  390. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  391. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  392. INTC_GROUP(MMC, MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR),
  393. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  394. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  395. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  396. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  397. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  398. INTC_GROUP(SIM, SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI),
  399. INTC_GROUP(USB, USBI0, USBI1),
  400. };
  401. static struct intc_mask_reg mask_registers[] __initdata = {
  402. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  403. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  404. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  405. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  406. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  407. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  408. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  409. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  410. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  411. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, SCIF3, SCIF2, SCIF1, SCIF } },
  412. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  413. { 0, 0, 0, SIO, Z3D4, 0, SIOF1, SIOF0 } },
  414. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  415. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  416. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  417. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  418. { DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, 0, SIU } },
  419. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  420. { 0, 0, 0, CMT, 0, USBI1, USBI0 } },
  421. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  422. { MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR } },
  423. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  424. { I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI, TPU, 0, 0, TSIF } },
  425. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  426. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  427. };
  428. static struct intc_prio_reg prio_registers[] __initdata = {
  429. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  430. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  431. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  432. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  433. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIF1, SCIF2, SCIF3 } },
  434. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C0 } },
  435. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, I2C1 } },
  436. { 0xa4080024, 0, 16, 4, /* IPRJ */ { Z3D4, 0, SIU } },
  437. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  438. { 0xa408002c, 0, 16, 4, /* IPRL */ { 0, 0, TPU } },
  439. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  440. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  441. };
  442. static struct intc_sense_reg sense_registers[] __initdata = {
  443. { 0xa414001c, 16, 2, /* ICR1 */
  444. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  445. };
  446. static struct intc_mask_reg ack_registers[] __initdata = {
  447. { 0xa4140024, 0, 8, /* INTREQ00 */
  448. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  449. };
  450. static struct intc_desc intc_desc __initdata = {
  451. .name = "sh7343",
  452. .force_enable = ENABLED,
  453. .force_disable = DISABLED,
  454. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  455. prio_registers, sense_registers, ack_registers),
  456. };
  457. void __init plat_irq_setup(void)
  458. {
  459. register_intc_controller(&intc_desc);
  460. }