setup-sh770x.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * SH3 Setup code for SH7706, SH7707, SH7708, SH7709
  3. *
  4. * Copyright (C) 2007 Magnus Damm
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * Based on setup-sh7709.c
  8. *
  9. * Copyright (C) 2006 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/io.h>
  17. #include <linux/irq.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/serial.h>
  20. #include <linux/serial_sci.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/sh_intc.h>
  23. #include <cpu/serial.h>
  24. enum {
  25. UNUSED = 0,
  26. /* interrupt sources */
  27. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  28. PINT07, PINT815,
  29. DMAC, SCIF0, SCIF2, SCI, ADC_ADI,
  30. LCDC, PCC0, PCC1,
  31. TMU0, TMU1, TMU2,
  32. RTC, WDT, REF,
  33. };
  34. static struct intc_vect vectors[] __initdata = {
  35. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  36. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
  37. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  38. INTC_VECT(RTC, 0x4c0),
  39. INTC_VECT(SCI, 0x4e0), INTC_VECT(SCI, 0x500),
  40. INTC_VECT(SCI, 0x520), INTC_VECT(SCI, 0x540),
  41. INTC_VECT(WDT, 0x560),
  42. INTC_VECT(REF, 0x580),
  43. INTC_VECT(REF, 0x5a0),
  44. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  45. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  46. defined(CONFIG_CPU_SUBTYPE_SH7709)
  47. /* IRQ0->5 are handled in setup-sh3.c */
  48. INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820),
  49. INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860),
  50. INTC_VECT(ADC_ADI, 0x980),
  51. INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920),
  52. INTC_VECT(SCIF2, 0x940), INTC_VECT(SCIF2, 0x960),
  53. #endif
  54. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  55. defined(CONFIG_CPU_SUBTYPE_SH7709)
  56. INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720),
  57. INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
  58. INTC_VECT(SCIF0, 0x8c0), INTC_VECT(SCIF0, 0x8e0),
  59. #endif
  60. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  61. INTC_VECT(LCDC, 0x9a0),
  62. INTC_VECT(PCC0, 0x9c0), INTC_VECT(PCC1, 0x9e0),
  63. #endif
  64. };
  65. static struct intc_prio_reg prio_registers[] __initdata = {
  66. { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  67. { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF, SCI, 0 } },
  68. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  69. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  70. defined(CONFIG_CPU_SUBTYPE_SH7709)
  71. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  72. { 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },
  73. { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC, 0, SCIF2, ADC_ADI } },
  74. #endif
  75. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  76. defined(CONFIG_CPU_SUBTYPE_SH7709)
  77. { 0xa4000018, 0, 16, 4, /* IPRD */ { PINT07, PINT815, } },
  78. { 0xa400001a, 0, 16, 4, /* IPRE */ { 0, SCIF0 } },
  79. #endif
  80. #if defined(CONFIG_CPU_SUBTYPE_SH7707)
  81. { 0xa400001c, 0, 16, 4, /* IPRF */ { 0, LCDC, PCC0, PCC1, } },
  82. #endif
  83. };
  84. static DECLARE_INTC_DESC(intc_desc, "sh770x", vectors, NULL,
  85. NULL, prio_registers, NULL);
  86. static struct resource rtc_resources[] = {
  87. [0] = {
  88. .start = 0xfffffec0,
  89. .end = 0xfffffec0 + 0x1e,
  90. .flags = IORESOURCE_IO,
  91. },
  92. [1] = {
  93. .start = evt2irq(0x480),
  94. .flags = IORESOURCE_IRQ,
  95. },
  96. };
  97. static struct platform_device rtc_device = {
  98. .name = "sh-rtc",
  99. .id = -1,
  100. .num_resources = ARRAY_SIZE(rtc_resources),
  101. .resource = rtc_resources,
  102. };
  103. static struct plat_sci_port scif0_platform_data = {
  104. .mapbase = 0xfffffe80,
  105. .port_reg = 0xa4000136,
  106. .flags = UPF_BOOT_AUTOCONF,
  107. .scscr = SCSCR_TE | SCSCR_RE,
  108. .scbrr_algo_id = SCBRR_ALGO_2,
  109. .type = PORT_SCI,
  110. .irqs = SCIx_IRQ_MUXED(evt2irq(0x4e0)),
  111. .ops = &sh770x_sci_port_ops,
  112. .regshift = 1,
  113. };
  114. static struct platform_device scif0_device = {
  115. .name = "sh-sci",
  116. .id = 0,
  117. .dev = {
  118. .platform_data = &scif0_platform_data,
  119. },
  120. };
  121. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  122. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  123. defined(CONFIG_CPU_SUBTYPE_SH7709)
  124. static struct plat_sci_port scif1_platform_data = {
  125. .mapbase = 0xa4000150,
  126. .flags = UPF_BOOT_AUTOCONF,
  127. .scscr = SCSCR_TE | SCSCR_RE,
  128. .scbrr_algo_id = SCBRR_ALGO_2,
  129. .type = PORT_SCIF,
  130. .irqs = SCIx_IRQ_MUXED(evt2irq(0x900)),
  131. .ops = &sh770x_sci_port_ops,
  132. .regtype = SCIx_SH3_SCIF_REGTYPE,
  133. };
  134. static struct platform_device scif1_device = {
  135. .name = "sh-sci",
  136. .id = 1,
  137. .dev = {
  138. .platform_data = &scif1_platform_data,
  139. },
  140. };
  141. #endif
  142. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  143. defined(CONFIG_CPU_SUBTYPE_SH7709)
  144. static struct plat_sci_port scif2_platform_data = {
  145. .mapbase = 0xa4000140,
  146. .port_reg = SCIx_NOT_SUPPORTED,
  147. .flags = UPF_BOOT_AUTOCONF,
  148. .scscr = SCSCR_TE | SCSCR_RE,
  149. .scbrr_algo_id = SCBRR_ALGO_2,
  150. .type = PORT_IRDA,
  151. .irqs = SCIx_IRQ_MUXED(evt2irq(0x880)),
  152. .ops = &sh770x_sci_port_ops,
  153. .regshift = 1,
  154. };
  155. static struct platform_device scif2_device = {
  156. .name = "sh-sci",
  157. .id = 2,
  158. .dev = {
  159. .platform_data = &scif2_platform_data,
  160. },
  161. };
  162. #endif
  163. static struct sh_timer_config tmu0_platform_data = {
  164. .channel_offset = 0x02,
  165. .timer_bit = 0,
  166. .clockevent_rating = 200,
  167. };
  168. static struct resource tmu0_resources[] = {
  169. [0] = {
  170. .start = 0xfffffe94,
  171. .end = 0xfffffe9f,
  172. .flags = IORESOURCE_MEM,
  173. },
  174. [1] = {
  175. .start = evt2irq(0x400),
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. };
  179. static struct platform_device tmu0_device = {
  180. .name = "sh_tmu",
  181. .id = 0,
  182. .dev = {
  183. .platform_data = &tmu0_platform_data,
  184. },
  185. .resource = tmu0_resources,
  186. .num_resources = ARRAY_SIZE(tmu0_resources),
  187. };
  188. static struct sh_timer_config tmu1_platform_data = {
  189. .channel_offset = 0xe,
  190. .timer_bit = 1,
  191. .clocksource_rating = 200,
  192. };
  193. static struct resource tmu1_resources[] = {
  194. [0] = {
  195. .start = 0xfffffea0,
  196. .end = 0xfffffeab,
  197. .flags = IORESOURCE_MEM,
  198. },
  199. [1] = {
  200. .start = evt2irq(0x420),
  201. .flags = IORESOURCE_IRQ,
  202. },
  203. };
  204. static struct platform_device tmu1_device = {
  205. .name = "sh_tmu",
  206. .id = 1,
  207. .dev = {
  208. .platform_data = &tmu1_platform_data,
  209. },
  210. .resource = tmu1_resources,
  211. .num_resources = ARRAY_SIZE(tmu1_resources),
  212. };
  213. static struct sh_timer_config tmu2_platform_data = {
  214. .channel_offset = 0x1a,
  215. .timer_bit = 2,
  216. };
  217. static struct resource tmu2_resources[] = {
  218. [0] = {
  219. .start = 0xfffffeac,
  220. .end = 0xfffffebb,
  221. .flags = IORESOURCE_MEM,
  222. },
  223. [1] = {
  224. .start = evt2irq(0x440),
  225. .flags = IORESOURCE_IRQ,
  226. },
  227. };
  228. static struct platform_device tmu2_device = {
  229. .name = "sh_tmu",
  230. .id = 2,
  231. .dev = {
  232. .platform_data = &tmu2_platform_data,
  233. },
  234. .resource = tmu2_resources,
  235. .num_resources = ARRAY_SIZE(tmu2_resources),
  236. };
  237. static struct platform_device *sh770x_devices[] __initdata = {
  238. &scif0_device,
  239. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  240. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  241. defined(CONFIG_CPU_SUBTYPE_SH7709)
  242. &scif1_device,
  243. #endif
  244. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  245. defined(CONFIG_CPU_SUBTYPE_SH7709)
  246. &scif2_device,
  247. #endif
  248. &tmu0_device,
  249. &tmu1_device,
  250. &tmu2_device,
  251. &rtc_device,
  252. };
  253. static int __init sh770x_devices_setup(void)
  254. {
  255. return platform_add_devices(sh770x_devices,
  256. ARRAY_SIZE(sh770x_devices));
  257. }
  258. arch_initcall(sh770x_devices_setup);
  259. static struct platform_device *sh770x_early_devices[] __initdata = {
  260. &scif0_device,
  261. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  262. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  263. defined(CONFIG_CPU_SUBTYPE_SH7709)
  264. &scif1_device,
  265. #endif
  266. #if defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  267. defined(CONFIG_CPU_SUBTYPE_SH7709)
  268. &scif2_device,
  269. #endif
  270. &tmu0_device,
  271. &tmu1_device,
  272. &tmu2_device,
  273. };
  274. void __init plat_early_device_setup(void)
  275. {
  276. early_platform_add_devices(sh770x_early_devices,
  277. ARRAY_SIZE(sh770x_early_devices));
  278. }
  279. void __init plat_irq_setup(void)
  280. {
  281. register_intc_controller(&intc_desc);
  282. #if defined(CONFIG_CPU_SUBTYPE_SH7706) || \
  283. defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  284. defined(CONFIG_CPU_SUBTYPE_SH7709)
  285. plat_irq_setup_sh3();
  286. #endif
  287. }