setup-sh7705.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * SH7705 Setup
  3. *
  4. * Copyright (C) 2006 - 2009 Paul Mundt
  5. * Copyright (C) 2007 Nobuhiro Iwamatsu
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/sh_intc.h>
  18. #include <asm/rtc.h>
  19. #include <cpu/serial.h>
  20. enum {
  21. UNUSED = 0,
  22. /* interrupt sources */
  23. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,
  24. PINT07, PINT815,
  25. DMAC, SCIF0, SCIF2, ADC_ADI, USB,
  26. TPU0, TPU1, TPU2, TPU3,
  27. TMU0, TMU1, TMU2,
  28. RTC, WDT, REF_RCMI,
  29. };
  30. static struct intc_vect vectors[] __initdata = {
  31. /* IRQ0->5 are handled in setup-sh3.c */
  32. INTC_VECT(PINT07, 0x700), INTC_VECT(PINT815, 0x720),
  33. INTC_VECT(DMAC, 0x800), INTC_VECT(DMAC, 0x820),
  34. INTC_VECT(DMAC, 0x840), INTC_VECT(DMAC, 0x860),
  35. INTC_VECT(SCIF0, 0x880), INTC_VECT(SCIF0, 0x8a0),
  36. INTC_VECT(SCIF0, 0x8e0),
  37. INTC_VECT(SCIF2, 0x900), INTC_VECT(SCIF2, 0x920),
  38. INTC_VECT(SCIF2, 0x960),
  39. INTC_VECT(ADC_ADI, 0x980),
  40. INTC_VECT(USB, 0xa20), INTC_VECT(USB, 0xa40),
  41. INTC_VECT(TPU0, 0xc00), INTC_VECT(TPU1, 0xc20),
  42. INTC_VECT(TPU2, 0xc80), INTC_VECT(TPU3, 0xca0),
  43. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  44. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
  45. INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
  46. INTC_VECT(RTC, 0x4c0),
  47. INTC_VECT(WDT, 0x560),
  48. INTC_VECT(REF_RCMI, 0x580),
  49. };
  50. static struct intc_prio_reg prio_registers[] __initdata = {
  51. { 0xfffffee2, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  52. { 0xfffffee4, 0, 16, 4, /* IPRB */ { WDT, REF_RCMI, 0, 0 } },
  53. { 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },
  54. { 0xa4000018, 0, 16, 4, /* IPRD */ { PINT07, PINT815, IRQ5, IRQ4 } },
  55. { 0xa400001a, 0, 16, 4, /* IPRE */ { DMAC, SCIF0, SCIF2, ADC_ADI } },
  56. { 0xa4080000, 0, 16, 4, /* IPRF */ { 0, 0, USB } },
  57. { 0xa4080002, 0, 16, 4, /* IPRG */ { TPU0, TPU1 } },
  58. { 0xa4080004, 0, 16, 4, /* IPRH */ { TPU2, TPU3 } },
  59. };
  60. static DECLARE_INTC_DESC(intc_desc, "sh7705", vectors, NULL,
  61. NULL, prio_registers, NULL);
  62. static struct plat_sci_port scif0_platform_data = {
  63. .mapbase = 0xa4410000,
  64. .flags = UPF_BOOT_AUTOCONF,
  65. .scscr = SCSCR_TIE | SCSCR_RIE | SCSCR_TE |
  66. SCSCR_RE | SCSCR_CKE1 | SCSCR_CKE0,
  67. .scbrr_algo_id = SCBRR_ALGO_4,
  68. .type = PORT_SCIF,
  69. .irqs = SCIx_IRQ_MUXED(evt2irq(0x900)),
  70. .ops = &sh770x_sci_port_ops,
  71. .regtype = SCIx_SH7705_SCIF_REGTYPE,
  72. };
  73. static struct platform_device scif0_device = {
  74. .name = "sh-sci",
  75. .id = 0,
  76. .dev = {
  77. .platform_data = &scif0_platform_data,
  78. },
  79. };
  80. static struct plat_sci_port scif1_platform_data = {
  81. .mapbase = 0xa4400000,
  82. .flags = UPF_BOOT_AUTOCONF,
  83. .scscr = SCSCR_TIE | SCSCR_RIE | SCSCR_TE | SCSCR_RE,
  84. .scbrr_algo_id = SCBRR_ALGO_4,
  85. .type = PORT_SCIF,
  86. .irqs = SCIx_IRQ_MUXED(evt2irq(0x880)),
  87. .ops = &sh770x_sci_port_ops,
  88. .regtype = SCIx_SH7705_SCIF_REGTYPE,
  89. };
  90. static struct platform_device scif1_device = {
  91. .name = "sh-sci",
  92. .id = 1,
  93. .dev = {
  94. .platform_data = &scif1_platform_data,
  95. },
  96. };
  97. static struct resource rtc_resources[] = {
  98. [0] = {
  99. .start = 0xfffffec0,
  100. .end = 0xfffffec0 + 0x1e,
  101. .flags = IORESOURCE_IO,
  102. },
  103. [1] = {
  104. .start = evt2irq(0x480),
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. };
  108. static struct sh_rtc_platform_info rtc_info = {
  109. .capabilities = RTC_CAP_4_DIGIT_YEAR,
  110. };
  111. static struct platform_device rtc_device = {
  112. .name = "sh-rtc",
  113. .id = -1,
  114. .num_resources = ARRAY_SIZE(rtc_resources),
  115. .resource = rtc_resources,
  116. .dev = {
  117. .platform_data = &rtc_info,
  118. },
  119. };
  120. static struct sh_timer_config tmu0_platform_data = {
  121. .channel_offset = 0x02,
  122. .timer_bit = 0,
  123. .clockevent_rating = 200,
  124. };
  125. static struct resource tmu0_resources[] = {
  126. [0] = {
  127. .start = 0xfffffe94,
  128. .end = 0xfffffe9f,
  129. .flags = IORESOURCE_MEM,
  130. },
  131. [1] = {
  132. .start = evt2irq(0x400),
  133. .flags = IORESOURCE_IRQ,
  134. },
  135. };
  136. static struct platform_device tmu0_device = {
  137. .name = "sh_tmu",
  138. .id = 0,
  139. .dev = {
  140. .platform_data = &tmu0_platform_data,
  141. },
  142. .resource = tmu0_resources,
  143. .num_resources = ARRAY_SIZE(tmu0_resources),
  144. };
  145. static struct sh_timer_config tmu1_platform_data = {
  146. .channel_offset = 0xe,
  147. .timer_bit = 1,
  148. .clocksource_rating = 200,
  149. };
  150. static struct resource tmu1_resources[] = {
  151. [0] = {
  152. .start = 0xfffffea0,
  153. .end = 0xfffffeab,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. [1] = {
  157. .start = evt2irq(0x420),
  158. .flags = IORESOURCE_IRQ,
  159. },
  160. };
  161. static struct platform_device tmu1_device = {
  162. .name = "sh_tmu",
  163. .id = 1,
  164. .dev = {
  165. .platform_data = &tmu1_platform_data,
  166. },
  167. .resource = tmu1_resources,
  168. .num_resources = ARRAY_SIZE(tmu1_resources),
  169. };
  170. static struct sh_timer_config tmu2_platform_data = {
  171. .channel_offset = 0x1a,
  172. .timer_bit = 2,
  173. };
  174. static struct resource tmu2_resources[] = {
  175. [0] = {
  176. .start = 0xfffffeac,
  177. .end = 0xfffffebb,
  178. .flags = IORESOURCE_MEM,
  179. },
  180. [1] = {
  181. .start = evt2irq(0x440),
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. };
  185. static struct platform_device tmu2_device = {
  186. .name = "sh_tmu",
  187. .id = 2,
  188. .dev = {
  189. .platform_data = &tmu2_platform_data,
  190. },
  191. .resource = tmu2_resources,
  192. .num_resources = ARRAY_SIZE(tmu2_resources),
  193. };
  194. static struct platform_device *sh7705_devices[] __initdata = {
  195. &scif0_device,
  196. &scif1_device,
  197. &tmu0_device,
  198. &tmu1_device,
  199. &tmu2_device,
  200. &rtc_device,
  201. };
  202. static int __init sh7705_devices_setup(void)
  203. {
  204. return platform_add_devices(sh7705_devices,
  205. ARRAY_SIZE(sh7705_devices));
  206. }
  207. arch_initcall(sh7705_devices_setup);
  208. static struct platform_device *sh7705_early_devices[] __initdata = {
  209. &scif0_device,
  210. &scif1_device,
  211. &tmu0_device,
  212. &tmu1_device,
  213. &tmu2_device,
  214. };
  215. void __init plat_early_device_setup(void)
  216. {
  217. early_platform_add_devices(sh7705_early_devices,
  218. ARRAY_SIZE(sh7705_early_devices));
  219. }
  220. void __init plat_irq_setup(void)
  221. {
  222. register_intc_controller(&intc_desc);
  223. plat_irq_setup_sh3();
  224. }