setup-sh7269.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * SH7269 Setup
  3. *
  4. * Copyright (C) 2012 Renesas Electronics Europe Ltd
  5. * Copyright (C) 2012 Phil Edworthy
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/usb/r8a66597.h>
  16. #include <linux/sh_timer.h>
  17. #include <linux/io.h>
  18. enum {
  19. UNUSED = 0,
  20. /* interrupt sources */
  21. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  22. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  23. DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  24. DMAC8, DMAC9, DMAC10, DMAC11, DMAC12, DMAC13, DMAC14, DMAC15,
  25. USB, VDC4, CMT0, CMT1, BSC, WDT,
  26. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  27. MTU3_ABCD, MTU3_TCI3V, MTU4_ABCD, MTU4_TCI4V,
  28. PWMT1, PWMT2, ADC_ADI,
  29. SSIF0, SSII1, SSII2, SSII3, SSII4, SSII5,
  30. RSPDIF,
  31. IIC30, IIC31, IIC32, IIC33,
  32. SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
  33. SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
  34. SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI,
  35. SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI,
  36. SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI,
  37. SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI,
  38. SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI,
  39. SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI,
  40. RCAN0, RCAN1, RCAN2,
  41. RSPIC0, RSPIC1,
  42. IEBC, CD_ROMD,
  43. NFMC,
  44. SDHI0, SDHI1,
  45. RTC,
  46. SRCC0, SRCC1, SRCC2,
  47. /* interrupt groups */
  48. PINT, SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  49. };
  50. static struct intc_vect vectors[] __initdata = {
  51. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  52. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  53. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  54. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  55. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  56. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  57. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  58. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  59. INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
  60. INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
  61. INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
  62. INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
  63. INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
  64. INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
  65. INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
  66. INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
  67. INTC_IRQ(DMAC8, 140), INTC_IRQ(DMAC8, 141),
  68. INTC_IRQ(DMAC9, 144), INTC_IRQ(DMAC9, 145),
  69. INTC_IRQ(DMAC10, 148), INTC_IRQ(DMAC10, 149),
  70. INTC_IRQ(DMAC11, 152), INTC_IRQ(DMAC11, 153),
  71. INTC_IRQ(DMAC12, 156), INTC_IRQ(DMAC12, 157),
  72. INTC_IRQ(DMAC13, 160), INTC_IRQ(DMAC13, 161),
  73. INTC_IRQ(DMAC14, 164), INTC_IRQ(DMAC14, 165),
  74. INTC_IRQ(DMAC15, 168), INTC_IRQ(DMAC15, 169),
  75. INTC_IRQ(USB, 170),
  76. INTC_IRQ(VDC4, 171), INTC_IRQ(VDC4, 172),
  77. INTC_IRQ(VDC4, 173), INTC_IRQ(VDC4, 174),
  78. INTC_IRQ(VDC4, 175), INTC_IRQ(VDC4, 176),
  79. INTC_IRQ(VDC4, 177), INTC_IRQ(VDC4, 177),
  80. INTC_IRQ(CMT0, 188), INTC_IRQ(CMT1, 189),
  81. INTC_IRQ(BSC, 190), INTC_IRQ(WDT, 191),
  82. INTC_IRQ(MTU0_ABCD, 192), INTC_IRQ(MTU0_ABCD, 193),
  83. INTC_IRQ(MTU0_ABCD, 194), INTC_IRQ(MTU0_ABCD, 195),
  84. INTC_IRQ(MTU0_VEF, 196), INTC_IRQ(MTU0_VEF, 197),
  85. INTC_IRQ(MTU0_VEF, 198),
  86. INTC_IRQ(MTU1_AB, 199), INTC_IRQ(MTU1_AB, 200),
  87. INTC_IRQ(MTU1_VU, 201), INTC_IRQ(MTU1_VU, 202),
  88. INTC_IRQ(MTU2_AB, 203), INTC_IRQ(MTU2_AB, 204),
  89. INTC_IRQ(MTU2_VU, 205), INTC_IRQ(MTU2_VU, 206),
  90. INTC_IRQ(MTU3_ABCD, 207), INTC_IRQ(MTU3_ABCD, 208),
  91. INTC_IRQ(MTU3_ABCD, 209), INTC_IRQ(MTU3_ABCD, 210),
  92. INTC_IRQ(MTU3_TCI3V, 211),
  93. INTC_IRQ(MTU4_ABCD, 212), INTC_IRQ(MTU4_ABCD, 213),
  94. INTC_IRQ(MTU4_ABCD, 214), INTC_IRQ(MTU4_ABCD, 215),
  95. INTC_IRQ(MTU4_TCI4V, 216),
  96. INTC_IRQ(PWMT1, 217), INTC_IRQ(PWMT2, 218),
  97. INTC_IRQ(ADC_ADI, 223),
  98. INTC_IRQ(SSIF0, 224), INTC_IRQ(SSIF0, 225),
  99. INTC_IRQ(SSIF0, 226),
  100. INTC_IRQ(SSII1, 227), INTC_IRQ(SSII1, 228),
  101. INTC_IRQ(SSII2, 229), INTC_IRQ(SSII2, 230),
  102. INTC_IRQ(SSII3, 231), INTC_IRQ(SSII3, 232),
  103. INTC_IRQ(SSII4, 233), INTC_IRQ(SSII4, 234),
  104. INTC_IRQ(SSII5, 235), INTC_IRQ(SSII5, 236),
  105. INTC_IRQ(RSPDIF, 237),
  106. INTC_IRQ(IIC30, 238), INTC_IRQ(IIC30, 239),
  107. INTC_IRQ(IIC30, 240), INTC_IRQ(IIC30, 241),
  108. INTC_IRQ(IIC30, 242),
  109. INTC_IRQ(IIC31, 243), INTC_IRQ(IIC31, 244),
  110. INTC_IRQ(IIC31, 245), INTC_IRQ(IIC31, 246),
  111. INTC_IRQ(IIC31, 247),
  112. INTC_IRQ(IIC32, 248), INTC_IRQ(IIC32, 249),
  113. INTC_IRQ(IIC32, 250), INTC_IRQ(IIC32, 251),
  114. INTC_IRQ(IIC32, 252),
  115. INTC_IRQ(IIC33, 253), INTC_IRQ(IIC33, 254),
  116. INTC_IRQ(IIC33, 255), INTC_IRQ(IIC33, 256),
  117. INTC_IRQ(IIC33, 257),
  118. INTC_IRQ(SCIF0_BRI, 258), INTC_IRQ(SCIF0_ERI, 259),
  119. INTC_IRQ(SCIF0_RXI, 260), INTC_IRQ(SCIF0_TXI, 261),
  120. INTC_IRQ(SCIF1_BRI, 262), INTC_IRQ(SCIF1_ERI, 263),
  121. INTC_IRQ(SCIF1_RXI, 264), INTC_IRQ(SCIF1_TXI, 265),
  122. INTC_IRQ(SCIF2_BRI, 266), INTC_IRQ(SCIF2_ERI, 267),
  123. INTC_IRQ(SCIF2_RXI, 268), INTC_IRQ(SCIF2_TXI, 269),
  124. INTC_IRQ(SCIF3_BRI, 270), INTC_IRQ(SCIF3_ERI, 271),
  125. INTC_IRQ(SCIF3_RXI, 272), INTC_IRQ(SCIF3_TXI, 273),
  126. INTC_IRQ(SCIF4_BRI, 274), INTC_IRQ(SCIF4_ERI, 275),
  127. INTC_IRQ(SCIF4_RXI, 276), INTC_IRQ(SCIF4_TXI, 277),
  128. INTC_IRQ(SCIF5_BRI, 278), INTC_IRQ(SCIF5_ERI, 279),
  129. INTC_IRQ(SCIF5_RXI, 280), INTC_IRQ(SCIF5_TXI, 281),
  130. INTC_IRQ(SCIF6_BRI, 282), INTC_IRQ(SCIF6_ERI, 283),
  131. INTC_IRQ(SCIF6_RXI, 284), INTC_IRQ(SCIF6_TXI, 285),
  132. INTC_IRQ(SCIF7_BRI, 286), INTC_IRQ(SCIF7_ERI, 287),
  133. INTC_IRQ(SCIF7_RXI, 288), INTC_IRQ(SCIF7_TXI, 289),
  134. INTC_IRQ(RCAN0, 291), INTC_IRQ(RCAN0, 292),
  135. INTC_IRQ(RCAN0, 293), INTC_IRQ(RCAN0, 294),
  136. INTC_IRQ(RCAN0, 295),
  137. INTC_IRQ(RCAN1, 296), INTC_IRQ(RCAN1, 297),
  138. INTC_IRQ(RCAN1, 298), INTC_IRQ(RCAN1, 299),
  139. INTC_IRQ(RCAN1, 300),
  140. INTC_IRQ(RCAN2, 301), INTC_IRQ(RCAN2, 302),
  141. INTC_IRQ(RCAN2, 303), INTC_IRQ(RCAN2, 304),
  142. INTC_IRQ(RCAN2, 305),
  143. INTC_IRQ(RSPIC0, 306), INTC_IRQ(RSPIC0, 307),
  144. INTC_IRQ(RSPIC0, 308),
  145. INTC_IRQ(RSPIC1, 309), INTC_IRQ(RSPIC1, 310),
  146. INTC_IRQ(RSPIC1, 311),
  147. INTC_IRQ(IEBC, 318),
  148. INTC_IRQ(CD_ROMD, 319), INTC_IRQ(CD_ROMD, 320),
  149. INTC_IRQ(CD_ROMD, 321), INTC_IRQ(CD_ROMD, 322),
  150. INTC_IRQ(CD_ROMD, 323), INTC_IRQ(CD_ROMD, 324),
  151. INTC_IRQ(NFMC, 325), INTC_IRQ(NFMC, 326),
  152. INTC_IRQ(NFMC, 327), INTC_IRQ(NFMC, 328),
  153. INTC_IRQ(SDHI0, 332), INTC_IRQ(SDHI0, 333),
  154. INTC_IRQ(SDHI0, 334),
  155. INTC_IRQ(SDHI1, 335), INTC_IRQ(SDHI1, 336),
  156. INTC_IRQ(SDHI1, 337),
  157. INTC_IRQ(RTC, 338), INTC_IRQ(RTC, 339),
  158. INTC_IRQ(RTC, 340),
  159. INTC_IRQ(SRCC0, 341), INTC_IRQ(SRCC0, 342),
  160. INTC_IRQ(SRCC0, 343), INTC_IRQ(SRCC0, 344),
  161. INTC_IRQ(SRCC0, 345),
  162. INTC_IRQ(SRCC1, 346), INTC_IRQ(SRCC1, 347),
  163. INTC_IRQ(SRCC1, 348), INTC_IRQ(SRCC1, 349),
  164. INTC_IRQ(SRCC1, 350),
  165. INTC_IRQ(SRCC2, 351), INTC_IRQ(SRCC2, 352),
  166. INTC_IRQ(SRCC2, 353), INTC_IRQ(SRCC2, 354),
  167. INTC_IRQ(SRCC2, 355),
  168. };
  169. static struct intc_group groups[] __initdata = {
  170. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  171. PINT4, PINT5, PINT6, PINT7),
  172. INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
  173. INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
  174. INTC_GROUP(SCIF2, SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI),
  175. INTC_GROUP(SCIF3, SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI),
  176. INTC_GROUP(SCIF4, SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI),
  177. INTC_GROUP(SCIF5, SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI),
  178. INTC_GROUP(SCIF6, SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI),
  179. INTC_GROUP(SCIF7, SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI),
  180. };
  181. static struct intc_prio_reg prio_registers[] __initdata = {
  182. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  183. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  184. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  185. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  186. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  187. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { DMAC8, DMAC9,
  188. DMAC10, DMAC11 } },
  189. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { DMAC12, DMAC13,
  190. DMAC14, DMAC15 } },
  191. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { USB, VDC4, VDC4, VDC4 } },
  192. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { 0, 0, 0, 0 } },
  193. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { CMT0, CMT1, BSC, WDT } },
  194. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU0_ABCD, MTU0_VEF,
  195. MTU1_AB, MTU1_VU } },
  196. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { MTU2_AB, MTU2_VU,
  197. MTU3_ABCD, MTU3_TCI3V } },
  198. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { MTU4_ABCD, MTU4_TCI4V,
  199. PWMT1, PWMT2 } },
  200. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { 0, 0, 0, 0 } },
  201. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { ADC_ADI, SSIF0, SSII1, SSII2 } },
  202. { 0xfffe0c18, 0, 16, 4, /* IPR18 */ { SSII3, SSII4, SSII5, RSPDIF} },
  203. { 0xfffe0c1a, 0, 16, 4, /* IPR19 */ { IIC30, IIC31, IIC32, IIC33 } },
  204. { 0xfffe0c1c, 0, 16, 4, /* IPR20 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },
  205. { 0xfffe0c1e, 0, 16, 4, /* IPR21 */ { SCIF4, SCIF5, SCIF6, SCIF7 } },
  206. { 0xfffe0c20, 0, 16, 4, /* IPR22 */ { 0, RCAN0, RCAN1, RCAN2 } },
  207. { 0xfffe0c22, 0, 16, 4, /* IPR23 */ { RSPIC0, RSPIC1, 0, 0 } },
  208. { 0xfffe0c24, 0, 16, 4, /* IPR24 */ { IEBC, CD_ROMD, NFMC, 0 } },
  209. { 0xfffe0c26, 0, 16, 4, /* IPR25 */ { SDHI0, SDHI1, RTC, 0 } },
  210. { 0xfffe0c28, 0, 16, 4, /* IPR26 */ { SRCC0, SRCC1, SRCC2, 0 } },
  211. };
  212. static struct intc_mask_reg mask_registers[] __initdata = {
  213. { 0xfffe0808, 0, 16, /* PINTER */
  214. { 0, 0, 0, 0, 0, 0, 0, 0,
  215. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  216. };
  217. static DECLARE_INTC_DESC(intc_desc, "sh7269", vectors, groups,
  218. mask_registers, prio_registers, NULL);
  219. static struct plat_sci_port scif0_platform_data = {
  220. .mapbase = 0xe8007000,
  221. .flags = UPF_BOOT_AUTOCONF,
  222. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  223. SCSCR_REIE | SCSCR_TOIE,
  224. .scbrr_algo_id = SCBRR_ALGO_2,
  225. .type = PORT_SCIF,
  226. .irqs = { 259, 260, 261, 258 },
  227. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  228. };
  229. static struct platform_device scif0_device = {
  230. .name = "sh-sci",
  231. .id = 0,
  232. .dev = {
  233. .platform_data = &scif0_platform_data,
  234. },
  235. };
  236. static struct plat_sci_port scif1_platform_data = {
  237. .mapbase = 0xe8007800,
  238. .flags = UPF_BOOT_AUTOCONF,
  239. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  240. SCSCR_REIE | SCSCR_TOIE,
  241. .scbrr_algo_id = SCBRR_ALGO_2,
  242. .type = PORT_SCIF,
  243. .irqs = { 263, 264, 265, 262 },
  244. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  245. };
  246. static struct platform_device scif1_device = {
  247. .name = "sh-sci",
  248. .id = 1,
  249. .dev = {
  250. .platform_data = &scif1_platform_data,
  251. },
  252. };
  253. static struct plat_sci_port scif2_platform_data = {
  254. .mapbase = 0xe8008000,
  255. .flags = UPF_BOOT_AUTOCONF,
  256. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  257. SCSCR_REIE | SCSCR_TOIE,
  258. .scbrr_algo_id = SCBRR_ALGO_2,
  259. .type = PORT_SCIF,
  260. .irqs = { 267, 268, 269, 266 },
  261. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  262. };
  263. static struct platform_device scif2_device = {
  264. .name = "sh-sci",
  265. .id = 2,
  266. .dev = {
  267. .platform_data = &scif2_platform_data,
  268. },
  269. };
  270. static struct plat_sci_port scif3_platform_data = {
  271. .mapbase = 0xe8008800,
  272. .flags = UPF_BOOT_AUTOCONF,
  273. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  274. SCSCR_REIE | SCSCR_TOIE,
  275. .scbrr_algo_id = SCBRR_ALGO_2,
  276. .type = PORT_SCIF,
  277. .irqs = { 271, 272, 273, 270 },
  278. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  279. };
  280. static struct platform_device scif3_device = {
  281. .name = "sh-sci",
  282. .id = 3,
  283. .dev = {
  284. .platform_data = &scif3_platform_data,
  285. },
  286. };
  287. static struct plat_sci_port scif4_platform_data = {
  288. .mapbase = 0xe8009000,
  289. .flags = UPF_BOOT_AUTOCONF,
  290. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  291. SCSCR_REIE | SCSCR_TOIE,
  292. .scbrr_algo_id = SCBRR_ALGO_2,
  293. .type = PORT_SCIF,
  294. .irqs = { 275, 276, 277, 274 },
  295. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  296. };
  297. static struct platform_device scif4_device = {
  298. .name = "sh-sci",
  299. .id = 4,
  300. .dev = {
  301. .platform_data = &scif4_platform_data,
  302. },
  303. };
  304. static struct plat_sci_port scif5_platform_data = {
  305. .mapbase = 0xe8009800,
  306. .flags = UPF_BOOT_AUTOCONF,
  307. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  308. SCSCR_REIE | SCSCR_TOIE,
  309. .scbrr_algo_id = SCBRR_ALGO_2,
  310. .type = PORT_SCIF,
  311. .irqs = { 279, 280, 281, 278 },
  312. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  313. };
  314. static struct platform_device scif5_device = {
  315. .name = "sh-sci",
  316. .id = 5,
  317. .dev = {
  318. .platform_data = &scif5_platform_data,
  319. },
  320. };
  321. static struct plat_sci_port scif6_platform_data = {
  322. .mapbase = 0xe800a000,
  323. .flags = UPF_BOOT_AUTOCONF,
  324. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  325. SCSCR_REIE | SCSCR_TOIE,
  326. .scbrr_algo_id = SCBRR_ALGO_2,
  327. .type = PORT_SCIF,
  328. .irqs = { 283, 284, 285, 282 },
  329. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  330. };
  331. static struct platform_device scif6_device = {
  332. .name = "sh-sci",
  333. .id = 6,
  334. .dev = {
  335. .platform_data = &scif6_platform_data,
  336. },
  337. };
  338. static struct plat_sci_port scif7_platform_data = {
  339. .mapbase = 0xe800a800,
  340. .flags = UPF_BOOT_AUTOCONF,
  341. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  342. SCSCR_REIE | SCSCR_TOIE,
  343. .scbrr_algo_id = SCBRR_ALGO_2,
  344. .type = PORT_SCIF,
  345. .irqs = { 287, 288, 289, 286 },
  346. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  347. };
  348. static struct platform_device scif7_device = {
  349. .name = "sh-sci",
  350. .id = 7,
  351. .dev = {
  352. .platform_data = &scif7_platform_data,
  353. },
  354. };
  355. static struct sh_timer_config cmt0_platform_data = {
  356. .channel_offset = 0x02,
  357. .timer_bit = 0,
  358. .clockevent_rating = 125,
  359. .clocksource_rating = 0, /* disabled due to code generation issues */
  360. };
  361. static struct resource cmt0_resources[] = {
  362. [0] = {
  363. .start = 0xfffec002,
  364. .end = 0xfffec007,
  365. .flags = IORESOURCE_MEM,
  366. },
  367. [1] = {
  368. .start = 188,
  369. .flags = IORESOURCE_IRQ,
  370. },
  371. };
  372. static struct platform_device cmt0_device = {
  373. .name = "sh_cmt",
  374. .id = 0,
  375. .dev = {
  376. .platform_data = &cmt0_platform_data,
  377. },
  378. .resource = cmt0_resources,
  379. .num_resources = ARRAY_SIZE(cmt0_resources),
  380. };
  381. static struct sh_timer_config cmt1_platform_data = {
  382. .channel_offset = 0x08,
  383. .timer_bit = 1,
  384. .clockevent_rating = 125,
  385. .clocksource_rating = 0, /* disabled due to code generation issues */
  386. };
  387. static struct resource cmt1_resources[] = {
  388. [0] = {
  389. .start = 0xfffec008,
  390. .end = 0xfffec00d,
  391. .flags = IORESOURCE_MEM,
  392. },
  393. [1] = {
  394. .start = 189,
  395. .flags = IORESOURCE_IRQ,
  396. },
  397. };
  398. static struct platform_device cmt1_device = {
  399. .name = "sh_cmt",
  400. .id = 1,
  401. .dev = {
  402. .platform_data = &cmt1_platform_data,
  403. },
  404. .resource = cmt1_resources,
  405. .num_resources = ARRAY_SIZE(cmt1_resources),
  406. };
  407. static struct sh_timer_config mtu2_0_platform_data = {
  408. .channel_offset = -0x80,
  409. .timer_bit = 0,
  410. .clockevent_rating = 200,
  411. };
  412. static struct resource mtu2_0_resources[] = {
  413. [0] = {
  414. .start = 0xfffe4300,
  415. .end = 0xfffe4326,
  416. .flags = IORESOURCE_MEM,
  417. },
  418. [1] = {
  419. .start = 192,
  420. .flags = IORESOURCE_IRQ,
  421. },
  422. };
  423. static struct platform_device mtu2_0_device = {
  424. .name = "sh_mtu2",
  425. .id = 0,
  426. .dev = {
  427. .platform_data = &mtu2_0_platform_data,
  428. },
  429. .resource = mtu2_0_resources,
  430. .num_resources = ARRAY_SIZE(mtu2_0_resources),
  431. };
  432. static struct sh_timer_config mtu2_1_platform_data = {
  433. .channel_offset = -0x100,
  434. .timer_bit = 1,
  435. .clockevent_rating = 200,
  436. };
  437. static struct resource mtu2_1_resources[] = {
  438. [0] = {
  439. .start = 0xfffe4380,
  440. .end = 0xfffe4390,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. [1] = {
  444. .start = 203,
  445. .flags = IORESOURCE_IRQ,
  446. },
  447. };
  448. static struct platform_device mtu2_1_device = {
  449. .name = "sh_mtu2",
  450. .id = 1,
  451. .dev = {
  452. .platform_data = &mtu2_1_platform_data,
  453. },
  454. .resource = mtu2_1_resources,
  455. .num_resources = ARRAY_SIZE(mtu2_1_resources),
  456. };
  457. static struct resource rtc_resources[] = {
  458. [0] = {
  459. .start = 0xfffe6000,
  460. .end = 0xfffe6000 + 0x30 - 1,
  461. .flags = IORESOURCE_IO,
  462. },
  463. [1] = {
  464. /* Shared Period/Carry/Alarm IRQ */
  465. .start = 338,
  466. .flags = IORESOURCE_IRQ,
  467. },
  468. };
  469. static struct platform_device rtc_device = {
  470. .name = "sh-rtc",
  471. .id = -1,
  472. .num_resources = ARRAY_SIZE(rtc_resources),
  473. .resource = rtc_resources,
  474. };
  475. /* USB Host */
  476. static struct r8a66597_platdata r8a66597_data = {
  477. .on_chip = 1,
  478. .endian = 1,
  479. };
  480. static struct resource r8a66597_usb_host_resources[] = {
  481. [0] = {
  482. .start = 0xe8010000,
  483. .end = 0xe80100e4,
  484. .flags = IORESOURCE_MEM,
  485. },
  486. [1] = {
  487. .start = 170,
  488. .end = 170,
  489. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  490. },
  491. };
  492. static struct platform_device r8a66597_usb_host_device = {
  493. .name = "r8a66597_hcd",
  494. .id = 0,
  495. .dev = {
  496. .dma_mask = NULL, /* not use dma */
  497. .coherent_dma_mask = 0xffffffff,
  498. .platform_data = &r8a66597_data,
  499. },
  500. .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
  501. .resource = r8a66597_usb_host_resources,
  502. };
  503. static struct platform_device *sh7269_devices[] __initdata = {
  504. &scif0_device,
  505. &scif1_device,
  506. &scif2_device,
  507. &scif3_device,
  508. &scif4_device,
  509. &scif5_device,
  510. &scif6_device,
  511. &scif7_device,
  512. &cmt0_device,
  513. &cmt1_device,
  514. &mtu2_0_device,
  515. &mtu2_1_device,
  516. &rtc_device,
  517. &r8a66597_usb_host_device,
  518. };
  519. static int __init sh7269_devices_setup(void)
  520. {
  521. return platform_add_devices(sh7269_devices,
  522. ARRAY_SIZE(sh7269_devices));
  523. }
  524. arch_initcall(sh7269_devices_setup);
  525. void __init plat_irq_setup(void)
  526. {
  527. register_intc_controller(&intc_desc);
  528. }
  529. static struct platform_device *sh7269_early_devices[] __initdata = {
  530. &scif0_device,
  531. &scif1_device,
  532. &scif2_device,
  533. &scif3_device,
  534. &scif4_device,
  535. &scif5_device,
  536. &scif6_device,
  537. &scif7_device,
  538. &cmt0_device,
  539. &cmt1_device,
  540. &mtu2_0_device,
  541. &mtu2_1_device,
  542. };
  543. void __init plat_early_device_setup(void)
  544. {
  545. early_platform_add_devices(sh7269_early_devices,
  546. ARRAY_SIZE(sh7269_early_devices));
  547. }