setup-sh7264.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * SH7264 Setup
  3. *
  4. * Copyright (C) 2012 Renesas Electronics Europe Ltd
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/usb/r8a66597.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/io.h>
  17. enum {
  18. UNUSED = 0,
  19. /* interrupt sources */
  20. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  21. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  22. DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  23. DMAC8, DMAC9, DMAC10, DMAC11, DMAC12, DMAC13, DMAC14, DMAC15,
  24. USB, VDC3, CMT0, CMT1, BSC, WDT,
  25. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  26. MTU3_ABCD, MTU3_TCI3V, MTU4_ABCD, MTU4_TCI4V,
  27. PWMT1, PWMT2, ADC_ADI,
  28. SSIF0, SSII1, SSII2, SSII3,
  29. RSPDIF,
  30. IIC30, IIC31, IIC32, IIC33,
  31. SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
  32. SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
  33. SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI,
  34. SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI,
  35. SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI,
  36. SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI,
  37. SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI,
  38. SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI,
  39. SIO_FIFO, RSPIC0, RSPIC1,
  40. RCAN0, RCAN1, IEBC, CD_ROMD,
  41. NFMC, SDHI, RTC,
  42. SRCC0, SRCC1, DCOMU, OFFI, IFEI,
  43. /* interrupt groups */
  44. PINT, SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  45. };
  46. static struct intc_vect vectors[] __initdata = {
  47. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  48. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  49. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  50. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  51. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  52. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  53. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  54. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  55. INTC_IRQ(DMAC0, 108), INTC_IRQ(DMAC0, 109),
  56. INTC_IRQ(DMAC1, 112), INTC_IRQ(DMAC1, 113),
  57. INTC_IRQ(DMAC2, 116), INTC_IRQ(DMAC2, 117),
  58. INTC_IRQ(DMAC3, 120), INTC_IRQ(DMAC3, 121),
  59. INTC_IRQ(DMAC4, 124), INTC_IRQ(DMAC4, 125),
  60. INTC_IRQ(DMAC5, 128), INTC_IRQ(DMAC5, 129),
  61. INTC_IRQ(DMAC6, 132), INTC_IRQ(DMAC6, 133),
  62. INTC_IRQ(DMAC7, 136), INTC_IRQ(DMAC7, 137),
  63. INTC_IRQ(DMAC8, 140), INTC_IRQ(DMAC8, 141),
  64. INTC_IRQ(DMAC9, 144), INTC_IRQ(DMAC9, 145),
  65. INTC_IRQ(DMAC10, 148), INTC_IRQ(DMAC10, 149),
  66. INTC_IRQ(DMAC11, 152), INTC_IRQ(DMAC11, 153),
  67. INTC_IRQ(DMAC12, 156), INTC_IRQ(DMAC12, 157),
  68. INTC_IRQ(DMAC13, 160), INTC_IRQ(DMAC13, 161),
  69. INTC_IRQ(DMAC14, 164), INTC_IRQ(DMAC14, 165),
  70. INTC_IRQ(DMAC15, 168), INTC_IRQ(DMAC15, 169),
  71. INTC_IRQ(USB, 170),
  72. INTC_IRQ(VDC3, 171), INTC_IRQ(VDC3, 172),
  73. INTC_IRQ(VDC3, 173), INTC_IRQ(VDC3, 174),
  74. INTC_IRQ(CMT0, 175), INTC_IRQ(CMT1, 176),
  75. INTC_IRQ(BSC, 177), INTC_IRQ(WDT, 178),
  76. INTC_IRQ(MTU0_ABCD, 179), INTC_IRQ(MTU0_ABCD, 180),
  77. INTC_IRQ(MTU0_ABCD, 181), INTC_IRQ(MTU0_ABCD, 182),
  78. INTC_IRQ(MTU0_VEF, 183),
  79. INTC_IRQ(MTU0_VEF, 184), INTC_IRQ(MTU0_VEF, 185),
  80. INTC_IRQ(MTU1_AB, 186), INTC_IRQ(MTU1_AB, 187),
  81. INTC_IRQ(MTU1_VU, 188), INTC_IRQ(MTU1_VU, 189),
  82. INTC_IRQ(MTU2_AB, 190), INTC_IRQ(MTU2_AB, 191),
  83. INTC_IRQ(MTU2_VU, 192), INTC_IRQ(MTU2_VU, 193),
  84. INTC_IRQ(MTU3_ABCD, 194), INTC_IRQ(MTU3_ABCD, 195),
  85. INTC_IRQ(MTU3_ABCD, 196), INTC_IRQ(MTU3_ABCD, 197),
  86. INTC_IRQ(MTU3_TCI3V, 198),
  87. INTC_IRQ(MTU4_ABCD, 199), INTC_IRQ(MTU4_ABCD, 200),
  88. INTC_IRQ(MTU4_ABCD, 201), INTC_IRQ(MTU4_ABCD, 202),
  89. INTC_IRQ(MTU4_TCI4V, 203),
  90. INTC_IRQ(PWMT1, 204), INTC_IRQ(PWMT2, 205),
  91. INTC_IRQ(ADC_ADI, 206),
  92. INTC_IRQ(SSIF0, 207), INTC_IRQ(SSIF0, 208),
  93. INTC_IRQ(SSIF0, 209),
  94. INTC_IRQ(SSII1, 210), INTC_IRQ(SSII1, 211),
  95. INTC_IRQ(SSII2, 212), INTC_IRQ(SSII2, 213),
  96. INTC_IRQ(SSII3, 214), INTC_IRQ(SSII3, 215),
  97. INTC_IRQ(RSPDIF, 216),
  98. INTC_IRQ(IIC30, 217), INTC_IRQ(IIC30, 218),
  99. INTC_IRQ(IIC30, 219), INTC_IRQ(IIC30, 220),
  100. INTC_IRQ(IIC30, 221),
  101. INTC_IRQ(IIC31, 222), INTC_IRQ(IIC31, 223),
  102. INTC_IRQ(IIC31, 224), INTC_IRQ(IIC31, 225),
  103. INTC_IRQ(IIC31, 226),
  104. INTC_IRQ(IIC32, 227), INTC_IRQ(IIC32, 228),
  105. INTC_IRQ(IIC32, 229), INTC_IRQ(IIC32, 230),
  106. INTC_IRQ(IIC32, 231),
  107. INTC_IRQ(SCIF0_BRI, 232), INTC_IRQ(SCIF0_ERI, 233),
  108. INTC_IRQ(SCIF0_RXI, 234), INTC_IRQ(SCIF0_TXI, 235),
  109. INTC_IRQ(SCIF1_BRI, 236), INTC_IRQ(SCIF1_ERI, 237),
  110. INTC_IRQ(SCIF1_RXI, 238), INTC_IRQ(SCIF1_TXI, 239),
  111. INTC_IRQ(SCIF2_BRI, 240), INTC_IRQ(SCIF2_ERI, 241),
  112. INTC_IRQ(SCIF2_RXI, 242), INTC_IRQ(SCIF2_TXI, 243),
  113. INTC_IRQ(SCIF3_BRI, 244), INTC_IRQ(SCIF3_ERI, 245),
  114. INTC_IRQ(SCIF3_RXI, 246), INTC_IRQ(SCIF3_TXI, 247),
  115. INTC_IRQ(SCIF4_BRI, 248), INTC_IRQ(SCIF4_ERI, 249),
  116. INTC_IRQ(SCIF4_RXI, 250), INTC_IRQ(SCIF4_TXI, 251),
  117. INTC_IRQ(SCIF5_BRI, 252), INTC_IRQ(SCIF5_ERI, 253),
  118. INTC_IRQ(SCIF5_RXI, 254), INTC_IRQ(SCIF5_TXI, 255),
  119. INTC_IRQ(SCIF6_BRI, 256), INTC_IRQ(SCIF6_ERI, 257),
  120. INTC_IRQ(SCIF6_RXI, 258), INTC_IRQ(SCIF6_TXI, 259),
  121. INTC_IRQ(SCIF7_BRI, 260), INTC_IRQ(SCIF7_ERI, 261),
  122. INTC_IRQ(SCIF7_RXI, 262), INTC_IRQ(SCIF7_TXI, 263),
  123. INTC_IRQ(SIO_FIFO, 264),
  124. INTC_IRQ(RSPIC0, 265), INTC_IRQ(RSPIC0, 266),
  125. INTC_IRQ(RSPIC0, 267),
  126. INTC_IRQ(RSPIC1, 268), INTC_IRQ(RSPIC1, 269),
  127. INTC_IRQ(RSPIC1, 270),
  128. INTC_IRQ(RCAN0, 271), INTC_IRQ(RCAN0, 272),
  129. INTC_IRQ(RCAN0, 273), INTC_IRQ(RCAN0, 274),
  130. INTC_IRQ(RCAN0, 275),
  131. INTC_IRQ(RCAN1, 276), INTC_IRQ(RCAN1, 277),
  132. INTC_IRQ(RCAN1, 278), INTC_IRQ(RCAN1, 279),
  133. INTC_IRQ(RCAN1, 280),
  134. INTC_IRQ(IEBC, 281),
  135. INTC_IRQ(CD_ROMD, 282), INTC_IRQ(CD_ROMD, 283),
  136. INTC_IRQ(CD_ROMD, 284), INTC_IRQ(CD_ROMD, 285),
  137. INTC_IRQ(CD_ROMD, 286), INTC_IRQ(CD_ROMD, 287),
  138. INTC_IRQ(NFMC, 288), INTC_IRQ(NFMC, 289),
  139. INTC_IRQ(NFMC, 290), INTC_IRQ(NFMC, 291),
  140. INTC_IRQ(SDHI, 292), INTC_IRQ(SDHI, 293),
  141. INTC_IRQ(SDHI, 294),
  142. INTC_IRQ(RTC, 296), INTC_IRQ(RTC, 297),
  143. INTC_IRQ(RTC, 298),
  144. INTC_IRQ(SRCC0, 299), INTC_IRQ(SRCC0, 300),
  145. INTC_IRQ(SRCC0, 301), INTC_IRQ(SRCC0, 302),
  146. INTC_IRQ(SRCC0, 303),
  147. INTC_IRQ(SRCC1, 304), INTC_IRQ(SRCC1, 305),
  148. INTC_IRQ(SRCC1, 306), INTC_IRQ(SRCC1, 307),
  149. INTC_IRQ(SRCC1, 308),
  150. INTC_IRQ(DCOMU, 310), INTC_IRQ(DCOMU, 311),
  151. INTC_IRQ(DCOMU, 312),
  152. };
  153. static struct intc_group groups[] __initdata = {
  154. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  155. PINT4, PINT5, PINT6, PINT7),
  156. INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
  157. INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
  158. INTC_GROUP(SCIF2, SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI),
  159. INTC_GROUP(SCIF3, SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI),
  160. INTC_GROUP(SCIF4, SCIF4_BRI, SCIF4_ERI, SCIF4_RXI, SCIF4_TXI),
  161. INTC_GROUP(SCIF5, SCIF5_BRI, SCIF5_ERI, SCIF5_RXI, SCIF5_TXI),
  162. INTC_GROUP(SCIF6, SCIF6_BRI, SCIF6_ERI, SCIF6_RXI, SCIF6_TXI),
  163. INTC_GROUP(SCIF7, SCIF7_BRI, SCIF7_ERI, SCIF7_RXI, SCIF7_TXI),
  164. };
  165. static struct intc_prio_reg prio_registers[] __initdata = {
  166. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  167. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  168. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  169. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  170. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  171. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { DMAC8, DMAC9,
  172. DMAC10, DMAC11 } },
  173. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { DMAC12, DMAC13,
  174. DMAC14, DMAC15 } },
  175. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { USB, VDC3, CMT0, CMT1 } },
  176. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { BSC, WDT, MTU0_ABCD, MTU0_VEF } },
  177. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { MTU1_AB, MTU1_VU,
  178. MTU2_AB, MTU2_VU } },
  179. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { MTU3_ABCD, MTU3_TCI3V,
  180. MTU4_ABCD, MTU4_TCI4V } },
  181. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { PWMT1, PWMT2, ADC_ADI, 0 } },
  182. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { SSIF0, SSII1, SSII2, SSII3 } },
  183. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { RSPDIF, IIC30, IIC31, IIC32 } },
  184. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { SCIF0, SCIF1, SCIF2, SCIF3 } },
  185. { 0xfffe0c18, 0, 16, 4, /* IPR18 */ { SCIF4, SCIF5, SCIF6, SCIF7 } },
  186. { 0xfffe0c1a, 0, 16, 4, /* IPR19 */ { SIO_FIFO, 0, RSPIC0, RSPIC1, } },
  187. { 0xfffe0c1c, 0, 16, 4, /* IPR20 */ { RCAN0, RCAN1, IEBC, CD_ROMD } },
  188. { 0xfffe0c1e, 0, 16, 4, /* IPR21 */ { NFMC, SDHI, RTC, 0 } },
  189. { 0xfffe0c20, 0, 16, 4, /* IPR22 */ { SRCC0, SRCC1, 0, DCOMU } },
  190. };
  191. static struct intc_mask_reg mask_registers[] __initdata = {
  192. { 0xfffe0808, 0, 16, /* PINTER */
  193. { 0, 0, 0, 0, 0, 0, 0, 0,
  194. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  195. };
  196. static DECLARE_INTC_DESC(intc_desc, "sh7264", vectors, groups,
  197. mask_registers, prio_registers, NULL);
  198. static struct plat_sci_port scif0_platform_data = {
  199. .mapbase = 0xfffe8000,
  200. .flags = UPF_BOOT_AUTOCONF,
  201. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  202. SCSCR_REIE | SCSCR_TOIE,
  203. .scbrr_algo_id = SCBRR_ALGO_2,
  204. .type = PORT_SCIF,
  205. .irqs = { 233, 234, 235, 232 },
  206. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  207. };
  208. static struct platform_device scif0_device = {
  209. .name = "sh-sci",
  210. .id = 0,
  211. .dev = {
  212. .platform_data = &scif0_platform_data,
  213. },
  214. };
  215. static struct plat_sci_port scif1_platform_data = {
  216. .mapbase = 0xfffe8800,
  217. .flags = UPF_BOOT_AUTOCONF,
  218. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  219. SCSCR_REIE | SCSCR_TOIE,
  220. .scbrr_algo_id = SCBRR_ALGO_2,
  221. .type = PORT_SCIF,
  222. .irqs = { 237, 238, 239, 236 },
  223. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  224. };
  225. static struct platform_device scif1_device = {
  226. .name = "sh-sci",
  227. .id = 1,
  228. .dev = {
  229. .platform_data = &scif1_platform_data,
  230. },
  231. };
  232. static struct plat_sci_port scif2_platform_data = {
  233. .mapbase = 0xfffe9000,
  234. .flags = UPF_BOOT_AUTOCONF,
  235. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  236. SCSCR_REIE | SCSCR_TOIE,
  237. .scbrr_algo_id = SCBRR_ALGO_2,
  238. .type = PORT_SCIF,
  239. .irqs = { 241, 242, 243, 240 },
  240. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  241. };
  242. static struct platform_device scif2_device = {
  243. .name = "sh-sci",
  244. .id = 2,
  245. .dev = {
  246. .platform_data = &scif2_platform_data,
  247. },
  248. };
  249. static struct plat_sci_port scif3_platform_data = {
  250. .mapbase = 0xfffe9800,
  251. .flags = UPF_BOOT_AUTOCONF,
  252. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  253. SCSCR_REIE | SCSCR_TOIE,
  254. .scbrr_algo_id = SCBRR_ALGO_2,
  255. .type = PORT_SCIF,
  256. .irqs = { 245, 246, 247, 244 },
  257. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  258. };
  259. static struct platform_device scif3_device = {
  260. .name = "sh-sci",
  261. .id = 3,
  262. .dev = {
  263. .platform_data = &scif3_platform_data,
  264. },
  265. };
  266. static struct plat_sci_port scif4_platform_data = {
  267. .mapbase = 0xfffea000,
  268. .flags = UPF_BOOT_AUTOCONF,
  269. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  270. SCSCR_REIE | SCSCR_TOIE,
  271. .scbrr_algo_id = SCBRR_ALGO_2,
  272. .type = PORT_SCIF,
  273. .irqs = { 249, 250, 251, 248 },
  274. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  275. };
  276. static struct platform_device scif4_device = {
  277. .name = "sh-sci",
  278. .id = 4,
  279. .dev = {
  280. .platform_data = &scif4_platform_data,
  281. },
  282. };
  283. static struct plat_sci_port scif5_platform_data = {
  284. .mapbase = 0xfffea800,
  285. .flags = UPF_BOOT_AUTOCONF,
  286. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  287. SCSCR_REIE | SCSCR_TOIE,
  288. .scbrr_algo_id = SCBRR_ALGO_2,
  289. .type = PORT_SCIF,
  290. .irqs = { 253, 254, 255, 252 },
  291. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  292. };
  293. static struct platform_device scif5_device = {
  294. .name = "sh-sci",
  295. .id = 5,
  296. .dev = {
  297. .platform_data = &scif5_platform_data,
  298. },
  299. };
  300. static struct plat_sci_port scif6_platform_data = {
  301. .mapbase = 0xfffeb000,
  302. .flags = UPF_BOOT_AUTOCONF,
  303. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  304. SCSCR_REIE | SCSCR_TOIE,
  305. .scbrr_algo_id = SCBRR_ALGO_2,
  306. .type = PORT_SCIF,
  307. .irqs = { 257, 258, 259, 256 },
  308. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  309. };
  310. static struct platform_device scif6_device = {
  311. .name = "sh-sci",
  312. .id = 6,
  313. .dev = {
  314. .platform_data = &scif6_platform_data,
  315. },
  316. };
  317. static struct plat_sci_port scif7_platform_data = {
  318. .mapbase = 0xfffeb800,
  319. .flags = UPF_BOOT_AUTOCONF,
  320. .scscr = SCSCR_RIE | SCSCR_TIE | SCSCR_RE | SCSCR_TE |
  321. SCSCR_REIE | SCSCR_TOIE,
  322. .scbrr_algo_id = SCBRR_ALGO_2,
  323. .type = PORT_SCIF,
  324. .irqs = { 261, 262, 263, 260 },
  325. .regtype = SCIx_SH2_SCIF_FIFODATA_REGTYPE,
  326. };
  327. static struct platform_device scif7_device = {
  328. .name = "sh-sci",
  329. .id = 7,
  330. .dev = {
  331. .platform_data = &scif7_platform_data,
  332. },
  333. };
  334. static struct sh_timer_config cmt0_platform_data = {
  335. .channel_offset = 0x02,
  336. .timer_bit = 0,
  337. .clockevent_rating = 125,
  338. .clocksource_rating = 0, /* disabled due to code generation issues */
  339. };
  340. static struct resource cmt0_resources[] = {
  341. [0] = {
  342. .name = "CMT0",
  343. .start = 0xfffec002,
  344. .end = 0xfffec007,
  345. .flags = IORESOURCE_MEM,
  346. },
  347. [1] = {
  348. .start = 175,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. };
  352. static struct platform_device cmt0_device = {
  353. .name = "sh_cmt",
  354. .id = 0,
  355. .dev = {
  356. .platform_data = &cmt0_platform_data,
  357. },
  358. .resource = cmt0_resources,
  359. .num_resources = ARRAY_SIZE(cmt0_resources),
  360. };
  361. static struct sh_timer_config cmt1_platform_data = {
  362. .name = "CMT1",
  363. .channel_offset = 0x08,
  364. .timer_bit = 1,
  365. .clockevent_rating = 125,
  366. .clocksource_rating = 0, /* disabled due to code generation issues */
  367. };
  368. static struct resource cmt1_resources[] = {
  369. [0] = {
  370. .name = "CMT1",
  371. .start = 0xfffec008,
  372. .end = 0xfffec00d,
  373. .flags = IORESOURCE_MEM,
  374. },
  375. [1] = {
  376. .start = 176,
  377. .flags = IORESOURCE_IRQ,
  378. },
  379. };
  380. static struct platform_device cmt1_device = {
  381. .name = "sh_cmt",
  382. .id = 1,
  383. .dev = {
  384. .platform_data = &cmt1_platform_data,
  385. },
  386. .resource = cmt1_resources,
  387. .num_resources = ARRAY_SIZE(cmt1_resources),
  388. };
  389. static struct sh_timer_config mtu2_0_platform_data = {
  390. .name = "MTU2_0",
  391. .channel_offset = -0x80,
  392. .timer_bit = 0,
  393. .clockevent_rating = 200,
  394. };
  395. static struct resource mtu2_0_resources[] = {
  396. [0] = {
  397. .name = "MTU2_0",
  398. .start = 0xfffe4300,
  399. .end = 0xfffe4326,
  400. .flags = IORESOURCE_MEM,
  401. },
  402. [1] = {
  403. .start = 179,
  404. .flags = IORESOURCE_IRQ,
  405. },
  406. };
  407. static struct platform_device mtu2_0_device = {
  408. .name = "sh_mtu2",
  409. .id = 0,
  410. .dev = {
  411. .platform_data = &mtu2_0_platform_data,
  412. },
  413. .resource = mtu2_0_resources,
  414. .num_resources = ARRAY_SIZE(mtu2_0_resources),
  415. };
  416. static struct sh_timer_config mtu2_1_platform_data = {
  417. .name = "MTU2_1",
  418. .channel_offset = -0x100,
  419. .timer_bit = 1,
  420. .clockevent_rating = 200,
  421. };
  422. static struct resource mtu2_1_resources[] = {
  423. [0] = {
  424. .name = "MTU2_1",
  425. .start = 0xfffe4380,
  426. .end = 0xfffe4390,
  427. .flags = IORESOURCE_MEM,
  428. },
  429. [1] = {
  430. .start = 186,
  431. .flags = IORESOURCE_IRQ,
  432. },
  433. };
  434. static struct platform_device mtu2_1_device = {
  435. .name = "sh_mtu2",
  436. .id = 1,
  437. .dev = {
  438. .platform_data = &mtu2_1_platform_data,
  439. },
  440. .resource = mtu2_1_resources,
  441. .num_resources = ARRAY_SIZE(mtu2_1_resources),
  442. };
  443. static struct resource rtc_resources[] = {
  444. [0] = {
  445. .start = 0xfffe6000,
  446. .end = 0xfffe6000 + 0x30 - 1,
  447. .flags = IORESOURCE_IO,
  448. },
  449. [1] = {
  450. /* Shared Period/Carry/Alarm IRQ */
  451. .start = 296,
  452. .flags = IORESOURCE_IRQ,
  453. },
  454. };
  455. static struct platform_device rtc_device = {
  456. .name = "sh-rtc",
  457. .id = -1,
  458. .num_resources = ARRAY_SIZE(rtc_resources),
  459. .resource = rtc_resources,
  460. };
  461. /* USB Host */
  462. static void usb_port_power(int port, int power)
  463. {
  464. __raw_writew(0x200 , 0xffffc0c2) ; /* Initialise UACS25 */
  465. }
  466. static struct r8a66597_platdata r8a66597_data = {
  467. .on_chip = 1,
  468. .endian = 1,
  469. .port_power = usb_port_power,
  470. };
  471. static struct resource r8a66597_usb_host_resources[] = {
  472. [0] = {
  473. .start = 0xffffc000,
  474. .end = 0xffffc0e4,
  475. .flags = IORESOURCE_MEM,
  476. },
  477. [1] = {
  478. .start = 170,
  479. .end = 170,
  480. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  481. },
  482. };
  483. static struct platform_device r8a66597_usb_host_device = {
  484. .name = "r8a66597_hcd",
  485. .id = 0,
  486. .dev = {
  487. .dma_mask = NULL, /* not use dma */
  488. .coherent_dma_mask = 0xffffffff,
  489. .platform_data = &r8a66597_data,
  490. },
  491. .num_resources = ARRAY_SIZE(r8a66597_usb_host_resources),
  492. .resource = r8a66597_usb_host_resources,
  493. };
  494. static struct platform_device *sh7264_devices[] __initdata = {
  495. &scif0_device,
  496. &scif1_device,
  497. &scif2_device,
  498. &scif3_device,
  499. &scif4_device,
  500. &scif5_device,
  501. &scif6_device,
  502. &scif7_device,
  503. &cmt0_device,
  504. &cmt1_device,
  505. &mtu2_0_device,
  506. &mtu2_1_device,
  507. &rtc_device,
  508. &r8a66597_usb_host_device,
  509. };
  510. static int __init sh7264_devices_setup(void)
  511. {
  512. return platform_add_devices(sh7264_devices,
  513. ARRAY_SIZE(sh7264_devices));
  514. }
  515. arch_initcall(sh7264_devices_setup);
  516. void __init plat_irq_setup(void)
  517. {
  518. register_intc_controller(&intc_desc);
  519. }
  520. static struct platform_device *sh7264_early_devices[] __initdata = {
  521. &scif0_device,
  522. &scif1_device,
  523. &scif2_device,
  524. &scif3_device,
  525. &scif4_device,
  526. &scif5_device,
  527. &scif6_device,
  528. &scif7_device,
  529. &cmt0_device,
  530. &cmt1_device,
  531. &mtu2_0_device,
  532. &mtu2_1_device,
  533. };
  534. void __init plat_early_device_setup(void)
  535. {
  536. early_platform_add_devices(sh7264_early_devices,
  537. ARRAY_SIZE(sh7264_early_devices));
  538. }