board-magicpanelr2.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * linux/arch/sh/boards/magicpanel/setup.c
  3. *
  4. * Copyright (C) 2007 Markus Brunner, Mark Jonas
  5. *
  6. * Magic Panel Release 2 board setup
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/delay.h>
  16. #include <linux/gpio.h>
  17. #include <linux/smsc911x.h>
  18. #include <linux/mtd/mtd.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/physmap.h>
  21. #include <linux/mtd/map.h>
  22. #include <linux/sh_intc.h>
  23. #include <mach/magicpanelr2.h>
  24. #include <asm/heartbeat.h>
  25. #include <cpu/sh7720.h>
  26. #define LAN9115_READY (__raw_readl(0xA8000084UL) & 0x00000001UL)
  27. /* Wait until reset finished. Timeout is 100ms. */
  28. static int __init ethernet_reset_finished(void)
  29. {
  30. int i;
  31. if (LAN9115_READY)
  32. return 1;
  33. for (i = 0; i < 10; ++i) {
  34. mdelay(10);
  35. if (LAN9115_READY)
  36. return 1;
  37. }
  38. return 0;
  39. }
  40. static void __init reset_ethernet(void)
  41. {
  42. /* PMDR: LAN_RESET=on */
  43. CLRBITS_OUTB(0x10, PORT_PMDR);
  44. udelay(200);
  45. /* PMDR: LAN_RESET=off */
  46. SETBITS_OUTB(0x10, PORT_PMDR);
  47. }
  48. static void __init setup_chip_select(void)
  49. {
  50. /* CS2: LAN (0x08000000 - 0x0bffffff) */
  51. /* no idle cycles, normal space, 8 bit data bus */
  52. __raw_writel(0x36db0400, CS2BCR);
  53. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  54. __raw_writel(0x000003c0, CS2WCR);
  55. /* CS4: CAN1 (0xb0000000 - 0xb3ffffff) */
  56. /* no idle cycles, normal space, 8 bit data bus */
  57. __raw_writel(0x00000200, CS4BCR);
  58. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  59. __raw_writel(0x00100981, CS4WCR);
  60. /* CS5a: CAN2 (0xb4000000 - 0xb5ffffff) */
  61. /* no idle cycles, normal space, 8 bit data bus */
  62. __raw_writel(0x00000200, CS5ABCR);
  63. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  64. __raw_writel(0x00100981, CS5AWCR);
  65. /* CS5b: CAN3 (0xb6000000 - 0xb7ffffff) */
  66. /* no idle cycles, normal space, 8 bit data bus */
  67. __raw_writel(0x00000200, CS5BBCR);
  68. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  69. __raw_writel(0x00100981, CS5BWCR);
  70. /* CS6a: Rotary (0xb8000000 - 0xb9ffffff) */
  71. /* no idle cycles, normal space, 8 bit data bus */
  72. __raw_writel(0x00000200, CS6ABCR);
  73. /* (SW:1.5 WR:3 HW:1.5), no ext. wait */
  74. __raw_writel(0x001009C1, CS6AWCR);
  75. }
  76. static void __init setup_port_multiplexing(void)
  77. {
  78. /* A7 GPO(LED8); A6 GPO(LED7); A5 GPO(LED6); A4 GPO(LED5);
  79. * A3 GPO(LED4); A2 GPO(LED3); A1 GPO(LED2); A0 GPO(LED1);
  80. */
  81. __raw_writew(0x5555, PORT_PACR); /* 01 01 01 01 01 01 01 01 */
  82. /* B7 GPO(RST4); B6 GPO(RST3); B5 GPO(RST2); B4 GPO(RST1);
  83. * B3 GPO(PB3); B2 GPO(PB2); B1 GPO(PB1); B0 GPO(PB0);
  84. */
  85. __raw_writew(0x5555, PORT_PBCR); /* 01 01 01 01 01 01 01 01 */
  86. /* C7 GPO(PC7); C6 GPO(PC6); C5 GPO(PC5); C4 GPO(PC4);
  87. * C3 LCD_DATA3; C2 LCD_DATA2; C1 LCD_DATA1; C0 LCD_DATA0;
  88. */
  89. __raw_writew(0x5500, PORT_PCCR); /* 01 01 01 01 00 00 00 00 */
  90. /* D7 GPO(PD7); D6 GPO(PD6); D5 GPO(PD5); D4 GPO(PD4);
  91. * D3 GPO(PD3); D2 GPO(PD2); D1 GPO(PD1); D0 GPO(PD0);
  92. */
  93. __raw_writew(0x5555, PORT_PDCR); /* 01 01 01 01 01 01 01 01 */
  94. /* E7 (x); E6 GPI(nu); E5 GPI(nu); E4 LCD_M_DISP;
  95. * E3 LCD_CL1; E2 LCD_CL2; E1 LCD_DON; E0 LCD_FLM;
  96. */
  97. __raw_writew(0x3C00, PORT_PECR); /* 00 11 11 00 00 00 00 00 */
  98. /* F7 (x); F6 DA1(VLCD); F5 DA0(nc); F4 AN3;
  99. * F3 AN2(MID_AD); F2 AN1(EARTH_AD); F1 AN0(TEMP); F0 GPI+(nc);
  100. */
  101. __raw_writew(0x0002, PORT_PFCR); /* 00 00 00 00 00 00 00 10 */
  102. /* G7 (x); G6 IRQ5(TOUCH_BUSY); G5 IRQ4(TOUCH_IRQ); G4 GPI(KEY2);
  103. * G3 GPI(KEY1); G2 GPO(LED11); G1 GPO(LED10); G0 GPO(LED9);
  104. */
  105. __raw_writew(0x03D5, PORT_PGCR); /* 00 00 00 11 11 01 01 01 */
  106. /* H7 (x); H6 /RAS(BRAS); H5 /CAS(BCAS); H4 CKE(BCKE);
  107. * H3 GPO(EARTH_OFF); H2 GPO(EARTH_TEST); H1 USB2_PWR; H0 USB1_PWR;
  108. */
  109. __raw_writew(0x0050, PORT_PHCR); /* 00 00 00 00 01 01 00 00 */
  110. /* J7 (x); J6 AUDCK; J5 ASEBRKAK; J4 AUDATA3;
  111. * J3 AUDATA2; J2 AUDATA1; J1 AUDATA0; J0 AUDSYNC;
  112. */
  113. __raw_writew(0x0000, PORT_PJCR); /* 00 00 00 00 00 00 00 00 */
  114. /* K7 (x); K6 (x); K5 (x); K4 (x);
  115. * K3 PINT7(/PWR2); K2 PINT6(/PWR1); K1 PINT5(nu); K0 PINT4(FLASH_READY)
  116. */
  117. __raw_writew(0x00FF, PORT_PKCR); /* 00 00 00 00 11 11 11 11 */
  118. /* L7 TRST; L6 TMS; L5 TDO; L4 TDI;
  119. * L3 TCK; L2 (x); L1 (x); L0 (x);
  120. */
  121. __raw_writew(0x0000, PORT_PLCR); /* 00 00 00 00 00 00 00 00 */
  122. /* M7 GPO(CURRENT_SINK); M6 GPO(PWR_SWITCH); M5 GPO(LAN_SPEED);
  123. * M4 GPO(LAN_RESET); M3 GPO(BUZZER); M2 GPO(LCD_BL);
  124. * M1 CS5B(CAN3_CS); M0 GPI+(nc);
  125. */
  126. __raw_writew(0x5552, PORT_PMCR); /* 01 01 01 01 01 01 00 10 */
  127. /* CURRENT_SINK=off, PWR_SWITCH=off, LAN_SPEED=100MBit,
  128. * LAN_RESET=off, BUZZER=off, LCD_BL=off
  129. */
  130. #if CONFIG_SH_MAGIC_PANEL_R2_VERSION == 2
  131. __raw_writeb(0x30, PORT_PMDR);
  132. #elif CONFIG_SH_MAGIC_PANEL_R2_VERSION == 3
  133. __raw_writeb(0xF0, PORT_PMDR);
  134. #else
  135. #error Unknown revision of PLATFORM_MP_R2
  136. #endif
  137. /* P7 (x); P6 (x); P5 (x);
  138. * P4 GPO(nu); P3 IRQ3(LAN_IRQ); P2 IRQ2(CAN3_IRQ);
  139. * P1 IRQ1(CAN2_IRQ); P0 IRQ0(CAN1_IRQ)
  140. */
  141. __raw_writew(0x0100, PORT_PPCR); /* 00 00 00 01 00 00 00 00 */
  142. __raw_writeb(0x10, PORT_PPDR);
  143. /* R7 A25; R6 A24; R5 A23; R4 A22;
  144. * R3 A21; R2 A20; R1 A19; R0 A0;
  145. */
  146. gpio_request(GPIO_FN_A25, NULL);
  147. gpio_request(GPIO_FN_A24, NULL);
  148. gpio_request(GPIO_FN_A23, NULL);
  149. gpio_request(GPIO_FN_A22, NULL);
  150. gpio_request(GPIO_FN_A21, NULL);
  151. gpio_request(GPIO_FN_A20, NULL);
  152. gpio_request(GPIO_FN_A19, NULL);
  153. gpio_request(GPIO_FN_A0, NULL);
  154. /* S7 (x); S6 (x); S5 (x); S4 GPO(EEPROM_CS2);
  155. * S3 GPO(EEPROM_CS1); S2 SIOF0_TXD; S1 SIOF0_RXD; S0 SIOF0_SCK;
  156. */
  157. __raw_writew(0x0140, PORT_PSCR); /* 00 00 00 01 01 00 00 00 */
  158. /* T7 (x); T6 (x); T5 (x); T4 COM1_CTS;
  159. * T3 COM1_RTS; T2 COM1_TXD; T1 COM1_RXD; T0 GPO(WDOG)
  160. */
  161. __raw_writew(0x0001, PORT_PTCR); /* 00 00 00 00 00 00 00 01 */
  162. /* U7 (x); U6 (x); U5 (x); U4 GPI+(/AC_FAULT);
  163. * U3 GPO(TOUCH_CS); U2 TOUCH_TXD; U1 TOUCH_RXD; U0 TOUCH_SCK;
  164. */
  165. __raw_writew(0x0240, PORT_PUCR); /* 00 00 00 10 01 00 00 00 */
  166. /* V7 (x); V6 (x); V5 (x); V4 GPO(MID2);
  167. * V3 GPO(MID1); V2 CARD_TxD; V1 CARD_RxD; V0 GPI+(/BAT_FAULT);
  168. */
  169. __raw_writew(0x0142, PORT_PVCR); /* 00 00 00 01 01 00 00 10 */
  170. }
  171. static void __init mpr2_setup(char **cmdline_p)
  172. {
  173. /* set Pin Select Register A:
  174. * /PCC_CD1, /PCC_CD2, PCC_BVD1, PCC_BVD2,
  175. * /IOIS16, IRQ4, IRQ5, USB1d_SUSPEND
  176. */
  177. __raw_writew(0xAABC, PORT_PSELA);
  178. /* set Pin Select Register B:
  179. * /SCIF0_RTS, /SCIF0_CTS, LCD_VCPWC,
  180. * LCD_VEPWC, IIC_SDA, IIC_SCL, Reserved
  181. */
  182. __raw_writew(0x3C00, PORT_PSELB);
  183. /* set Pin Select Register C:
  184. * SIOF1_SCK, SIOF1_RxD, SCIF1_RxD, SCIF1_TxD, Reserved
  185. */
  186. __raw_writew(0x0000, PORT_PSELC);
  187. /* set Pin Select Register D: Reserved, SIOF1_TxD, Reserved, SIOF1_MCLK,
  188. * Reserved, SIOF1_SYNC, Reserved, SCIF1_SCK, Reserved
  189. */
  190. __raw_writew(0x0000, PORT_PSELD);
  191. /* set USB TxRx Control: Reserved, DRV, Reserved, USB_TRANS, USB_SEL */
  192. __raw_writew(0x0101, PORT_UTRCTL);
  193. /* set USB Clock Control: USSCS, USSTB, Reserved (HighByte always A5) */
  194. __raw_writew(0xA5C0, PORT_UCLKCR_W);
  195. setup_chip_select();
  196. setup_port_multiplexing();
  197. reset_ethernet();
  198. printk(KERN_INFO "Magic Panel Release 2 A.%i\n",
  199. CONFIG_SH_MAGIC_PANEL_R2_VERSION);
  200. if (ethernet_reset_finished() == 0)
  201. printk(KERN_WARNING "Ethernet not ready\n");
  202. }
  203. static struct resource smsc911x_resources[] = {
  204. [0] = {
  205. .start = 0xa8000000,
  206. .end = 0xabffffff,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. [1] = {
  210. .start = evt2irq(0x660),
  211. .end = evt2irq(0x660),
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. };
  215. static struct smsc911x_platform_config smsc911x_config = {
  216. .phy_interface = PHY_INTERFACE_MODE_MII,
  217. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  218. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  219. .flags = SMSC911X_USE_32BIT,
  220. };
  221. static struct platform_device smsc911x_device = {
  222. .name = "smsc911x",
  223. .id = -1,
  224. .num_resources = ARRAY_SIZE(smsc911x_resources),
  225. .resource = smsc911x_resources,
  226. .dev = {
  227. .platform_data = &smsc911x_config,
  228. },
  229. };
  230. static struct resource heartbeat_resources[] = {
  231. [0] = {
  232. .start = PA_LED,
  233. .end = PA_LED,
  234. .flags = IORESOURCE_MEM,
  235. },
  236. };
  237. static struct heartbeat_data heartbeat_data = {
  238. .flags = HEARTBEAT_INVERTED,
  239. };
  240. static struct platform_device heartbeat_device = {
  241. .name = "heartbeat",
  242. .id = -1,
  243. .dev = {
  244. .platform_data = &heartbeat_data,
  245. },
  246. .num_resources = ARRAY_SIZE(heartbeat_resources),
  247. .resource = heartbeat_resources,
  248. };
  249. static struct mtd_partition mpr2_partitions[] = {
  250. /* Reserved for bootloader, read-only */
  251. {
  252. .name = "Bootloader",
  253. .offset = 0x00000000UL,
  254. .size = MPR2_MTD_BOOTLOADER_SIZE,
  255. .mask_flags = MTD_WRITEABLE,
  256. },
  257. /* Reserved for kernel image */
  258. {
  259. .name = "Kernel",
  260. .offset = MTDPART_OFS_NXTBLK,
  261. .size = MPR2_MTD_KERNEL_SIZE,
  262. },
  263. /* Rest is used for Flash FS */
  264. {
  265. .name = "Flash_FS",
  266. .offset = MTDPART_OFS_NXTBLK,
  267. .size = MTDPART_SIZ_FULL,
  268. }
  269. };
  270. static struct physmap_flash_data flash_data = {
  271. .parts = mpr2_partitions,
  272. .nr_parts = ARRAY_SIZE(mpr2_partitions),
  273. .width = 2,
  274. };
  275. static struct resource flash_resource = {
  276. .start = 0x00000000,
  277. .end = 0x2000000UL,
  278. .flags = IORESOURCE_MEM,
  279. };
  280. static struct platform_device flash_device = {
  281. .name = "physmap-flash",
  282. .id = -1,
  283. .resource = &flash_resource,
  284. .num_resources = 1,
  285. .dev = {
  286. .platform_data = &flash_data,
  287. },
  288. };
  289. /*
  290. * Add all resources to the platform_device
  291. */
  292. static struct platform_device *mpr2_devices[] __initdata = {
  293. &heartbeat_device,
  294. &smsc911x_device,
  295. &flash_device,
  296. };
  297. static int __init mpr2_devices_setup(void)
  298. {
  299. return platform_add_devices(mpr2_devices, ARRAY_SIZE(mpr2_devices));
  300. }
  301. device_initcall(mpr2_devices_setup);
  302. /*
  303. * Initialize IRQ setting
  304. */
  305. static void __init init_mpr2_IRQ(void)
  306. {
  307. plat_irq_setup_pins(IRQ_MODE_IRQ); /* install handlers for IRQ0-5 */
  308. irq_set_irq_type(evt2irq(0x600), IRQ_TYPE_LEVEL_LOW); /* IRQ0 CAN1 */
  309. irq_set_irq_type(evt2irq(0x620), IRQ_TYPE_LEVEL_LOW); /* IRQ1 CAN2 */
  310. irq_set_irq_type(evt2irq(0x640), IRQ_TYPE_LEVEL_LOW); /* IRQ2 CAN3 */
  311. irq_set_irq_type(evt2irq(0x660), IRQ_TYPE_LEVEL_LOW); /* IRQ3 SMSC9115 */
  312. irq_set_irq_type(evt2irq(0x680), IRQ_TYPE_EDGE_RISING); /* IRQ4 touchscreen */
  313. irq_set_irq_type(evt2irq(0x6a0), IRQ_TYPE_EDGE_FALLING); /* IRQ5 touchscreen */
  314. intc_set_priority(evt2irq(0x600), 13); /* IRQ0 CAN1 */
  315. intc_set_priority(evt2irq(0x620), 13); /* IRQ0 CAN2 */
  316. intc_set_priority(evt2irq(0x640), 13); /* IRQ0 CAN3 */
  317. intc_set_priority(evt2irq(0x660), 6); /* IRQ3 SMSC9115 */
  318. }
  319. /*
  320. * The Machine Vector
  321. */
  322. static struct sh_machine_vector mv_mpr2 __initmv = {
  323. .mv_name = "mpr2",
  324. .mv_setup = mpr2_setup,
  325. .mv_init_irq = init_mpr2_IRQ,
  326. };