mpc85xx_rdb.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * MPC85xx RDB Board Setup
  3. *
  4. * Copyright 2009,2012 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. #include <linux/stddef.h>
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/kdev_t.h>
  15. #include <linux/delay.h>
  16. #include <linux/seq_file.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/of_platform.h>
  19. #include <asm/time.h>
  20. #include <asm/machdep.h>
  21. #include <asm/pci-bridge.h>
  22. #include <mm/mmu_decl.h>
  23. #include <asm/prom.h>
  24. #include <asm/udbg.h>
  25. #include <asm/mpic.h>
  26. #include <asm/qe.h>
  27. #include <asm/qe_ic.h>
  28. #include <asm/fsl_guts.h>
  29. #include <sysdev/fsl_soc.h>
  30. #include <sysdev/fsl_pci.h>
  31. #include "smp.h"
  32. #include "mpc85xx.h"
  33. #undef DEBUG
  34. #ifdef DEBUG
  35. #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  36. #else
  37. #define DBG(fmt, args...)
  38. #endif
  39. void __init mpc85xx_rdb_pic_init(void)
  40. {
  41. struct mpic *mpic;
  42. unsigned long root = of_get_flat_dt_root();
  43. #ifdef CONFIG_QUICC_ENGINE
  44. struct device_node *np;
  45. #endif
  46. if (of_flat_dt_is_compatible(root, "fsl,MPC85XXRDB-CAMP")) {
  47. mpic = mpic_alloc(NULL, 0, MPIC_NO_RESET |
  48. MPIC_BIG_ENDIAN |
  49. MPIC_SINGLE_DEST_CPU,
  50. 0, 256, " OpenPIC ");
  51. } else {
  52. mpic = mpic_alloc(NULL, 0,
  53. MPIC_BIG_ENDIAN |
  54. MPIC_SINGLE_DEST_CPU,
  55. 0, 256, " OpenPIC ");
  56. }
  57. BUG_ON(mpic == NULL);
  58. mpic_init(mpic);
  59. #ifdef CONFIG_QUICC_ENGINE
  60. np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
  61. if (np) {
  62. qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
  63. qe_ic_cascade_high_mpic);
  64. of_node_put(np);
  65. } else
  66. pr_err("%s: Could not find qe-ic node\n", __func__);
  67. #endif
  68. }
  69. /*
  70. * Setup the architecture
  71. */
  72. static void __init mpc85xx_rdb_setup_arch(void)
  73. {
  74. #if defined(CONFIG_PCI) || defined(CONFIG_QUICC_ENGINE)
  75. struct device_node *np;
  76. #endif
  77. if (ppc_md.progress)
  78. ppc_md.progress("mpc85xx_rdb_setup_arch()", 0);
  79. #ifdef CONFIG_PCI
  80. for_each_node_by_type(np, "pci") {
  81. if (of_device_is_compatible(np, "fsl,mpc8548-pcie"))
  82. fsl_add_bridge(np, 0);
  83. }
  84. #endif
  85. mpc85xx_smp_init();
  86. #ifdef CONFIG_QUICC_ENGINE
  87. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  88. if (!np) {
  89. pr_err("%s: Could not find Quicc Engine node\n", __func__);
  90. goto qe_fail;
  91. }
  92. qe_reset();
  93. of_node_put(np);
  94. np = of_find_node_by_name(NULL, "par_io");
  95. if (np) {
  96. struct device_node *ucc;
  97. par_io_init(np);
  98. of_node_put(np);
  99. for_each_node_by_name(ucc, "ucc")
  100. par_io_of_config(ucc);
  101. }
  102. #if defined(CONFIG_UCC_GETH) || defined(CONFIG_SERIAL_QE)
  103. if (machine_is(p1025_rdb)) {
  104. struct ccsr_guts __iomem *guts;
  105. np = of_find_node_by_name(NULL, "global-utilities");
  106. if (np) {
  107. guts = of_iomap(np, 0);
  108. if (!guts) {
  109. pr_err("mpc85xx-rdb: could not map global utilities register\n");
  110. } else {
  111. /* P1025 has pins muxed for QE and other functions. To
  112. * enable QE UEC mode, we need to set bit QE0 for UCC1
  113. * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
  114. * and QE12 for QE MII management singals in PMUXCR
  115. * register.
  116. */
  117. setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
  118. MPC85xx_PMUXCR_QE(3) |
  119. MPC85xx_PMUXCR_QE(9) |
  120. MPC85xx_PMUXCR_QE(12));
  121. iounmap(guts);
  122. }
  123. of_node_put(np);
  124. }
  125. }
  126. #endif
  127. qe_fail:
  128. #endif /* CONFIG_QUICC_ENGINE */
  129. printk(KERN_INFO "MPC85xx RDB board from Freescale Semiconductor\n");
  130. }
  131. machine_device_initcall(p2020_rdb, mpc85xx_common_publish_devices);
  132. machine_device_initcall(p2020_rdb_pc, mpc85xx_common_publish_devices);
  133. machine_device_initcall(p1020_mbg_pc, mpc85xx_common_publish_devices);
  134. machine_device_initcall(p1020_rdb, mpc85xx_common_publish_devices);
  135. machine_device_initcall(p1020_rdb_pc, mpc85xx_common_publish_devices);
  136. machine_device_initcall(p1020_utm_pc, mpc85xx_common_publish_devices);
  137. machine_device_initcall(p1021_rdb_pc, mpc85xx_common_publish_devices);
  138. machine_device_initcall(p1025_rdb, mpc85xx_common_publish_devices);
  139. machine_device_initcall(p1024_rdb, mpc85xx_common_publish_devices);
  140. /*
  141. * Called very early, device-tree isn't unflattened
  142. */
  143. static int __init p2020_rdb_probe(void)
  144. {
  145. unsigned long root = of_get_flat_dt_root();
  146. if (of_flat_dt_is_compatible(root, "fsl,P2020RDB"))
  147. return 1;
  148. return 0;
  149. }
  150. static int __init p1020_rdb_probe(void)
  151. {
  152. unsigned long root = of_get_flat_dt_root();
  153. if (of_flat_dt_is_compatible(root, "fsl,P1020RDB"))
  154. return 1;
  155. return 0;
  156. }
  157. static int __init p1020_rdb_pc_probe(void)
  158. {
  159. unsigned long root = of_get_flat_dt_root();
  160. return of_flat_dt_is_compatible(root, "fsl,P1020RDB-PC");
  161. }
  162. static int __init p1021_rdb_pc_probe(void)
  163. {
  164. unsigned long root = of_get_flat_dt_root();
  165. if (of_flat_dt_is_compatible(root, "fsl,P1021RDB-PC"))
  166. return 1;
  167. return 0;
  168. }
  169. static int __init p2020_rdb_pc_probe(void)
  170. {
  171. unsigned long root = of_get_flat_dt_root();
  172. if (of_flat_dt_is_compatible(root, "fsl,P2020RDB-PC"))
  173. return 1;
  174. return 0;
  175. }
  176. static int __init p1025_rdb_probe(void)
  177. {
  178. unsigned long root = of_get_flat_dt_root();
  179. return of_flat_dt_is_compatible(root, "fsl,P1025RDB");
  180. }
  181. static int __init p1020_mbg_pc_probe(void)
  182. {
  183. unsigned long root = of_get_flat_dt_root();
  184. return of_flat_dt_is_compatible(root, "fsl,P1020MBG-PC");
  185. }
  186. static int __init p1020_utm_pc_probe(void)
  187. {
  188. unsigned long root = of_get_flat_dt_root();
  189. return of_flat_dt_is_compatible(root, "fsl,P1020UTM-PC");
  190. }
  191. static int __init p1024_rdb_probe(void)
  192. {
  193. unsigned long root = of_get_flat_dt_root();
  194. return of_flat_dt_is_compatible(root, "fsl,P1024RDB");
  195. }
  196. define_machine(p2020_rdb) {
  197. .name = "P2020 RDB",
  198. .probe = p2020_rdb_probe,
  199. .setup_arch = mpc85xx_rdb_setup_arch,
  200. .init_IRQ = mpc85xx_rdb_pic_init,
  201. #ifdef CONFIG_PCI
  202. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  203. #endif
  204. .get_irq = mpic_get_irq,
  205. .restart = fsl_rstcr_restart,
  206. .calibrate_decr = generic_calibrate_decr,
  207. .progress = udbg_progress,
  208. };
  209. define_machine(p1020_rdb) {
  210. .name = "P1020 RDB",
  211. .probe = p1020_rdb_probe,
  212. .setup_arch = mpc85xx_rdb_setup_arch,
  213. .init_IRQ = mpc85xx_rdb_pic_init,
  214. #ifdef CONFIG_PCI
  215. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  216. #endif
  217. .get_irq = mpic_get_irq,
  218. .restart = fsl_rstcr_restart,
  219. .calibrate_decr = generic_calibrate_decr,
  220. .progress = udbg_progress,
  221. };
  222. define_machine(p1021_rdb_pc) {
  223. .name = "P1021 RDB-PC",
  224. .probe = p1021_rdb_pc_probe,
  225. .setup_arch = mpc85xx_rdb_setup_arch,
  226. .init_IRQ = mpc85xx_rdb_pic_init,
  227. #ifdef CONFIG_PCI
  228. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  229. #endif
  230. .get_irq = mpic_get_irq,
  231. .restart = fsl_rstcr_restart,
  232. .calibrate_decr = generic_calibrate_decr,
  233. .progress = udbg_progress,
  234. };
  235. define_machine(p2020_rdb_pc) {
  236. .name = "P2020RDB-PC",
  237. .probe = p2020_rdb_pc_probe,
  238. .setup_arch = mpc85xx_rdb_setup_arch,
  239. .init_IRQ = mpc85xx_rdb_pic_init,
  240. #ifdef CONFIG_PCI
  241. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  242. #endif
  243. .get_irq = mpic_get_irq,
  244. .restart = fsl_rstcr_restart,
  245. .calibrate_decr = generic_calibrate_decr,
  246. .progress = udbg_progress,
  247. };
  248. define_machine(p1025_rdb) {
  249. .name = "P1025 RDB",
  250. .probe = p1025_rdb_probe,
  251. .setup_arch = mpc85xx_rdb_setup_arch,
  252. .init_IRQ = mpc85xx_rdb_pic_init,
  253. #ifdef CONFIG_PCI
  254. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  255. #endif
  256. .get_irq = mpic_get_irq,
  257. .restart = fsl_rstcr_restart,
  258. .calibrate_decr = generic_calibrate_decr,
  259. .progress = udbg_progress,
  260. };
  261. define_machine(p1020_mbg_pc) {
  262. .name = "P1020 MBG-PC",
  263. .probe = p1020_mbg_pc_probe,
  264. .setup_arch = mpc85xx_rdb_setup_arch,
  265. .init_IRQ = mpc85xx_rdb_pic_init,
  266. #ifdef CONFIG_PCI
  267. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  268. #endif
  269. .get_irq = mpic_get_irq,
  270. .restart = fsl_rstcr_restart,
  271. .calibrate_decr = generic_calibrate_decr,
  272. .progress = udbg_progress,
  273. };
  274. define_machine(p1020_utm_pc) {
  275. .name = "P1020 UTM-PC",
  276. .probe = p1020_utm_pc_probe,
  277. .setup_arch = mpc85xx_rdb_setup_arch,
  278. .init_IRQ = mpc85xx_rdb_pic_init,
  279. #ifdef CONFIG_PCI
  280. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  281. #endif
  282. .get_irq = mpic_get_irq,
  283. .restart = fsl_rstcr_restart,
  284. .calibrate_decr = generic_calibrate_decr,
  285. .progress = udbg_progress,
  286. };
  287. define_machine(p1020_rdb_pc) {
  288. .name = "P1020RDB-PC",
  289. .probe = p1020_rdb_pc_probe,
  290. .setup_arch = mpc85xx_rdb_setup_arch,
  291. .init_IRQ = mpc85xx_rdb_pic_init,
  292. #ifdef CONFIG_PCI
  293. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  294. #endif
  295. .get_irq = mpic_get_irq,
  296. .restart = fsl_rstcr_restart,
  297. .calibrate_decr = generic_calibrate_decr,
  298. .progress = udbg_progress,
  299. };
  300. define_machine(p1024_rdb) {
  301. .name = "P1024 RDB",
  302. .probe = p1024_rdb_probe,
  303. .setup_arch = mpc85xx_rdb_setup_arch,
  304. .init_IRQ = mpc85xx_rdb_pic_init,
  305. #ifdef CONFIG_PCI
  306. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  307. #endif
  308. .get_irq = mpic_get_irq,
  309. .restart = fsl_rstcr_restart,
  310. .calibrate_decr = generic_calibrate_decr,
  311. .progress = udbg_progress,
  312. };