pgtable.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. #ifndef _PARISC_PGTABLE_H
  2. #define _PARISC_PGTABLE_H
  3. #include <asm-generic/4level-fixup.h>
  4. #include <asm/fixmap.h>
  5. #ifndef __ASSEMBLY__
  6. /*
  7. * we simulate an x86-style page table for the linux mm code
  8. */
  9. #include <linux/bitops.h>
  10. #include <linux/spinlock.h>
  11. #include <asm/processor.h>
  12. #include <asm/cache.h>
  13. struct vm_area_struct;
  14. /*
  15. * kern_addr_valid(ADDR) tests if ADDR is pointing to valid kernel
  16. * memory. For the return value to be meaningful, ADDR must be >=
  17. * PAGE_OFFSET. This operation can be relatively expensive (e.g.,
  18. * require a hash-, or multi-level tree-lookup or something of that
  19. * sort) but it guarantees to return TRUE only if accessing the page
  20. * at that address does not cause an error. Note that there may be
  21. * addresses for which kern_addr_valid() returns FALSE even though an
  22. * access would not cause an error (e.g., this is typically true for
  23. * memory mapped I/O regions.
  24. *
  25. * XXX Need to implement this for parisc.
  26. */
  27. #define kern_addr_valid(addr) (1)
  28. /* Certain architectures need to do special things when PTEs
  29. * within a page table are directly modified. Thus, the following
  30. * hook is made available.
  31. */
  32. #define set_pte(pteptr, pteval) \
  33. do{ \
  34. *(pteptr) = (pteval); \
  35. } while(0)
  36. #define set_pte_at(mm,addr,ptep,pteval) set_pte(ptep,pteval)
  37. #endif /* !__ASSEMBLY__ */
  38. #include <asm/page.h>
  39. #define pte_ERROR(e) \
  40. printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
  41. #define pmd_ERROR(e) \
  42. printk("%s:%d: bad pmd %08lx.\n", __FILE__, __LINE__, (unsigned long)pmd_val(e))
  43. #define pgd_ERROR(e) \
  44. printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, (unsigned long)pgd_val(e))
  45. /* This is the size of the initially mapped kernel memory */
  46. #define KERNEL_INITIAL_ORDER 24 /* 0 to 1<<24 = 16MB */
  47. #define KERNEL_INITIAL_SIZE (1 << KERNEL_INITIAL_ORDER)
  48. #if defined(CONFIG_64BIT) && defined(CONFIG_PARISC_PAGE_SIZE_4KB)
  49. #define PT_NLEVELS 3
  50. #define PGD_ORDER 1 /* Number of pages per pgd */
  51. #define PMD_ORDER 1 /* Number of pages per pmd */
  52. #define PGD_ALLOC_ORDER 2 /* first pgd contains pmd */
  53. #else
  54. #define PT_NLEVELS 2
  55. #define PGD_ORDER 1 /* Number of pages per pgd */
  56. #define PGD_ALLOC_ORDER PGD_ORDER
  57. #endif
  58. /* Definitions for 3rd level (we use PLD here for Page Lower directory
  59. * because PTE_SHIFT is used lower down to mean shift that has to be
  60. * done to get usable bits out of the PTE) */
  61. #define PLD_SHIFT PAGE_SHIFT
  62. #define PLD_SIZE PAGE_SIZE
  63. #define BITS_PER_PTE (PAGE_SHIFT - BITS_PER_PTE_ENTRY)
  64. #define PTRS_PER_PTE (1UL << BITS_PER_PTE)
  65. /* Definitions for 2nd level */
  66. #define pgtable_cache_init() do { } while (0)
  67. #define PMD_SHIFT (PLD_SHIFT + BITS_PER_PTE)
  68. #define PMD_SIZE (1UL << PMD_SHIFT)
  69. #define PMD_MASK (~(PMD_SIZE-1))
  70. #if PT_NLEVELS == 3
  71. #define BITS_PER_PMD (PAGE_SHIFT + PMD_ORDER - BITS_PER_PMD_ENTRY)
  72. #else
  73. #define BITS_PER_PMD 0
  74. #endif
  75. #define PTRS_PER_PMD (1UL << BITS_PER_PMD)
  76. /* Definitions for 1st level */
  77. #define PGDIR_SHIFT (PMD_SHIFT + BITS_PER_PMD)
  78. #if (PGDIR_SHIFT + PAGE_SHIFT + PGD_ORDER - BITS_PER_PGD_ENTRY) > BITS_PER_LONG
  79. #define BITS_PER_PGD (BITS_PER_LONG - PGDIR_SHIFT)
  80. #else
  81. #define BITS_PER_PGD (PAGE_SHIFT + PGD_ORDER - BITS_PER_PGD_ENTRY)
  82. #endif
  83. #define PGDIR_SIZE (1UL << PGDIR_SHIFT)
  84. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  85. #define PTRS_PER_PGD (1UL << BITS_PER_PGD)
  86. #define USER_PTRS_PER_PGD PTRS_PER_PGD
  87. #ifdef CONFIG_64BIT
  88. #define MAX_ADDRBITS (PGDIR_SHIFT + BITS_PER_PGD)
  89. #define MAX_ADDRESS (1UL << MAX_ADDRBITS)
  90. #define SPACEID_SHIFT (MAX_ADDRBITS - 32)
  91. #else
  92. #define MAX_ADDRBITS (BITS_PER_LONG)
  93. #define MAX_ADDRESS (1UL << MAX_ADDRBITS)
  94. #define SPACEID_SHIFT 0
  95. #endif
  96. /* This calculates the number of initial pages we need for the initial
  97. * page tables */
  98. #if (KERNEL_INITIAL_ORDER) >= (PMD_SHIFT)
  99. # define PT_INITIAL (1 << (KERNEL_INITIAL_ORDER - PMD_SHIFT))
  100. #else
  101. # define PT_INITIAL (1) /* all initial PTEs fit into one page */
  102. #endif
  103. /*
  104. * pgd entries used up by user/kernel:
  105. */
  106. #define FIRST_USER_ADDRESS 0
  107. /* NB: The tlb miss handlers make certain assumptions about the order */
  108. /* of the following bits, so be careful (One example, bits 25-31 */
  109. /* are moved together in one instruction). */
  110. #define _PAGE_READ_BIT 31 /* (0x001) read access allowed */
  111. #define _PAGE_WRITE_BIT 30 /* (0x002) write access allowed */
  112. #define _PAGE_EXEC_BIT 29 /* (0x004) execute access allowed */
  113. #define _PAGE_GATEWAY_BIT 28 /* (0x008) privilege promotion allowed */
  114. #define _PAGE_DMB_BIT 27 /* (0x010) Data Memory Break enable (B bit) */
  115. #define _PAGE_DIRTY_BIT 26 /* (0x020) Page Dirty (D bit) */
  116. #define _PAGE_FILE_BIT _PAGE_DIRTY_BIT /* overload this bit */
  117. #define _PAGE_REFTRAP_BIT 25 /* (0x040) Page Ref. Trap enable (T bit) */
  118. #define _PAGE_NO_CACHE_BIT 24 /* (0x080) Uncached Page (U bit) */
  119. #define _PAGE_ACCESSED_BIT 23 /* (0x100) Software: Page Accessed */
  120. #define _PAGE_PRESENT_BIT 22 /* (0x200) Software: translation valid */
  121. /* bit 21 was formerly the FLUSH bit but is now unused */
  122. #define _PAGE_USER_BIT 20 /* (0x800) Software: User accessible page */
  123. /* N.B. The bits are defined in terms of a 32 bit word above, so the */
  124. /* following macro is ok for both 32 and 64 bit. */
  125. #define xlate_pabit(x) (31 - x)
  126. /* this defines the shift to the usable bits in the PTE it is set so
  127. * that the valid bits _PAGE_PRESENT_BIT and _PAGE_USER_BIT are set
  128. * to zero */
  129. #define PTE_SHIFT xlate_pabit(_PAGE_USER_BIT)
  130. /* PFN_PTE_SHIFT defines the shift of a PTE value to access the PFN field */
  131. #define PFN_PTE_SHIFT 12
  132. /* this is how many bits may be used by the file functions */
  133. #define PTE_FILE_MAX_BITS (BITS_PER_LONG - PTE_SHIFT)
  134. #define pte_to_pgoff(pte) (pte_val(pte) >> PTE_SHIFT)
  135. #define pgoff_to_pte(off) ((pte_t) { ((off) << PTE_SHIFT) | _PAGE_FILE })
  136. #define _PAGE_READ (1 << xlate_pabit(_PAGE_READ_BIT))
  137. #define _PAGE_WRITE (1 << xlate_pabit(_PAGE_WRITE_BIT))
  138. #define _PAGE_RW (_PAGE_READ | _PAGE_WRITE)
  139. #define _PAGE_EXEC (1 << xlate_pabit(_PAGE_EXEC_BIT))
  140. #define _PAGE_GATEWAY (1 << xlate_pabit(_PAGE_GATEWAY_BIT))
  141. #define _PAGE_DMB (1 << xlate_pabit(_PAGE_DMB_BIT))
  142. #define _PAGE_DIRTY (1 << xlate_pabit(_PAGE_DIRTY_BIT))
  143. #define _PAGE_REFTRAP (1 << xlate_pabit(_PAGE_REFTRAP_BIT))
  144. #define _PAGE_NO_CACHE (1 << xlate_pabit(_PAGE_NO_CACHE_BIT))
  145. #define _PAGE_ACCESSED (1 << xlate_pabit(_PAGE_ACCESSED_BIT))
  146. #define _PAGE_PRESENT (1 << xlate_pabit(_PAGE_PRESENT_BIT))
  147. #define _PAGE_USER (1 << xlate_pabit(_PAGE_USER_BIT))
  148. #define _PAGE_FILE (1 << xlate_pabit(_PAGE_FILE_BIT))
  149. #define _PAGE_TABLE (_PAGE_PRESENT | _PAGE_READ | _PAGE_WRITE | _PAGE_DIRTY | _PAGE_ACCESSED)
  150. #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY)
  151. #define _PAGE_KERNEL_RO (_PAGE_PRESENT | _PAGE_READ | _PAGE_DIRTY | _PAGE_ACCESSED)
  152. #define _PAGE_KERNEL_EXEC (_PAGE_KERNEL_RO | _PAGE_EXEC)
  153. #define _PAGE_KERNEL_RWX (_PAGE_KERNEL_EXEC | _PAGE_WRITE)
  154. #define _PAGE_KERNEL (_PAGE_KERNEL_RO | _PAGE_WRITE)
  155. /* The pgd/pmd contains a ptr (in phys addr space); since all pgds/pmds
  156. * are page-aligned, we don't care about the PAGE_OFFSET bits, except
  157. * for a few meta-information bits, so we shift the address to be
  158. * able to effectively address 40/42/44-bits of physical address space
  159. * depending on 4k/16k/64k PAGE_SIZE */
  160. #define _PxD_PRESENT_BIT 31
  161. #define _PxD_ATTACHED_BIT 30
  162. #define _PxD_VALID_BIT 29
  163. #define PxD_FLAG_PRESENT (1 << xlate_pabit(_PxD_PRESENT_BIT))
  164. #define PxD_FLAG_ATTACHED (1 << xlate_pabit(_PxD_ATTACHED_BIT))
  165. #define PxD_FLAG_VALID (1 << xlate_pabit(_PxD_VALID_BIT))
  166. #define PxD_FLAG_MASK (0xf)
  167. #define PxD_FLAG_SHIFT (4)
  168. #define PxD_VALUE_SHIFT (8) /* (PAGE_SHIFT-PxD_FLAG_SHIFT) */
  169. #ifndef __ASSEMBLY__
  170. #define PAGE_NONE __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED)
  171. #define PAGE_SHARED __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | _PAGE_WRITE | _PAGE_ACCESSED)
  172. /* Others seem to make this executable, I don't know if that's correct
  173. or not. The stack is mapped this way though so this is necessary
  174. in the short term - dhd@linuxcare.com, 2000-08-08 */
  175. #define PAGE_READONLY __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | _PAGE_ACCESSED)
  176. #define PAGE_WRITEONLY __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_WRITE | _PAGE_ACCESSED)
  177. #define PAGE_EXECREAD __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | _PAGE_EXEC |_PAGE_ACCESSED)
  178. #define PAGE_COPY PAGE_EXECREAD
  179. #define PAGE_RWX __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_READ | _PAGE_WRITE | _PAGE_EXEC |_PAGE_ACCESSED)
  180. #define PAGE_KERNEL __pgprot(_PAGE_KERNEL)
  181. #define PAGE_KERNEL_EXEC __pgprot(_PAGE_KERNEL_EXEC)
  182. #define PAGE_KERNEL_RWX __pgprot(_PAGE_KERNEL_RWX)
  183. #define PAGE_KERNEL_RO __pgprot(_PAGE_KERNEL_RO)
  184. #define PAGE_KERNEL_UNC __pgprot(_PAGE_KERNEL | _PAGE_NO_CACHE)
  185. #define PAGE_GATEWAY __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_ACCESSED | _PAGE_GATEWAY| _PAGE_READ)
  186. /*
  187. * We could have an execute only page using "gateway - promote to priv
  188. * level 3", but that is kind of silly. So, the way things are defined
  189. * now, we must always have read permission for pages with execute
  190. * permission. For the fun of it we'll go ahead and support write only
  191. * pages.
  192. */
  193. /*xwr*/
  194. #define __P000 PAGE_NONE
  195. #define __P001 PAGE_READONLY
  196. #define __P010 __P000 /* copy on write */
  197. #define __P011 __P001 /* copy on write */
  198. #define __P100 PAGE_EXECREAD
  199. #define __P101 PAGE_EXECREAD
  200. #define __P110 __P100 /* copy on write */
  201. #define __P111 __P101 /* copy on write */
  202. #define __S000 PAGE_NONE
  203. #define __S001 PAGE_READONLY
  204. #define __S010 PAGE_WRITEONLY
  205. #define __S011 PAGE_SHARED
  206. #define __S100 PAGE_EXECREAD
  207. #define __S101 PAGE_EXECREAD
  208. #define __S110 PAGE_RWX
  209. #define __S111 PAGE_RWX
  210. extern pgd_t swapper_pg_dir[]; /* declared in init_task.c */
  211. /* initial page tables for 0-8MB for kernel */
  212. extern pte_t pg0[];
  213. /* zero page used for uninitialized stuff */
  214. extern unsigned long *empty_zero_page;
  215. /*
  216. * ZERO_PAGE is a global shared page that is always zero: used
  217. * for zero-mapped memory areas etc..
  218. */
  219. #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
  220. #define pte_none(x) (pte_val(x) == 0)
  221. #define pte_present(x) (pte_val(x) & _PAGE_PRESENT)
  222. #define pte_clear(mm,addr,xp) do { pte_val(*(xp)) = 0; } while (0)
  223. #define pmd_flag(x) (pmd_val(x) & PxD_FLAG_MASK)
  224. #define pmd_address(x) ((unsigned long)(pmd_val(x) &~ PxD_FLAG_MASK) << PxD_VALUE_SHIFT)
  225. #define pgd_flag(x) (pgd_val(x) & PxD_FLAG_MASK)
  226. #define pgd_address(x) ((unsigned long)(pgd_val(x) &~ PxD_FLAG_MASK) << PxD_VALUE_SHIFT)
  227. #if PT_NLEVELS == 3
  228. /* The first entry of the permanent pmd is not there if it contains
  229. * the gateway marker */
  230. #define pmd_none(x) (!pmd_val(x) || pmd_flag(x) == PxD_FLAG_ATTACHED)
  231. #else
  232. #define pmd_none(x) (!pmd_val(x))
  233. #endif
  234. #define pmd_bad(x) (!(pmd_flag(x) & PxD_FLAG_VALID))
  235. #define pmd_present(x) (pmd_flag(x) & PxD_FLAG_PRESENT)
  236. static inline void pmd_clear(pmd_t *pmd) {
  237. #if PT_NLEVELS == 3
  238. if (pmd_flag(*pmd) & PxD_FLAG_ATTACHED)
  239. /* This is the entry pointing to the permanent pmd
  240. * attached to the pgd; cannot clear it */
  241. __pmd_val_set(*pmd, PxD_FLAG_ATTACHED);
  242. else
  243. #endif
  244. __pmd_val_set(*pmd, 0);
  245. }
  246. #if PT_NLEVELS == 3
  247. #define pgd_page_vaddr(pgd) ((unsigned long) __va(pgd_address(pgd)))
  248. #define pgd_page(pgd) virt_to_page((void *)pgd_page_vaddr(pgd))
  249. /* For 64 bit we have three level tables */
  250. #define pgd_none(x) (!pgd_val(x))
  251. #define pgd_bad(x) (!(pgd_flag(x) & PxD_FLAG_VALID))
  252. #define pgd_present(x) (pgd_flag(x) & PxD_FLAG_PRESENT)
  253. static inline void pgd_clear(pgd_t *pgd) {
  254. #if PT_NLEVELS == 3
  255. if(pgd_flag(*pgd) & PxD_FLAG_ATTACHED)
  256. /* This is the permanent pmd attached to the pgd; cannot
  257. * free it */
  258. return;
  259. #endif
  260. __pgd_val_set(*pgd, 0);
  261. }
  262. #else
  263. /*
  264. * The "pgd_xxx()" functions here are trivial for a folded two-level
  265. * setup: the pgd is never bad, and a pmd always exists (as it's folded
  266. * into the pgd entry)
  267. */
  268. static inline int pgd_none(pgd_t pgd) { return 0; }
  269. static inline int pgd_bad(pgd_t pgd) { return 0; }
  270. static inline int pgd_present(pgd_t pgd) { return 1; }
  271. static inline void pgd_clear(pgd_t * pgdp) { }
  272. #endif
  273. /*
  274. * The following only work if pte_present() is true.
  275. * Undefined behaviour if not..
  276. */
  277. static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY; }
  278. static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED; }
  279. static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_WRITE; }
  280. static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE; }
  281. static inline int pte_special(pte_t pte) { return 0; }
  282. static inline pte_t pte_mkclean(pte_t pte) { pte_val(pte) &= ~_PAGE_DIRTY; return pte; }
  283. static inline pte_t pte_mkold(pte_t pte) { pte_val(pte) &= ~_PAGE_ACCESSED; return pte; }
  284. static inline pte_t pte_wrprotect(pte_t pte) { pte_val(pte) &= ~_PAGE_WRITE; return pte; }
  285. static inline pte_t pte_mkdirty(pte_t pte) { pte_val(pte) |= _PAGE_DIRTY; return pte; }
  286. static inline pte_t pte_mkyoung(pte_t pte) { pte_val(pte) |= _PAGE_ACCESSED; return pte; }
  287. static inline pte_t pte_mkwrite(pte_t pte) { pte_val(pte) |= _PAGE_WRITE; return pte; }
  288. static inline pte_t pte_mkspecial(pte_t pte) { return pte; }
  289. /*
  290. * Conversion functions: convert a page and protection to a page entry,
  291. * and a page entry and page directory to the page they refer to.
  292. */
  293. #define __mk_pte(addr,pgprot) \
  294. ({ \
  295. pte_t __pte; \
  296. \
  297. pte_val(__pte) = ((((addr)>>PAGE_SHIFT)<<PFN_PTE_SHIFT) + pgprot_val(pgprot)); \
  298. \
  299. __pte; \
  300. })
  301. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  302. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
  303. {
  304. pte_t pte;
  305. pte_val(pte) = (pfn << PFN_PTE_SHIFT) | pgprot_val(pgprot);
  306. return pte;
  307. }
  308. static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
  309. { pte_val(pte) = (pte_val(pte) & _PAGE_CHG_MASK) | pgprot_val(newprot); return pte; }
  310. /* Permanent address of a page. On parisc we don't have highmem. */
  311. #define pte_pfn(x) (pte_val(x) >> PFN_PTE_SHIFT)
  312. #define pte_page(pte) (pfn_to_page(pte_pfn(pte)))
  313. #define pmd_page_vaddr(pmd) ((unsigned long) __va(pmd_address(pmd)))
  314. #define __pmd_page(pmd) ((unsigned long) __va(pmd_address(pmd)))
  315. #define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
  316. #define pgd_index(address) ((address) >> PGDIR_SHIFT)
  317. /* to find an entry in a page-table-directory */
  318. #define pgd_offset(mm, address) \
  319. ((mm)->pgd + ((address) >> PGDIR_SHIFT))
  320. /* to find an entry in a kernel page-table-directory */
  321. #define pgd_offset_k(address) pgd_offset(&init_mm, address)
  322. /* Find an entry in the second-level page table.. */
  323. #if PT_NLEVELS == 3
  324. #define pmd_offset(dir,address) \
  325. ((pmd_t *) pgd_page_vaddr(*(dir)) + (((address)>>PMD_SHIFT) & (PTRS_PER_PMD-1)))
  326. #else
  327. #define pmd_offset(dir,addr) ((pmd_t *) dir)
  328. #endif
  329. /* Find an entry in the third-level page table.. */
  330. #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE-1))
  331. #define pte_offset_kernel(pmd, address) \
  332. ((pte_t *) pmd_page_vaddr(*(pmd)) + pte_index(address))
  333. #define pte_offset_map(pmd, address) pte_offset_kernel(pmd, address)
  334. #define pte_unmap(pte) do { } while (0)
  335. #define pte_unmap(pte) do { } while (0)
  336. #define pte_unmap_nested(pte) do { } while (0)
  337. extern void paging_init (void);
  338. /* Used for deferring calls to flush_dcache_page() */
  339. #define PG_dcache_dirty PG_arch_1
  340. extern void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  341. /* Encode and de-code a swap entry */
  342. #define __swp_type(x) ((x).val & 0x1f)
  343. #define __swp_offset(x) ( (((x).val >> 6) & 0x7) | \
  344. (((x).val >> 8) & ~0x7) )
  345. #define __swp_entry(type, offset) ((swp_entry_t) { (type) | \
  346. ((offset & 0x7) << 6) | \
  347. ((offset & ~0x7) << 8) })
  348. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  349. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  350. static inline int ptep_test_and_clear_young(struct vm_area_struct *vma, unsigned long addr, pte_t *ptep)
  351. {
  352. #ifdef CONFIG_SMP
  353. if (!pte_young(*ptep))
  354. return 0;
  355. return test_and_clear_bit(xlate_pabit(_PAGE_ACCESSED_BIT), &pte_val(*ptep));
  356. #else
  357. pte_t pte = *ptep;
  358. if (!pte_young(pte))
  359. return 0;
  360. set_pte_at(vma->vm_mm, addr, ptep, pte_mkold(pte));
  361. return 1;
  362. #endif
  363. }
  364. extern spinlock_t pa_dbit_lock;
  365. struct mm_struct;
  366. static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  367. {
  368. pte_t old_pte;
  369. spin_lock(&pa_dbit_lock);
  370. old_pte = *ptep;
  371. pte_clear(mm,addr,ptep);
  372. spin_unlock(&pa_dbit_lock);
  373. return old_pte;
  374. }
  375. static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr, pte_t *ptep)
  376. {
  377. #ifdef CONFIG_SMP
  378. unsigned long new, old;
  379. do {
  380. old = pte_val(*ptep);
  381. new = pte_val(pte_wrprotect(__pte (old)));
  382. } while (cmpxchg((unsigned long *) ptep, old, new) != old);
  383. #else
  384. pte_t old_pte = *ptep;
  385. set_pte_at(mm, addr, ptep, pte_wrprotect(old_pte));
  386. #endif
  387. }
  388. #define pte_same(A,B) (pte_val(A) == pte_val(B))
  389. #endif /* !__ASSEMBLY__ */
  390. /* TLB page size encoding - see table 3-1 in parisc20.pdf */
  391. #define _PAGE_SIZE_ENCODING_4K 0
  392. #define _PAGE_SIZE_ENCODING_16K 1
  393. #define _PAGE_SIZE_ENCODING_64K 2
  394. #define _PAGE_SIZE_ENCODING_256K 3
  395. #define _PAGE_SIZE_ENCODING_1M 4
  396. #define _PAGE_SIZE_ENCODING_4M 5
  397. #define _PAGE_SIZE_ENCODING_16M 6
  398. #define _PAGE_SIZE_ENCODING_64M 7
  399. #if defined(CONFIG_PARISC_PAGE_SIZE_4KB)
  400. # define _PAGE_SIZE_ENCODING_DEFAULT _PAGE_SIZE_ENCODING_4K
  401. #elif defined(CONFIG_PARISC_PAGE_SIZE_16KB)
  402. # define _PAGE_SIZE_ENCODING_DEFAULT _PAGE_SIZE_ENCODING_16K
  403. #elif defined(CONFIG_PARISC_PAGE_SIZE_64KB)
  404. # define _PAGE_SIZE_ENCODING_DEFAULT _PAGE_SIZE_ENCODING_64K
  405. #endif
  406. #define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
  407. remap_pfn_range(vma, vaddr, pfn, size, prot)
  408. #define pgprot_noncached(prot) __pgprot(pgprot_val(prot) | _PAGE_NO_CACHE)
  409. /* We provide our own get_unmapped_area to provide cache coherency */
  410. #define HAVE_ARCH_UNMAPPED_AREA
  411. #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
  412. #define __HAVE_ARCH_PTEP_GET_AND_CLEAR
  413. #define __HAVE_ARCH_PTEP_SET_WRPROTECT
  414. #define __HAVE_ARCH_PTE_SAME
  415. #include <asm-generic/pgtable.h>
  416. #endif /* _PARISC_PGTABLE_H */