smp-bmips.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2011 by Kevin Cernekee (cernekee@gmail.com)
  7. *
  8. * SMP support for BMIPS
  9. */
  10. #include <linux/init.h>
  11. #include <linux/sched.h>
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/smp.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/cpu.h>
  18. #include <linux/cpumask.h>
  19. #include <linux/reboot.h>
  20. #include <linux/io.h>
  21. #include <linux/compiler.h>
  22. #include <linux/linkage.h>
  23. #include <linux/bug.h>
  24. #include <linux/kernel.h>
  25. #include <asm/time.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/processor.h>
  28. #include <asm/bootinfo.h>
  29. #include <asm/pmon.h>
  30. #include <asm/cacheflush.h>
  31. #include <asm/tlbflush.h>
  32. #include <asm/mipsregs.h>
  33. #include <asm/bmips.h>
  34. #include <asm/traps.h>
  35. #include <asm/barrier.h>
  36. static int __maybe_unused max_cpus = 1;
  37. /* these may be configured by the platform code */
  38. int bmips_smp_enabled = 1;
  39. int bmips_cpu_offset;
  40. cpumask_t bmips_booted_mask;
  41. #ifdef CONFIG_SMP
  42. /* initial $sp, $gp - used by arch/mips/kernel/bmips_vec.S */
  43. unsigned long bmips_smp_boot_sp;
  44. unsigned long bmips_smp_boot_gp;
  45. static void bmips_send_ipi_single(int cpu, unsigned int action);
  46. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id);
  47. /* SW interrupts 0,1 are used for interprocessor signaling */
  48. #define IPI0_IRQ (MIPS_CPU_IRQ_BASE + 0)
  49. #define IPI1_IRQ (MIPS_CPU_IRQ_BASE + 1)
  50. #define CPUNUM(cpu, shift) (((cpu) + bmips_cpu_offset) << (shift))
  51. #define ACTION_CLR_IPI(cpu, ipi) (0x2000 | CPUNUM(cpu, 9) | ((ipi) << 8))
  52. #define ACTION_SET_IPI(cpu, ipi) (0x3000 | CPUNUM(cpu, 9) | ((ipi) << 8))
  53. #define ACTION_BOOT_THREAD(cpu) (0x08 | CPUNUM(cpu, 0))
  54. static void __init bmips_smp_setup(void)
  55. {
  56. int i;
  57. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  58. /* arbitration priority */
  59. clear_c0_brcm_cmt_ctrl(0x30);
  60. /* NBK and weak order flags */
  61. set_c0_brcm_config_0(0x30000);
  62. /*
  63. * MIPS interrupts 0,1 (SW INT 0,1) cross over to the other thread
  64. * MIPS interrupt 2 (HW INT 0) is the CPU0 L1 controller output
  65. * MIPS interrupt 3 (HW INT 1) is the CPU1 L1 controller output
  66. */
  67. change_c0_brcm_cmt_intr(0xf8018000,
  68. (0x02 << 27) | (0x03 << 15));
  69. /* single core, 2 threads (2 pipelines) */
  70. max_cpus = 2;
  71. #elif defined(CONFIG_CPU_BMIPS5000)
  72. /* enable raceless SW interrupts */
  73. set_c0_brcm_config(0x03 << 22);
  74. /* route HW interrupt 0 to CPU0, HW interrupt 1 to CPU1 */
  75. change_c0_brcm_mode(0x1f << 27, 0x02 << 27);
  76. /* N cores, 2 threads per core */
  77. max_cpus = (((read_c0_brcm_config() >> 6) & 0x03) + 1) << 1;
  78. /* clear any pending SW interrupts */
  79. for (i = 0; i < max_cpus; i++) {
  80. write_c0_brcm_action(ACTION_CLR_IPI(i, 0));
  81. write_c0_brcm_action(ACTION_CLR_IPI(i, 1));
  82. }
  83. #endif
  84. if (!bmips_smp_enabled)
  85. max_cpus = 1;
  86. /* this can be overridden by the BSP */
  87. if (!board_ebase_setup)
  88. board_ebase_setup = &bmips_ebase_setup;
  89. for (i = 0; i < max_cpus; i++) {
  90. __cpu_number_map[i] = 1;
  91. __cpu_logical_map[i] = 1;
  92. set_cpu_possible(i, 1);
  93. set_cpu_present(i, 1);
  94. }
  95. }
  96. /*
  97. * IPI IRQ setup - runs on CPU0
  98. */
  99. static void bmips_prepare_cpus(unsigned int max_cpus)
  100. {
  101. if (request_irq(IPI0_IRQ, bmips_ipi_interrupt, IRQF_PERCPU,
  102. "smp_ipi0", NULL))
  103. panic("Can't request IPI0 interrupt\n");
  104. if (request_irq(IPI1_IRQ, bmips_ipi_interrupt, IRQF_PERCPU,
  105. "smp_ipi1", NULL))
  106. panic("Can't request IPI1 interrupt\n");
  107. }
  108. /*
  109. * Tell the hardware to boot CPUx - runs on CPU0
  110. */
  111. static void bmips_boot_secondary(int cpu, struct task_struct *idle)
  112. {
  113. bmips_smp_boot_sp = __KSTK_TOS(idle);
  114. bmips_smp_boot_gp = (unsigned long)task_thread_info(idle);
  115. mb();
  116. /*
  117. * Initial boot sequence for secondary CPU:
  118. * bmips_reset_nmi_vec @ a000_0000 ->
  119. * bmips_smp_entry ->
  120. * plat_wired_tlb_setup (cached function call; optional) ->
  121. * start_secondary (cached jump)
  122. *
  123. * Warm restart sequence:
  124. * play_dead WAIT loop ->
  125. * bmips_smp_int_vec @ BMIPS_WARM_RESTART_VEC ->
  126. * eret to play_dead ->
  127. * bmips_secondary_reentry ->
  128. * start_secondary
  129. */
  130. pr_info("SMP: Booting CPU%d...\n", cpu);
  131. if (cpumask_test_cpu(cpu, &bmips_booted_mask))
  132. bmips_send_ipi_single(cpu, 0);
  133. else {
  134. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  135. set_c0_brcm_cmt_ctrl(0x01);
  136. #elif defined(CONFIG_CPU_BMIPS5000)
  137. if (cpu & 0x01)
  138. write_c0_brcm_action(ACTION_BOOT_THREAD(cpu));
  139. else {
  140. /*
  141. * core N thread 0 was already booted; just
  142. * pulse the NMI line
  143. */
  144. bmips_write_zscm_reg(0x210, 0xc0000000);
  145. udelay(10);
  146. bmips_write_zscm_reg(0x210, 0x00);
  147. }
  148. #endif
  149. cpumask_set_cpu(cpu, &bmips_booted_mask);
  150. }
  151. }
  152. /*
  153. * Early setup - runs on secondary CPU after cache probe
  154. */
  155. static void bmips_init_secondary(void)
  156. {
  157. /* move NMI vector to kseg0, in case XKS01 is enabled */
  158. #if defined(CONFIG_CPU_BMIPS4350) || defined(CONFIG_CPU_BMIPS4380)
  159. void __iomem *cbr = BMIPS_GET_CBR();
  160. unsigned long old_vec;
  161. old_vec = __raw_readl(cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  162. __raw_writel(old_vec & ~0x20000000, cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  163. clear_c0_cause(smp_processor_id() ? C_SW1 : C_SW0);
  164. #elif defined(CONFIG_CPU_BMIPS5000)
  165. write_c0_brcm_bootvec(read_c0_brcm_bootvec() &
  166. (smp_processor_id() & 0x01 ? ~0x20000000 : ~0x2000));
  167. write_c0_brcm_action(ACTION_CLR_IPI(smp_processor_id(), 0));
  168. #endif
  169. }
  170. /*
  171. * Late setup - runs on secondary CPU before entering the idle loop
  172. */
  173. static void bmips_smp_finish(void)
  174. {
  175. pr_info("SMP: CPU%d is running\n", smp_processor_id());
  176. /* make sure there won't be a timer interrupt for a little while */
  177. write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
  178. irq_enable_hazard();
  179. set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ1 | IE_IRQ5 | ST0_IE);
  180. irq_enable_hazard();
  181. }
  182. /*
  183. * Runs on CPU0 after all CPUs have been booted
  184. */
  185. static void bmips_cpus_done(void)
  186. {
  187. }
  188. #if defined(CONFIG_CPU_BMIPS5000)
  189. /*
  190. * BMIPS5000 raceless IPIs
  191. *
  192. * Each CPU has two inbound SW IRQs which are independent of all other CPUs.
  193. * IPI0 is used for SMP_RESCHEDULE_YOURSELF
  194. * IPI1 is used for SMP_CALL_FUNCTION
  195. */
  196. static void bmips_send_ipi_single(int cpu, unsigned int action)
  197. {
  198. write_c0_brcm_action(ACTION_SET_IPI(cpu, action == SMP_CALL_FUNCTION));
  199. }
  200. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id)
  201. {
  202. int action = irq - IPI0_IRQ;
  203. write_c0_brcm_action(ACTION_CLR_IPI(smp_processor_id(), action));
  204. if (action == 0)
  205. scheduler_ipi();
  206. else
  207. smp_call_function_interrupt();
  208. return IRQ_HANDLED;
  209. }
  210. #else
  211. /*
  212. * BMIPS43xx racey IPIs
  213. *
  214. * We use one inbound SW IRQ for each CPU.
  215. *
  216. * A spinlock must be held in order to keep CPUx from accidentally clearing
  217. * an incoming IPI when it writes CP0 CAUSE to raise an IPI on CPUy. The
  218. * same spinlock is used to protect the action masks.
  219. */
  220. static DEFINE_SPINLOCK(ipi_lock);
  221. static DEFINE_PER_CPU(int, ipi_action_mask);
  222. static void bmips_send_ipi_single(int cpu, unsigned int action)
  223. {
  224. unsigned long flags;
  225. spin_lock_irqsave(&ipi_lock, flags);
  226. set_c0_cause(cpu ? C_SW1 : C_SW0);
  227. per_cpu(ipi_action_mask, cpu) |= action;
  228. irq_enable_hazard();
  229. spin_unlock_irqrestore(&ipi_lock, flags);
  230. }
  231. static irqreturn_t bmips_ipi_interrupt(int irq, void *dev_id)
  232. {
  233. unsigned long flags;
  234. int action, cpu = irq - IPI0_IRQ;
  235. spin_lock_irqsave(&ipi_lock, flags);
  236. action = __get_cpu_var(ipi_action_mask);
  237. per_cpu(ipi_action_mask, cpu) = 0;
  238. clear_c0_cause(cpu ? C_SW1 : C_SW0);
  239. spin_unlock_irqrestore(&ipi_lock, flags);
  240. if (action & SMP_RESCHEDULE_YOURSELF)
  241. scheduler_ipi();
  242. if (action & SMP_CALL_FUNCTION)
  243. smp_call_function_interrupt();
  244. return IRQ_HANDLED;
  245. }
  246. #endif /* BMIPS type */
  247. static void bmips_send_ipi_mask(const struct cpumask *mask,
  248. unsigned int action)
  249. {
  250. unsigned int i;
  251. for_each_cpu(i, mask)
  252. bmips_send_ipi_single(i, action);
  253. }
  254. #ifdef CONFIG_HOTPLUG_CPU
  255. static int bmips_cpu_disable(void)
  256. {
  257. unsigned int cpu = smp_processor_id();
  258. if (cpu == 0)
  259. return -EBUSY;
  260. pr_info("SMP: CPU%d is offline\n", cpu);
  261. set_cpu_online(cpu, false);
  262. cpu_clear(cpu, cpu_callin_map);
  263. local_flush_tlb_all();
  264. local_flush_icache_range(0, ~0);
  265. return 0;
  266. }
  267. static void bmips_cpu_die(unsigned int cpu)
  268. {
  269. }
  270. void __ref play_dead(void)
  271. {
  272. idle_task_exit();
  273. /* flush data cache */
  274. _dma_cache_wback_inv(0, ~0);
  275. /*
  276. * Wakeup is on SW0 or SW1; disable everything else
  277. * Use BEV !IV (BMIPS_WARM_RESTART_VEC) to avoid the regular Linux
  278. * IRQ handlers; this clears ST0_IE and returns immediately.
  279. */
  280. clear_c0_cause(CAUSEF_IV | C_SW0 | C_SW1);
  281. change_c0_status(IE_IRQ5 | IE_IRQ1 | IE_SW0 | IE_SW1 | ST0_IE | ST0_BEV,
  282. IE_SW0 | IE_SW1 | ST0_IE | ST0_BEV);
  283. irq_disable_hazard();
  284. /*
  285. * wait for SW interrupt from bmips_boot_secondary(), then jump
  286. * back to start_secondary()
  287. */
  288. __asm__ __volatile__(
  289. " wait\n"
  290. " j bmips_secondary_reentry\n"
  291. : : : "memory");
  292. }
  293. #endif /* CONFIG_HOTPLUG_CPU */
  294. struct plat_smp_ops bmips_smp_ops = {
  295. .smp_setup = bmips_smp_setup,
  296. .prepare_cpus = bmips_prepare_cpus,
  297. .boot_secondary = bmips_boot_secondary,
  298. .smp_finish = bmips_smp_finish,
  299. .init_secondary = bmips_init_secondary,
  300. .cpus_done = bmips_cpus_done,
  301. .send_ipi_single = bmips_send_ipi_single,
  302. .send_ipi_mask = bmips_send_ipi_mask,
  303. #ifdef CONFIG_HOTPLUG_CPU
  304. .cpu_disable = bmips_cpu_disable,
  305. .cpu_die = bmips_cpu_die,
  306. #endif
  307. };
  308. #endif /* CONFIG_SMP */
  309. /***********************************************************************
  310. * BMIPS vector relocation
  311. * This is primarily used for SMP boot, but it is applicable to some
  312. * UP BMIPS systems as well.
  313. ***********************************************************************/
  314. static void __cpuinit bmips_wr_vec(unsigned long dst, char *start, char *end)
  315. {
  316. memcpy((void *)dst, start, end - start);
  317. dma_cache_wback((unsigned long)start, end - start);
  318. local_flush_icache_range(dst, dst + (end - start));
  319. instruction_hazard();
  320. }
  321. static inline void __cpuinit bmips_nmi_handler_setup(void)
  322. {
  323. bmips_wr_vec(BMIPS_NMI_RESET_VEC, &bmips_reset_nmi_vec,
  324. &bmips_reset_nmi_vec_end);
  325. bmips_wr_vec(BMIPS_WARM_RESTART_VEC, &bmips_smp_int_vec,
  326. &bmips_smp_int_vec_end);
  327. }
  328. void __cpuinit bmips_ebase_setup(void)
  329. {
  330. unsigned long new_ebase = ebase;
  331. void __iomem __maybe_unused *cbr;
  332. BUG_ON(ebase != CKSEG0);
  333. #if defined(CONFIG_CPU_BMIPS4350)
  334. /*
  335. * BMIPS4350 cannot relocate the normal vectors, but it
  336. * can relocate the BEV=1 vectors. So CPU1 starts up at
  337. * the relocated BEV=1, IV=0 general exception vector @
  338. * 0xa000_0380.
  339. *
  340. * set_uncached_handler() is used here because:
  341. * - CPU1 will run this from uncached space
  342. * - None of the cacheflush functions are set up yet
  343. */
  344. set_uncached_handler(BMIPS_WARM_RESTART_VEC - CKSEG0,
  345. &bmips_smp_int_vec, 0x80);
  346. __sync();
  347. return;
  348. #elif defined(CONFIG_CPU_BMIPS4380)
  349. /*
  350. * 0x8000_0000: reset/NMI (initially in kseg1)
  351. * 0x8000_0400: normal vectors
  352. */
  353. new_ebase = 0x80000400;
  354. cbr = BMIPS_GET_CBR();
  355. __raw_writel(0x80080800, cbr + BMIPS_RELO_VECTOR_CONTROL_0);
  356. __raw_writel(0xa0080800, cbr + BMIPS_RELO_VECTOR_CONTROL_1);
  357. #elif defined(CONFIG_CPU_BMIPS5000)
  358. /*
  359. * 0x8000_0000: reset/NMI (initially in kseg1)
  360. * 0x8000_1000: normal vectors
  361. */
  362. new_ebase = 0x80001000;
  363. write_c0_brcm_bootvec(0xa0088008);
  364. write_c0_ebase(new_ebase);
  365. if (max_cpus > 2)
  366. bmips_write_zscm_reg(0xa0, 0xa008a008);
  367. #else
  368. return;
  369. #endif
  370. board_nmi_handler_setup = &bmips_nmi_handler_setup;
  371. ebase = new_ebase;
  372. }
  373. asmlinkage void __weak plat_wired_tlb_setup(void)
  374. {
  375. /*
  376. * Called when starting/restarting a secondary CPU.
  377. * Kernel stacks and other important data might only be accessible
  378. * once the wired entries are present.
  379. */
  380. }