cvmx-sriox-defs.h 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2011 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_SRIOX_DEFS_H__
  28. #define __CVMX_SRIOX_DEFS_H__
  29. #define CVMX_SRIOX_ACC_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000148ull) + ((block_id) & 3) * 0x1000000ull)
  30. #define CVMX_SRIOX_ASMBLY_ID(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000200ull) + ((block_id) & 3) * 0x1000000ull)
  31. #define CVMX_SRIOX_ASMBLY_INFO(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000208ull) + ((block_id) & 3) * 0x1000000ull)
  32. #define CVMX_SRIOX_BELL_RESP_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000310ull) + ((block_id) & 3) * 0x1000000ull)
  33. #define CVMX_SRIOX_BIST_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000108ull) + ((block_id) & 3) * 0x1000000ull)
  34. #define CVMX_SRIOX_IMSG_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000508ull) + ((block_id) & 3) * 0x1000000ull)
  35. #define CVMX_SRIOX_IMSG_INST_HDRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000510ull) + (((offset) & 1) + ((block_id) & 3) * 0x200000ull) * 8)
  36. #define CVMX_SRIOX_IMSG_QOS_GRPX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000600ull) + (((offset) & 31) + ((block_id) & 3) * 0x200000ull) * 8)
  37. #define CVMX_SRIOX_IMSG_STATUSX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000700ull) + (((offset) & 31) + ((block_id) & 3) * 0x200000ull) * 8)
  38. #define CVMX_SRIOX_IMSG_VPORT_THR(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000500ull) + ((block_id) & 3) * 0x1000000ull)
  39. #define CVMX_SRIOX_IMSG_VPORT_THR2(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000528ull) + ((block_id) & 3) * 0x1000000ull)
  40. #define CVMX_SRIOX_INT2_ENABLE(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003E0ull) + ((block_id) & 3) * 0x1000000ull)
  41. #define CVMX_SRIOX_INT2_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003E8ull) + ((block_id) & 3) * 0x1000000ull)
  42. #define CVMX_SRIOX_INT_ENABLE(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000110ull) + ((block_id) & 3) * 0x1000000ull)
  43. #define CVMX_SRIOX_INT_INFO0(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000120ull) + ((block_id) & 3) * 0x1000000ull)
  44. #define CVMX_SRIOX_INT_INFO1(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000128ull) + ((block_id) & 3) * 0x1000000ull)
  45. #define CVMX_SRIOX_INT_INFO2(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000130ull) + ((block_id) & 3) * 0x1000000ull)
  46. #define CVMX_SRIOX_INT_INFO3(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000138ull) + ((block_id) & 3) * 0x1000000ull)
  47. #define CVMX_SRIOX_INT_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000118ull) + ((block_id) & 3) * 0x1000000ull)
  48. #define CVMX_SRIOX_IP_FEATURE(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003F8ull) + ((block_id) & 3) * 0x1000000ull)
  49. #define CVMX_SRIOX_MAC_BUFFERS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000390ull) + ((block_id) & 3) * 0x1000000ull)
  50. #define CVMX_SRIOX_MAINT_OP(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000158ull) + ((block_id) & 3) * 0x1000000ull)
  51. #define CVMX_SRIOX_MAINT_RD_DATA(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000160ull) + ((block_id) & 3) * 0x1000000ull)
  52. #define CVMX_SRIOX_MCE_TX_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000240ull) + ((block_id) & 3) * 0x1000000ull)
  53. #define CVMX_SRIOX_MEM_OP_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000168ull) + ((block_id) & 3) * 0x1000000ull)
  54. #define CVMX_SRIOX_OMSG_CTRLX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000488ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  55. #define CVMX_SRIOX_OMSG_DONE_COUNTSX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80004B0ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  56. #define CVMX_SRIOX_OMSG_FMP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000498ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  57. #define CVMX_SRIOX_OMSG_NMP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80004A0ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  58. #define CVMX_SRIOX_OMSG_PORTX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000480ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  59. #define CVMX_SRIOX_OMSG_SILO_THR(block_id) (CVMX_ADD_IO_SEG(0x00011800C80004F8ull) + ((block_id) & 3) * 0x1000000ull)
  60. #define CVMX_SRIOX_OMSG_SP_MRX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000490ull) + (((offset) & 1) + ((block_id) & 3) * 0x40000ull) * 64)
  61. #define CVMX_SRIOX_PRIOX_IN_USE(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C80003C0ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8)
  62. #define CVMX_SRIOX_RX_BELL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000308ull) + ((block_id) & 3) * 0x1000000ull)
  63. #define CVMX_SRIOX_RX_BELL_SEQ(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000300ull) + ((block_id) & 3) * 0x1000000ull)
  64. #define CVMX_SRIOX_RX_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000380ull) + ((block_id) & 3) * 0x1000000ull)
  65. #define CVMX_SRIOX_S2M_TYPEX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800C8000180ull) + (((offset) & 15) + ((block_id) & 3) * 0x200000ull) * 8)
  66. #define CVMX_SRIOX_SEQ(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000278ull) + ((block_id) & 3) * 0x1000000ull)
  67. #define CVMX_SRIOX_STATUS_REG(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000100ull) + ((block_id) & 3) * 0x1000000ull)
  68. #define CVMX_SRIOX_TAG_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000178ull) + ((block_id) & 3) * 0x1000000ull)
  69. #define CVMX_SRIOX_TLP_CREDITS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000150ull) + ((block_id) & 3) * 0x1000000ull)
  70. #define CVMX_SRIOX_TX_BELL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000280ull) + ((block_id) & 3) * 0x1000000ull)
  71. #define CVMX_SRIOX_TX_BELL_INFO(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000288ull) + ((block_id) & 3) * 0x1000000ull)
  72. #define CVMX_SRIOX_TX_CTRL(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000170ull) + ((block_id) & 3) * 0x1000000ull)
  73. #define CVMX_SRIOX_TX_EMPHASIS(block_id) (CVMX_ADD_IO_SEG(0x00011800C80003F0ull) + ((block_id) & 3) * 0x1000000ull)
  74. #define CVMX_SRIOX_TX_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000388ull) + ((block_id) & 3) * 0x1000000ull)
  75. #define CVMX_SRIOX_WR_DONE_COUNTS(block_id) (CVMX_ADD_IO_SEG(0x00011800C8000340ull) + ((block_id) & 3) * 0x1000000ull)
  76. union cvmx_sriox_acc_ctrl {
  77. uint64_t u64;
  78. struct cvmx_sriox_acc_ctrl_s {
  79. uint64_t reserved_7_63:57;
  80. uint64_t deny_adr2:1;
  81. uint64_t deny_adr1:1;
  82. uint64_t deny_adr0:1;
  83. uint64_t reserved_3_3:1;
  84. uint64_t deny_bar2:1;
  85. uint64_t deny_bar1:1;
  86. uint64_t deny_bar0:1;
  87. } s;
  88. struct cvmx_sriox_acc_ctrl_cn63xx {
  89. uint64_t reserved_3_63:61;
  90. uint64_t deny_bar2:1;
  91. uint64_t deny_bar1:1;
  92. uint64_t deny_bar0:1;
  93. } cn63xx;
  94. struct cvmx_sriox_acc_ctrl_cn63xx cn63xxp1;
  95. struct cvmx_sriox_acc_ctrl_s cn66xx;
  96. };
  97. union cvmx_sriox_asmbly_id {
  98. uint64_t u64;
  99. struct cvmx_sriox_asmbly_id_s {
  100. uint64_t reserved_32_63:32;
  101. uint64_t assy_id:16;
  102. uint64_t assy_ven:16;
  103. } s;
  104. struct cvmx_sriox_asmbly_id_s cn63xx;
  105. struct cvmx_sriox_asmbly_id_s cn63xxp1;
  106. struct cvmx_sriox_asmbly_id_s cn66xx;
  107. };
  108. union cvmx_sriox_asmbly_info {
  109. uint64_t u64;
  110. struct cvmx_sriox_asmbly_info_s {
  111. uint64_t reserved_32_63:32;
  112. uint64_t assy_rev:16;
  113. uint64_t reserved_0_15:16;
  114. } s;
  115. struct cvmx_sriox_asmbly_info_s cn63xx;
  116. struct cvmx_sriox_asmbly_info_s cn63xxp1;
  117. struct cvmx_sriox_asmbly_info_s cn66xx;
  118. };
  119. union cvmx_sriox_bell_resp_ctrl {
  120. uint64_t u64;
  121. struct cvmx_sriox_bell_resp_ctrl_s {
  122. uint64_t reserved_6_63:58;
  123. uint64_t rp1_sid:1;
  124. uint64_t rp0_sid:2;
  125. uint64_t rp1_pid:1;
  126. uint64_t rp0_pid:2;
  127. } s;
  128. struct cvmx_sriox_bell_resp_ctrl_s cn63xx;
  129. struct cvmx_sriox_bell_resp_ctrl_s cn63xxp1;
  130. struct cvmx_sriox_bell_resp_ctrl_s cn66xx;
  131. };
  132. union cvmx_sriox_bist_status {
  133. uint64_t u64;
  134. struct cvmx_sriox_bist_status_s {
  135. uint64_t reserved_45_63:19;
  136. uint64_t lram:1;
  137. uint64_t mram:2;
  138. uint64_t cram:2;
  139. uint64_t bell:2;
  140. uint64_t otag:2;
  141. uint64_t itag:1;
  142. uint64_t ofree:1;
  143. uint64_t rtn:2;
  144. uint64_t obulk:4;
  145. uint64_t optrs:4;
  146. uint64_t oarb2:2;
  147. uint64_t rxbuf2:2;
  148. uint64_t oarb:2;
  149. uint64_t ispf:1;
  150. uint64_t ospf:1;
  151. uint64_t txbuf:2;
  152. uint64_t rxbuf:2;
  153. uint64_t imsg:5;
  154. uint64_t omsg:7;
  155. } s;
  156. struct cvmx_sriox_bist_status_cn63xx {
  157. uint64_t reserved_44_63:20;
  158. uint64_t mram:2;
  159. uint64_t cram:2;
  160. uint64_t bell:2;
  161. uint64_t otag:2;
  162. uint64_t itag:1;
  163. uint64_t ofree:1;
  164. uint64_t rtn:2;
  165. uint64_t obulk:4;
  166. uint64_t optrs:4;
  167. uint64_t oarb2:2;
  168. uint64_t rxbuf2:2;
  169. uint64_t oarb:2;
  170. uint64_t ispf:1;
  171. uint64_t ospf:1;
  172. uint64_t txbuf:2;
  173. uint64_t rxbuf:2;
  174. uint64_t imsg:5;
  175. uint64_t omsg:7;
  176. } cn63xx;
  177. struct cvmx_sriox_bist_status_cn63xxp1 {
  178. uint64_t reserved_44_63:20;
  179. uint64_t mram:2;
  180. uint64_t cram:2;
  181. uint64_t bell:2;
  182. uint64_t otag:2;
  183. uint64_t itag:1;
  184. uint64_t ofree:1;
  185. uint64_t rtn:2;
  186. uint64_t obulk:4;
  187. uint64_t optrs:4;
  188. uint64_t reserved_20_23:4;
  189. uint64_t oarb:2;
  190. uint64_t ispf:1;
  191. uint64_t ospf:1;
  192. uint64_t txbuf:2;
  193. uint64_t rxbuf:2;
  194. uint64_t imsg:5;
  195. uint64_t omsg:7;
  196. } cn63xxp1;
  197. struct cvmx_sriox_bist_status_s cn66xx;
  198. };
  199. union cvmx_sriox_imsg_ctrl {
  200. uint64_t u64;
  201. struct cvmx_sriox_imsg_ctrl_s {
  202. uint64_t reserved_32_63:32;
  203. uint64_t to_mode:1;
  204. uint64_t reserved_30_30:1;
  205. uint64_t rsp_thr:6;
  206. uint64_t reserved_22_23:2;
  207. uint64_t rp1_sid:1;
  208. uint64_t rp0_sid:2;
  209. uint64_t rp1_pid:1;
  210. uint64_t rp0_pid:2;
  211. uint64_t reserved_15_15:1;
  212. uint64_t prt_sel:3;
  213. uint64_t lttr:4;
  214. uint64_t prio:4;
  215. uint64_t mbox:4;
  216. } s;
  217. struct cvmx_sriox_imsg_ctrl_s cn63xx;
  218. struct cvmx_sriox_imsg_ctrl_s cn63xxp1;
  219. struct cvmx_sriox_imsg_ctrl_s cn66xx;
  220. };
  221. union cvmx_sriox_imsg_inst_hdrx {
  222. uint64_t u64;
  223. struct cvmx_sriox_imsg_inst_hdrx_s {
  224. uint64_t r:1;
  225. uint64_t reserved_58_62:5;
  226. uint64_t pm:2;
  227. uint64_t reserved_55_55:1;
  228. uint64_t sl:7;
  229. uint64_t reserved_46_47:2;
  230. uint64_t nqos:1;
  231. uint64_t ngrp:1;
  232. uint64_t ntt:1;
  233. uint64_t ntag:1;
  234. uint64_t reserved_35_41:7;
  235. uint64_t rs:1;
  236. uint64_t tt:2;
  237. uint64_t tag:32;
  238. } s;
  239. struct cvmx_sriox_imsg_inst_hdrx_s cn63xx;
  240. struct cvmx_sriox_imsg_inst_hdrx_s cn63xxp1;
  241. struct cvmx_sriox_imsg_inst_hdrx_s cn66xx;
  242. };
  243. union cvmx_sriox_imsg_qos_grpx {
  244. uint64_t u64;
  245. struct cvmx_sriox_imsg_qos_grpx_s {
  246. uint64_t reserved_63_63:1;
  247. uint64_t qos7:3;
  248. uint64_t grp7:4;
  249. uint64_t reserved_55_55:1;
  250. uint64_t qos6:3;
  251. uint64_t grp6:4;
  252. uint64_t reserved_47_47:1;
  253. uint64_t qos5:3;
  254. uint64_t grp5:4;
  255. uint64_t reserved_39_39:1;
  256. uint64_t qos4:3;
  257. uint64_t grp4:4;
  258. uint64_t reserved_31_31:1;
  259. uint64_t qos3:3;
  260. uint64_t grp3:4;
  261. uint64_t reserved_23_23:1;
  262. uint64_t qos2:3;
  263. uint64_t grp2:4;
  264. uint64_t reserved_15_15:1;
  265. uint64_t qos1:3;
  266. uint64_t grp1:4;
  267. uint64_t reserved_7_7:1;
  268. uint64_t qos0:3;
  269. uint64_t grp0:4;
  270. } s;
  271. struct cvmx_sriox_imsg_qos_grpx_s cn63xx;
  272. struct cvmx_sriox_imsg_qos_grpx_s cn63xxp1;
  273. struct cvmx_sriox_imsg_qos_grpx_s cn66xx;
  274. };
  275. union cvmx_sriox_imsg_statusx {
  276. uint64_t u64;
  277. struct cvmx_sriox_imsg_statusx_s {
  278. uint64_t val1:1;
  279. uint64_t err1:1;
  280. uint64_t toe1:1;
  281. uint64_t toc1:1;
  282. uint64_t prt1:1;
  283. uint64_t reserved_58_58:1;
  284. uint64_t tt1:1;
  285. uint64_t dis1:1;
  286. uint64_t seg1:4;
  287. uint64_t mbox1:2;
  288. uint64_t lttr1:2;
  289. uint64_t sid1:16;
  290. uint64_t val0:1;
  291. uint64_t err0:1;
  292. uint64_t toe0:1;
  293. uint64_t toc0:1;
  294. uint64_t prt0:1;
  295. uint64_t reserved_26_26:1;
  296. uint64_t tt0:1;
  297. uint64_t dis0:1;
  298. uint64_t seg0:4;
  299. uint64_t mbox0:2;
  300. uint64_t lttr0:2;
  301. uint64_t sid0:16;
  302. } s;
  303. struct cvmx_sriox_imsg_statusx_s cn63xx;
  304. struct cvmx_sriox_imsg_statusx_s cn63xxp1;
  305. struct cvmx_sriox_imsg_statusx_s cn66xx;
  306. };
  307. union cvmx_sriox_imsg_vport_thr {
  308. uint64_t u64;
  309. struct cvmx_sriox_imsg_vport_thr_s {
  310. uint64_t reserved_54_63:10;
  311. uint64_t max_tot:6;
  312. uint64_t reserved_46_47:2;
  313. uint64_t max_s1:6;
  314. uint64_t reserved_38_39:2;
  315. uint64_t max_s0:6;
  316. uint64_t sp_vport:1;
  317. uint64_t reserved_20_30:11;
  318. uint64_t buf_thr:4;
  319. uint64_t reserved_14_15:2;
  320. uint64_t max_p1:6;
  321. uint64_t reserved_6_7:2;
  322. uint64_t max_p0:6;
  323. } s;
  324. struct cvmx_sriox_imsg_vport_thr_s cn63xx;
  325. struct cvmx_sriox_imsg_vport_thr_s cn63xxp1;
  326. struct cvmx_sriox_imsg_vport_thr_s cn66xx;
  327. };
  328. union cvmx_sriox_imsg_vport_thr2 {
  329. uint64_t u64;
  330. struct cvmx_sriox_imsg_vport_thr2_s {
  331. uint64_t reserved_46_63:18;
  332. uint64_t max_s3:6;
  333. uint64_t reserved_38_39:2;
  334. uint64_t max_s2:6;
  335. uint64_t reserved_0_31:32;
  336. } s;
  337. struct cvmx_sriox_imsg_vport_thr2_s cn66xx;
  338. };
  339. union cvmx_sriox_int2_enable {
  340. uint64_t u64;
  341. struct cvmx_sriox_int2_enable_s {
  342. uint64_t reserved_1_63:63;
  343. uint64_t pko_rst:1;
  344. } s;
  345. struct cvmx_sriox_int2_enable_s cn63xx;
  346. struct cvmx_sriox_int2_enable_s cn66xx;
  347. };
  348. union cvmx_sriox_int2_reg {
  349. uint64_t u64;
  350. struct cvmx_sriox_int2_reg_s {
  351. uint64_t reserved_32_63:32;
  352. uint64_t int_sum:1;
  353. uint64_t reserved_1_30:30;
  354. uint64_t pko_rst:1;
  355. } s;
  356. struct cvmx_sriox_int2_reg_s cn63xx;
  357. struct cvmx_sriox_int2_reg_s cn66xx;
  358. };
  359. union cvmx_sriox_int_enable {
  360. uint64_t u64;
  361. struct cvmx_sriox_int_enable_s {
  362. uint64_t reserved_27_63:37;
  363. uint64_t zero_pkt:1;
  364. uint64_t ttl_tout:1;
  365. uint64_t fail:1;
  366. uint64_t degrade:1;
  367. uint64_t mac_buf:1;
  368. uint64_t f_error:1;
  369. uint64_t rtry_err:1;
  370. uint64_t pko_err:1;
  371. uint64_t omsg_err:1;
  372. uint64_t omsg1:1;
  373. uint64_t omsg0:1;
  374. uint64_t link_up:1;
  375. uint64_t link_dwn:1;
  376. uint64_t phy_erb:1;
  377. uint64_t log_erb:1;
  378. uint64_t soft_rx:1;
  379. uint64_t soft_tx:1;
  380. uint64_t mce_rx:1;
  381. uint64_t mce_tx:1;
  382. uint64_t wr_done:1;
  383. uint64_t sli_err:1;
  384. uint64_t deny_wr:1;
  385. uint64_t bar_err:1;
  386. uint64_t maint_op:1;
  387. uint64_t rxbell:1;
  388. uint64_t bell_err:1;
  389. uint64_t txbell:1;
  390. } s;
  391. struct cvmx_sriox_int_enable_s cn63xx;
  392. struct cvmx_sriox_int_enable_cn63xxp1 {
  393. uint64_t reserved_22_63:42;
  394. uint64_t f_error:1;
  395. uint64_t rtry_err:1;
  396. uint64_t pko_err:1;
  397. uint64_t omsg_err:1;
  398. uint64_t omsg1:1;
  399. uint64_t omsg0:1;
  400. uint64_t link_up:1;
  401. uint64_t link_dwn:1;
  402. uint64_t phy_erb:1;
  403. uint64_t log_erb:1;
  404. uint64_t soft_rx:1;
  405. uint64_t soft_tx:1;
  406. uint64_t mce_rx:1;
  407. uint64_t mce_tx:1;
  408. uint64_t wr_done:1;
  409. uint64_t sli_err:1;
  410. uint64_t deny_wr:1;
  411. uint64_t bar_err:1;
  412. uint64_t maint_op:1;
  413. uint64_t rxbell:1;
  414. uint64_t bell_err:1;
  415. uint64_t txbell:1;
  416. } cn63xxp1;
  417. struct cvmx_sriox_int_enable_s cn66xx;
  418. };
  419. union cvmx_sriox_int_info0 {
  420. uint64_t u64;
  421. struct cvmx_sriox_int_info0_s {
  422. uint64_t cmd:4;
  423. uint64_t type:4;
  424. uint64_t tag:8;
  425. uint64_t reserved_42_47:6;
  426. uint64_t length:10;
  427. uint64_t status:3;
  428. uint64_t reserved_16_28:13;
  429. uint64_t be0:8;
  430. uint64_t be1:8;
  431. } s;
  432. struct cvmx_sriox_int_info0_s cn63xx;
  433. struct cvmx_sriox_int_info0_s cn63xxp1;
  434. struct cvmx_sriox_int_info0_s cn66xx;
  435. };
  436. union cvmx_sriox_int_info1 {
  437. uint64_t u64;
  438. struct cvmx_sriox_int_info1_s {
  439. uint64_t info1:64;
  440. } s;
  441. struct cvmx_sriox_int_info1_s cn63xx;
  442. struct cvmx_sriox_int_info1_s cn63xxp1;
  443. struct cvmx_sriox_int_info1_s cn66xx;
  444. };
  445. union cvmx_sriox_int_info2 {
  446. uint64_t u64;
  447. struct cvmx_sriox_int_info2_s {
  448. uint64_t prio:2;
  449. uint64_t tt:1;
  450. uint64_t sis:1;
  451. uint64_t ssize:4;
  452. uint64_t did:16;
  453. uint64_t xmbox:4;
  454. uint64_t mbox:2;
  455. uint64_t letter:2;
  456. uint64_t rsrvd:30;
  457. uint64_t lns:1;
  458. uint64_t intr:1;
  459. } s;
  460. struct cvmx_sriox_int_info2_s cn63xx;
  461. struct cvmx_sriox_int_info2_s cn63xxp1;
  462. struct cvmx_sriox_int_info2_s cn66xx;
  463. };
  464. union cvmx_sriox_int_info3 {
  465. uint64_t u64;
  466. struct cvmx_sriox_int_info3_s {
  467. uint64_t prio:2;
  468. uint64_t tt:2;
  469. uint64_t type:4;
  470. uint64_t other:48;
  471. uint64_t reserved_0_7:8;
  472. } s;
  473. struct cvmx_sriox_int_info3_s cn63xx;
  474. struct cvmx_sriox_int_info3_s cn63xxp1;
  475. struct cvmx_sriox_int_info3_s cn66xx;
  476. };
  477. union cvmx_sriox_int_reg {
  478. uint64_t u64;
  479. struct cvmx_sriox_int_reg_s {
  480. uint64_t reserved_32_63:32;
  481. uint64_t int2_sum:1;
  482. uint64_t reserved_27_30:4;
  483. uint64_t zero_pkt:1;
  484. uint64_t ttl_tout:1;
  485. uint64_t fail:1;
  486. uint64_t degrad:1;
  487. uint64_t mac_buf:1;
  488. uint64_t f_error:1;
  489. uint64_t rtry_err:1;
  490. uint64_t pko_err:1;
  491. uint64_t omsg_err:1;
  492. uint64_t omsg1:1;
  493. uint64_t omsg0:1;
  494. uint64_t link_up:1;
  495. uint64_t link_dwn:1;
  496. uint64_t phy_erb:1;
  497. uint64_t log_erb:1;
  498. uint64_t soft_rx:1;
  499. uint64_t soft_tx:1;
  500. uint64_t mce_rx:1;
  501. uint64_t mce_tx:1;
  502. uint64_t wr_done:1;
  503. uint64_t sli_err:1;
  504. uint64_t deny_wr:1;
  505. uint64_t bar_err:1;
  506. uint64_t maint_op:1;
  507. uint64_t rxbell:1;
  508. uint64_t bell_err:1;
  509. uint64_t txbell:1;
  510. } s;
  511. struct cvmx_sriox_int_reg_s cn63xx;
  512. struct cvmx_sriox_int_reg_cn63xxp1 {
  513. uint64_t reserved_22_63:42;
  514. uint64_t f_error:1;
  515. uint64_t rtry_err:1;
  516. uint64_t pko_err:1;
  517. uint64_t omsg_err:1;
  518. uint64_t omsg1:1;
  519. uint64_t omsg0:1;
  520. uint64_t link_up:1;
  521. uint64_t link_dwn:1;
  522. uint64_t phy_erb:1;
  523. uint64_t log_erb:1;
  524. uint64_t soft_rx:1;
  525. uint64_t soft_tx:1;
  526. uint64_t mce_rx:1;
  527. uint64_t mce_tx:1;
  528. uint64_t wr_done:1;
  529. uint64_t sli_err:1;
  530. uint64_t deny_wr:1;
  531. uint64_t bar_err:1;
  532. uint64_t maint_op:1;
  533. uint64_t rxbell:1;
  534. uint64_t bell_err:1;
  535. uint64_t txbell:1;
  536. } cn63xxp1;
  537. struct cvmx_sriox_int_reg_s cn66xx;
  538. };
  539. union cvmx_sriox_ip_feature {
  540. uint64_t u64;
  541. struct cvmx_sriox_ip_feature_s {
  542. uint64_t ops:32;
  543. uint64_t reserved_15_31:17;
  544. uint64_t no_vmin:1;
  545. uint64_t a66:1;
  546. uint64_t a50:1;
  547. uint64_t reserved_11_11:1;
  548. uint64_t tx_flow:1;
  549. uint64_t pt_width:2;
  550. uint64_t tx_pol:4;
  551. uint64_t rx_pol:4;
  552. } s;
  553. struct cvmx_sriox_ip_feature_cn63xx {
  554. uint64_t ops:32;
  555. uint64_t reserved_14_31:18;
  556. uint64_t a66:1;
  557. uint64_t a50:1;
  558. uint64_t reserved_11_11:1;
  559. uint64_t tx_flow:1;
  560. uint64_t pt_width:2;
  561. uint64_t tx_pol:4;
  562. uint64_t rx_pol:4;
  563. } cn63xx;
  564. struct cvmx_sriox_ip_feature_cn63xx cn63xxp1;
  565. struct cvmx_sriox_ip_feature_s cn66xx;
  566. };
  567. union cvmx_sriox_mac_buffers {
  568. uint64_t u64;
  569. struct cvmx_sriox_mac_buffers_s {
  570. uint64_t reserved_56_63:8;
  571. uint64_t tx_enb:8;
  572. uint64_t reserved_44_47:4;
  573. uint64_t tx_inuse:4;
  574. uint64_t tx_stat:8;
  575. uint64_t reserved_24_31:8;
  576. uint64_t rx_enb:8;
  577. uint64_t reserved_12_15:4;
  578. uint64_t rx_inuse:4;
  579. uint64_t rx_stat:8;
  580. } s;
  581. struct cvmx_sriox_mac_buffers_s cn63xx;
  582. struct cvmx_sriox_mac_buffers_s cn66xx;
  583. };
  584. union cvmx_sriox_maint_op {
  585. uint64_t u64;
  586. struct cvmx_sriox_maint_op_s {
  587. uint64_t wr_data:32;
  588. uint64_t reserved_27_31:5;
  589. uint64_t fail:1;
  590. uint64_t pending:1;
  591. uint64_t op:1;
  592. uint64_t addr:24;
  593. } s;
  594. struct cvmx_sriox_maint_op_s cn63xx;
  595. struct cvmx_sriox_maint_op_s cn63xxp1;
  596. struct cvmx_sriox_maint_op_s cn66xx;
  597. };
  598. union cvmx_sriox_maint_rd_data {
  599. uint64_t u64;
  600. struct cvmx_sriox_maint_rd_data_s {
  601. uint64_t reserved_33_63:31;
  602. uint64_t valid:1;
  603. uint64_t rd_data:32;
  604. } s;
  605. struct cvmx_sriox_maint_rd_data_s cn63xx;
  606. struct cvmx_sriox_maint_rd_data_s cn63xxp1;
  607. struct cvmx_sriox_maint_rd_data_s cn66xx;
  608. };
  609. union cvmx_sriox_mce_tx_ctl {
  610. uint64_t u64;
  611. struct cvmx_sriox_mce_tx_ctl_s {
  612. uint64_t reserved_1_63:63;
  613. uint64_t mce:1;
  614. } s;
  615. struct cvmx_sriox_mce_tx_ctl_s cn63xx;
  616. struct cvmx_sriox_mce_tx_ctl_s cn63xxp1;
  617. struct cvmx_sriox_mce_tx_ctl_s cn66xx;
  618. };
  619. union cvmx_sriox_mem_op_ctrl {
  620. uint64_t u64;
  621. struct cvmx_sriox_mem_op_ctrl_s {
  622. uint64_t reserved_10_63:54;
  623. uint64_t rr_ro:1;
  624. uint64_t w_ro:1;
  625. uint64_t reserved_6_7:2;
  626. uint64_t rp1_sid:1;
  627. uint64_t rp0_sid:2;
  628. uint64_t rp1_pid:1;
  629. uint64_t rp0_pid:2;
  630. } s;
  631. struct cvmx_sriox_mem_op_ctrl_s cn63xx;
  632. struct cvmx_sriox_mem_op_ctrl_s cn63xxp1;
  633. struct cvmx_sriox_mem_op_ctrl_s cn66xx;
  634. };
  635. union cvmx_sriox_omsg_ctrlx {
  636. uint64_t u64;
  637. struct cvmx_sriox_omsg_ctrlx_s {
  638. uint64_t testmode:1;
  639. uint64_t reserved_37_62:26;
  640. uint64_t silo_max:5;
  641. uint64_t rtry_thr:16;
  642. uint64_t rtry_en:1;
  643. uint64_t reserved_11_14:4;
  644. uint64_t idm_tt:1;
  645. uint64_t idm_sis:1;
  646. uint64_t idm_did:1;
  647. uint64_t lttr_sp:4;
  648. uint64_t lttr_mp:4;
  649. } s;
  650. struct cvmx_sriox_omsg_ctrlx_s cn63xx;
  651. struct cvmx_sriox_omsg_ctrlx_cn63xxp1 {
  652. uint64_t testmode:1;
  653. uint64_t reserved_32_62:31;
  654. uint64_t rtry_thr:16;
  655. uint64_t rtry_en:1;
  656. uint64_t reserved_11_14:4;
  657. uint64_t idm_tt:1;
  658. uint64_t idm_sis:1;
  659. uint64_t idm_did:1;
  660. uint64_t lttr_sp:4;
  661. uint64_t lttr_mp:4;
  662. } cn63xxp1;
  663. struct cvmx_sriox_omsg_ctrlx_s cn66xx;
  664. };
  665. union cvmx_sriox_omsg_done_countsx {
  666. uint64_t u64;
  667. struct cvmx_sriox_omsg_done_countsx_s {
  668. uint64_t reserved_32_63:32;
  669. uint64_t bad:16;
  670. uint64_t good:16;
  671. } s;
  672. struct cvmx_sriox_omsg_done_countsx_s cn63xx;
  673. struct cvmx_sriox_omsg_done_countsx_s cn66xx;
  674. };
  675. union cvmx_sriox_omsg_fmp_mrx {
  676. uint64_t u64;
  677. struct cvmx_sriox_omsg_fmp_mrx_s {
  678. uint64_t reserved_15_63:49;
  679. uint64_t ctlr_sp:1;
  680. uint64_t ctlr_fmp:1;
  681. uint64_t ctlr_nmp:1;
  682. uint64_t id_sp:1;
  683. uint64_t id_fmp:1;
  684. uint64_t id_nmp:1;
  685. uint64_t id_psd:1;
  686. uint64_t mbox_sp:1;
  687. uint64_t mbox_fmp:1;
  688. uint64_t mbox_nmp:1;
  689. uint64_t mbox_psd:1;
  690. uint64_t all_sp:1;
  691. uint64_t all_fmp:1;
  692. uint64_t all_nmp:1;
  693. uint64_t all_psd:1;
  694. } s;
  695. struct cvmx_sriox_omsg_fmp_mrx_s cn63xx;
  696. struct cvmx_sriox_omsg_fmp_mrx_s cn63xxp1;
  697. struct cvmx_sriox_omsg_fmp_mrx_s cn66xx;
  698. };
  699. union cvmx_sriox_omsg_nmp_mrx {
  700. uint64_t u64;
  701. struct cvmx_sriox_omsg_nmp_mrx_s {
  702. uint64_t reserved_15_63:49;
  703. uint64_t ctlr_sp:1;
  704. uint64_t ctlr_fmp:1;
  705. uint64_t ctlr_nmp:1;
  706. uint64_t id_sp:1;
  707. uint64_t id_fmp:1;
  708. uint64_t id_nmp:1;
  709. uint64_t reserved_8_8:1;
  710. uint64_t mbox_sp:1;
  711. uint64_t mbox_fmp:1;
  712. uint64_t mbox_nmp:1;
  713. uint64_t reserved_4_4:1;
  714. uint64_t all_sp:1;
  715. uint64_t all_fmp:1;
  716. uint64_t all_nmp:1;
  717. uint64_t reserved_0_0:1;
  718. } s;
  719. struct cvmx_sriox_omsg_nmp_mrx_s cn63xx;
  720. struct cvmx_sriox_omsg_nmp_mrx_s cn63xxp1;
  721. struct cvmx_sriox_omsg_nmp_mrx_s cn66xx;
  722. };
  723. union cvmx_sriox_omsg_portx {
  724. uint64_t u64;
  725. struct cvmx_sriox_omsg_portx_s {
  726. uint64_t reserved_32_63:32;
  727. uint64_t enable:1;
  728. uint64_t reserved_3_30:28;
  729. uint64_t port:3;
  730. } s;
  731. struct cvmx_sriox_omsg_portx_cn63xx {
  732. uint64_t reserved_32_63:32;
  733. uint64_t enable:1;
  734. uint64_t reserved_2_30:29;
  735. uint64_t port:2;
  736. } cn63xx;
  737. struct cvmx_sriox_omsg_portx_cn63xx cn63xxp1;
  738. struct cvmx_sriox_omsg_portx_s cn66xx;
  739. };
  740. union cvmx_sriox_omsg_silo_thr {
  741. uint64_t u64;
  742. struct cvmx_sriox_omsg_silo_thr_s {
  743. uint64_t reserved_5_63:59;
  744. uint64_t tot_silo:5;
  745. } s;
  746. struct cvmx_sriox_omsg_silo_thr_s cn63xx;
  747. struct cvmx_sriox_omsg_silo_thr_s cn66xx;
  748. };
  749. union cvmx_sriox_omsg_sp_mrx {
  750. uint64_t u64;
  751. struct cvmx_sriox_omsg_sp_mrx_s {
  752. uint64_t reserved_16_63:48;
  753. uint64_t xmbox_sp:1;
  754. uint64_t ctlr_sp:1;
  755. uint64_t ctlr_fmp:1;
  756. uint64_t ctlr_nmp:1;
  757. uint64_t id_sp:1;
  758. uint64_t id_fmp:1;
  759. uint64_t id_nmp:1;
  760. uint64_t id_psd:1;
  761. uint64_t mbox_sp:1;
  762. uint64_t mbox_fmp:1;
  763. uint64_t mbox_nmp:1;
  764. uint64_t mbox_psd:1;
  765. uint64_t all_sp:1;
  766. uint64_t all_fmp:1;
  767. uint64_t all_nmp:1;
  768. uint64_t all_psd:1;
  769. } s;
  770. struct cvmx_sriox_omsg_sp_mrx_s cn63xx;
  771. struct cvmx_sriox_omsg_sp_mrx_s cn63xxp1;
  772. struct cvmx_sriox_omsg_sp_mrx_s cn66xx;
  773. };
  774. union cvmx_sriox_priox_in_use {
  775. uint64_t u64;
  776. struct cvmx_sriox_priox_in_use_s {
  777. uint64_t reserved_32_63:32;
  778. uint64_t end_cnt:16;
  779. uint64_t start_cnt:16;
  780. } s;
  781. struct cvmx_sriox_priox_in_use_s cn63xx;
  782. struct cvmx_sriox_priox_in_use_s cn66xx;
  783. };
  784. union cvmx_sriox_rx_bell {
  785. uint64_t u64;
  786. struct cvmx_sriox_rx_bell_s {
  787. uint64_t reserved_48_63:16;
  788. uint64_t data:16;
  789. uint64_t src_id:16;
  790. uint64_t count:8;
  791. uint64_t reserved_5_7:3;
  792. uint64_t dest_id:1;
  793. uint64_t id16:1;
  794. uint64_t reserved_2_2:1;
  795. uint64_t priority:2;
  796. } s;
  797. struct cvmx_sriox_rx_bell_s cn63xx;
  798. struct cvmx_sriox_rx_bell_s cn63xxp1;
  799. struct cvmx_sriox_rx_bell_s cn66xx;
  800. };
  801. union cvmx_sriox_rx_bell_seq {
  802. uint64_t u64;
  803. struct cvmx_sriox_rx_bell_seq_s {
  804. uint64_t reserved_40_63:24;
  805. uint64_t count:8;
  806. uint64_t seq:32;
  807. } s;
  808. struct cvmx_sriox_rx_bell_seq_s cn63xx;
  809. struct cvmx_sriox_rx_bell_seq_s cn63xxp1;
  810. struct cvmx_sriox_rx_bell_seq_s cn66xx;
  811. };
  812. union cvmx_sriox_rx_status {
  813. uint64_t u64;
  814. struct cvmx_sriox_rx_status_s {
  815. uint64_t rtn_pr3:8;
  816. uint64_t rtn_pr2:8;
  817. uint64_t rtn_pr1:8;
  818. uint64_t reserved_28_39:12;
  819. uint64_t mbox:4;
  820. uint64_t comp:8;
  821. uint64_t reserved_13_15:3;
  822. uint64_t n_post:5;
  823. uint64_t post:8;
  824. } s;
  825. struct cvmx_sriox_rx_status_s cn63xx;
  826. struct cvmx_sriox_rx_status_s cn63xxp1;
  827. struct cvmx_sriox_rx_status_s cn66xx;
  828. };
  829. union cvmx_sriox_s2m_typex {
  830. uint64_t u64;
  831. struct cvmx_sriox_s2m_typex_s {
  832. uint64_t reserved_19_63:45;
  833. uint64_t wr_op:3;
  834. uint64_t reserved_15_15:1;
  835. uint64_t rd_op:3;
  836. uint64_t wr_prior:2;
  837. uint64_t rd_prior:2;
  838. uint64_t reserved_6_7:2;
  839. uint64_t src_id:1;
  840. uint64_t id16:1;
  841. uint64_t reserved_2_3:2;
  842. uint64_t iaow_sel:2;
  843. } s;
  844. struct cvmx_sriox_s2m_typex_s cn63xx;
  845. struct cvmx_sriox_s2m_typex_s cn63xxp1;
  846. struct cvmx_sriox_s2m_typex_s cn66xx;
  847. };
  848. union cvmx_sriox_seq {
  849. uint64_t u64;
  850. struct cvmx_sriox_seq_s {
  851. uint64_t reserved_32_63:32;
  852. uint64_t seq:32;
  853. } s;
  854. struct cvmx_sriox_seq_s cn63xx;
  855. struct cvmx_sriox_seq_s cn63xxp1;
  856. struct cvmx_sriox_seq_s cn66xx;
  857. };
  858. union cvmx_sriox_status_reg {
  859. uint64_t u64;
  860. struct cvmx_sriox_status_reg_s {
  861. uint64_t reserved_2_63:62;
  862. uint64_t access:1;
  863. uint64_t srio:1;
  864. } s;
  865. struct cvmx_sriox_status_reg_s cn63xx;
  866. struct cvmx_sriox_status_reg_s cn63xxp1;
  867. struct cvmx_sriox_status_reg_s cn66xx;
  868. };
  869. union cvmx_sriox_tag_ctrl {
  870. uint64_t u64;
  871. struct cvmx_sriox_tag_ctrl_s {
  872. uint64_t reserved_17_63:47;
  873. uint64_t o_clr:1;
  874. uint64_t reserved_13_15:3;
  875. uint64_t otag:5;
  876. uint64_t reserved_5_7:3;
  877. uint64_t itag:5;
  878. } s;
  879. struct cvmx_sriox_tag_ctrl_s cn63xx;
  880. struct cvmx_sriox_tag_ctrl_s cn63xxp1;
  881. struct cvmx_sriox_tag_ctrl_s cn66xx;
  882. };
  883. union cvmx_sriox_tlp_credits {
  884. uint64_t u64;
  885. struct cvmx_sriox_tlp_credits_s {
  886. uint64_t reserved_28_63:36;
  887. uint64_t mbox:4;
  888. uint64_t comp:8;
  889. uint64_t reserved_13_15:3;
  890. uint64_t n_post:5;
  891. uint64_t post:8;
  892. } s;
  893. struct cvmx_sriox_tlp_credits_s cn63xx;
  894. struct cvmx_sriox_tlp_credits_s cn63xxp1;
  895. struct cvmx_sriox_tlp_credits_s cn66xx;
  896. };
  897. union cvmx_sriox_tx_bell {
  898. uint64_t u64;
  899. struct cvmx_sriox_tx_bell_s {
  900. uint64_t reserved_48_63:16;
  901. uint64_t data:16;
  902. uint64_t dest_id:16;
  903. uint64_t reserved_9_15:7;
  904. uint64_t pending:1;
  905. uint64_t reserved_5_7:3;
  906. uint64_t src_id:1;
  907. uint64_t id16:1;
  908. uint64_t reserved_2_2:1;
  909. uint64_t priority:2;
  910. } s;
  911. struct cvmx_sriox_tx_bell_s cn63xx;
  912. struct cvmx_sriox_tx_bell_s cn63xxp1;
  913. struct cvmx_sriox_tx_bell_s cn66xx;
  914. };
  915. union cvmx_sriox_tx_bell_info {
  916. uint64_t u64;
  917. struct cvmx_sriox_tx_bell_info_s {
  918. uint64_t reserved_48_63:16;
  919. uint64_t data:16;
  920. uint64_t dest_id:16;
  921. uint64_t reserved_8_15:8;
  922. uint64_t timeout:1;
  923. uint64_t error:1;
  924. uint64_t retry:1;
  925. uint64_t src_id:1;
  926. uint64_t id16:1;
  927. uint64_t reserved_2_2:1;
  928. uint64_t priority:2;
  929. } s;
  930. struct cvmx_sriox_tx_bell_info_s cn63xx;
  931. struct cvmx_sriox_tx_bell_info_s cn63xxp1;
  932. struct cvmx_sriox_tx_bell_info_s cn66xx;
  933. };
  934. union cvmx_sriox_tx_ctrl {
  935. uint64_t u64;
  936. struct cvmx_sriox_tx_ctrl_s {
  937. uint64_t reserved_53_63:11;
  938. uint64_t tag_th2:5;
  939. uint64_t reserved_45_47:3;
  940. uint64_t tag_th1:5;
  941. uint64_t reserved_37_39:3;
  942. uint64_t tag_th0:5;
  943. uint64_t reserved_20_31:12;
  944. uint64_t tx_th2:4;
  945. uint64_t reserved_12_15:4;
  946. uint64_t tx_th1:4;
  947. uint64_t reserved_4_7:4;
  948. uint64_t tx_th0:4;
  949. } s;
  950. struct cvmx_sriox_tx_ctrl_s cn63xx;
  951. struct cvmx_sriox_tx_ctrl_s cn63xxp1;
  952. struct cvmx_sriox_tx_ctrl_s cn66xx;
  953. };
  954. union cvmx_sriox_tx_emphasis {
  955. uint64_t u64;
  956. struct cvmx_sriox_tx_emphasis_s {
  957. uint64_t reserved_4_63:60;
  958. uint64_t emph:4;
  959. } s;
  960. struct cvmx_sriox_tx_emphasis_s cn63xx;
  961. struct cvmx_sriox_tx_emphasis_s cn66xx;
  962. };
  963. union cvmx_sriox_tx_status {
  964. uint64_t u64;
  965. struct cvmx_sriox_tx_status_s {
  966. uint64_t reserved_32_63:32;
  967. uint64_t s2m_pr3:8;
  968. uint64_t s2m_pr2:8;
  969. uint64_t s2m_pr1:8;
  970. uint64_t s2m_pr0:8;
  971. } s;
  972. struct cvmx_sriox_tx_status_s cn63xx;
  973. struct cvmx_sriox_tx_status_s cn63xxp1;
  974. struct cvmx_sriox_tx_status_s cn66xx;
  975. };
  976. union cvmx_sriox_wr_done_counts {
  977. uint64_t u64;
  978. struct cvmx_sriox_wr_done_counts_s {
  979. uint64_t reserved_32_63:32;
  980. uint64_t bad:16;
  981. uint64_t good:16;
  982. } s;
  983. struct cvmx_sriox_wr_done_counts_s cn63xx;
  984. struct cvmx_sriox_wr_done_counts_s cn66xx;
  985. };
  986. #endif