cvmx-sli-defs.h 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2011 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_SLI_DEFS_H__
  28. #define __CVMX_SLI_DEFS_H__
  29. #define CVMX_SLI_BIST_STATUS (0x0000000000000580ull)
  30. #define CVMX_SLI_CTL_PORTX(offset) (0x0000000000000050ull + ((offset) & 3) * 16)
  31. #define CVMX_SLI_CTL_STATUS (0x0000000000000570ull)
  32. #define CVMX_SLI_DATA_OUT_CNT (0x00000000000005F0ull)
  33. #define CVMX_SLI_DBG_DATA (0x0000000000000310ull)
  34. #define CVMX_SLI_DBG_SELECT (0x0000000000000300ull)
  35. #define CVMX_SLI_DMAX_CNT(offset) (0x0000000000000400ull + ((offset) & 1) * 16)
  36. #define CVMX_SLI_DMAX_INT_LEVEL(offset) (0x00000000000003E0ull + ((offset) & 1) * 16)
  37. #define CVMX_SLI_DMAX_TIM(offset) (0x0000000000000420ull + ((offset) & 1) * 16)
  38. #define CVMX_SLI_INT_ENB_CIU (0x0000000000003CD0ull)
  39. #define CVMX_SLI_INT_ENB_PORTX(offset) (0x0000000000000340ull + ((offset) & 1) * 16)
  40. #define CVMX_SLI_INT_SUM (0x0000000000000330ull)
  41. #define CVMX_SLI_LAST_WIN_RDATA0 (0x0000000000000600ull)
  42. #define CVMX_SLI_LAST_WIN_RDATA1 (0x0000000000000610ull)
  43. #define CVMX_SLI_LAST_WIN_RDATA2 (0x00000000000006C0ull)
  44. #define CVMX_SLI_LAST_WIN_RDATA3 (0x00000000000006D0ull)
  45. #define CVMX_SLI_MAC_CREDIT_CNT (0x0000000000003D70ull)
  46. #define CVMX_SLI_MAC_CREDIT_CNT2 (0x0000000000003E10ull)
  47. #define CVMX_SLI_MAC_NUMBER (0x0000000000003E00ull)
  48. #define CVMX_SLI_MEM_ACCESS_CTL (0x00000000000002F0ull)
  49. #define CVMX_SLI_MEM_ACCESS_SUBIDX(offset) (0x00000000000000E0ull + ((offset) & 31) * 16 - 16*12)
  50. #define CVMX_SLI_MSI_ENB0 (0x0000000000003C50ull)
  51. #define CVMX_SLI_MSI_ENB1 (0x0000000000003C60ull)
  52. #define CVMX_SLI_MSI_ENB2 (0x0000000000003C70ull)
  53. #define CVMX_SLI_MSI_ENB3 (0x0000000000003C80ull)
  54. #define CVMX_SLI_MSI_RCV0 (0x0000000000003C10ull)
  55. #define CVMX_SLI_MSI_RCV1 (0x0000000000003C20ull)
  56. #define CVMX_SLI_MSI_RCV2 (0x0000000000003C30ull)
  57. #define CVMX_SLI_MSI_RCV3 (0x0000000000003C40ull)
  58. #define CVMX_SLI_MSI_RD_MAP (0x0000000000003CA0ull)
  59. #define CVMX_SLI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
  60. #define CVMX_SLI_MSI_W1C_ENB1 (0x0000000000003D00ull)
  61. #define CVMX_SLI_MSI_W1C_ENB2 (0x0000000000003D10ull)
  62. #define CVMX_SLI_MSI_W1C_ENB3 (0x0000000000003D20ull)
  63. #define CVMX_SLI_MSI_W1S_ENB0 (0x0000000000003D30ull)
  64. #define CVMX_SLI_MSI_W1S_ENB1 (0x0000000000003D40ull)
  65. #define CVMX_SLI_MSI_W1S_ENB2 (0x0000000000003D50ull)
  66. #define CVMX_SLI_MSI_W1S_ENB3 (0x0000000000003D60ull)
  67. #define CVMX_SLI_MSI_WR_MAP (0x0000000000003C90ull)
  68. #define CVMX_SLI_PCIE_MSI_RCV (0x0000000000003CB0ull)
  69. #define CVMX_SLI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
  70. #define CVMX_SLI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
  71. #define CVMX_SLI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
  72. #define CVMX_SLI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
  73. #define CVMX_SLI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
  74. #define CVMX_SLI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
  75. #define CVMX_SLI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
  76. #define CVMX_SLI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
  77. #define CVMX_SLI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
  78. #define CVMX_SLI_PKTX_OUT_SIZE(offset) (0x0000000000000C00ull + ((offset) & 31) * 16)
  79. #define CVMX_SLI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
  80. #define CVMX_SLI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
  81. #define CVMX_SLI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
  82. #define CVMX_SLI_PKT_CNT_INT (0x0000000000001130ull)
  83. #define CVMX_SLI_PKT_CNT_INT_ENB (0x0000000000001150ull)
  84. #define CVMX_SLI_PKT_CTL (0x0000000000001220ull)
  85. #define CVMX_SLI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
  86. #define CVMX_SLI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
  87. #define CVMX_SLI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
  88. #define CVMX_SLI_PKT_DPADDR (0x0000000000001080ull)
  89. #define CVMX_SLI_PKT_INPUT_CONTROL (0x0000000000001170ull)
  90. #define CVMX_SLI_PKT_INSTR_ENB (0x0000000000001000ull)
  91. #define CVMX_SLI_PKT_INSTR_RD_SIZE (0x00000000000011A0ull)
  92. #define CVMX_SLI_PKT_INSTR_SIZE (0x0000000000001020ull)
  93. #define CVMX_SLI_PKT_INT_LEVELS (0x0000000000001120ull)
  94. #define CVMX_SLI_PKT_IN_BP (0x0000000000001210ull)
  95. #define CVMX_SLI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
  96. #define CVMX_SLI_PKT_IN_INSTR_COUNTS (0x0000000000001200ull)
  97. #define CVMX_SLI_PKT_IN_PCIE_PORT (0x00000000000011B0ull)
  98. #define CVMX_SLI_PKT_IPTR (0x0000000000001070ull)
  99. #define CVMX_SLI_PKT_OUTPUT_WMARK (0x0000000000001180ull)
  100. #define CVMX_SLI_PKT_OUT_BMODE (0x00000000000010D0ull)
  101. #define CVMX_SLI_PKT_OUT_BP_EN (0x0000000000001240ull)
  102. #define CVMX_SLI_PKT_OUT_ENB (0x0000000000001010ull)
  103. #define CVMX_SLI_PKT_PCIE_PORT (0x00000000000010E0ull)
  104. #define CVMX_SLI_PKT_PORT_IN_RST (0x00000000000011F0ull)
  105. #define CVMX_SLI_PKT_SLIST_ES (0x0000000000001050ull)
  106. #define CVMX_SLI_PKT_SLIST_NS (0x0000000000001040ull)
  107. #define CVMX_SLI_PKT_SLIST_ROR (0x0000000000001030ull)
  108. #define CVMX_SLI_PKT_TIME_INT (0x0000000000001140ull)
  109. #define CVMX_SLI_PKT_TIME_INT_ENB (0x0000000000001160ull)
  110. #define CVMX_SLI_PORTX_PKIND(offset) (0x0000000000000800ull + ((offset) & 31) * 16)
  111. #define CVMX_SLI_S2M_PORTX_CTL(offset) (0x0000000000003D80ull + ((offset) & 3) * 16)
  112. #define CVMX_SLI_SCRATCH_1 (0x00000000000003C0ull)
  113. #define CVMX_SLI_SCRATCH_2 (0x00000000000003D0ull)
  114. #define CVMX_SLI_STATE1 (0x0000000000000620ull)
  115. #define CVMX_SLI_STATE2 (0x0000000000000630ull)
  116. #define CVMX_SLI_STATE3 (0x0000000000000640ull)
  117. #define CVMX_SLI_TX_PIPE (0x0000000000001230ull)
  118. #define CVMX_SLI_WINDOW_CTL (0x00000000000002E0ull)
  119. #define CVMX_SLI_WIN_RD_ADDR (0x0000000000000010ull)
  120. #define CVMX_SLI_WIN_RD_DATA (0x0000000000000040ull)
  121. #define CVMX_SLI_WIN_WR_ADDR (0x0000000000000000ull)
  122. #define CVMX_SLI_WIN_WR_DATA (0x0000000000000020ull)
  123. #define CVMX_SLI_WIN_WR_MASK (0x0000000000000030ull)
  124. union cvmx_sli_bist_status {
  125. uint64_t u64;
  126. struct cvmx_sli_bist_status_s {
  127. uint64_t reserved_32_63:32;
  128. uint64_t ncb_req:1;
  129. uint64_t n2p0_c:1;
  130. uint64_t n2p0_o:1;
  131. uint64_t n2p1_c:1;
  132. uint64_t n2p1_o:1;
  133. uint64_t cpl_p0:1;
  134. uint64_t cpl_p1:1;
  135. uint64_t reserved_19_24:6;
  136. uint64_t p2n0_c0:1;
  137. uint64_t p2n0_c1:1;
  138. uint64_t p2n0_n:1;
  139. uint64_t p2n0_p0:1;
  140. uint64_t p2n0_p1:1;
  141. uint64_t p2n1_c0:1;
  142. uint64_t p2n1_c1:1;
  143. uint64_t p2n1_n:1;
  144. uint64_t p2n1_p0:1;
  145. uint64_t p2n1_p1:1;
  146. uint64_t reserved_6_8:3;
  147. uint64_t dsi1_1:1;
  148. uint64_t dsi1_0:1;
  149. uint64_t dsi0_1:1;
  150. uint64_t dsi0_0:1;
  151. uint64_t msi:1;
  152. uint64_t ncb_cmd:1;
  153. } s;
  154. struct cvmx_sli_bist_status_cn61xx {
  155. uint64_t reserved_31_63:33;
  156. uint64_t n2p0_c:1;
  157. uint64_t n2p0_o:1;
  158. uint64_t reserved_27_28:2;
  159. uint64_t cpl_p0:1;
  160. uint64_t cpl_p1:1;
  161. uint64_t reserved_19_24:6;
  162. uint64_t p2n0_c0:1;
  163. uint64_t p2n0_c1:1;
  164. uint64_t p2n0_n:1;
  165. uint64_t p2n0_p0:1;
  166. uint64_t p2n0_p1:1;
  167. uint64_t p2n1_c0:1;
  168. uint64_t p2n1_c1:1;
  169. uint64_t p2n1_n:1;
  170. uint64_t p2n1_p0:1;
  171. uint64_t p2n1_p1:1;
  172. uint64_t reserved_6_8:3;
  173. uint64_t dsi1_1:1;
  174. uint64_t dsi1_0:1;
  175. uint64_t dsi0_1:1;
  176. uint64_t dsi0_0:1;
  177. uint64_t msi:1;
  178. uint64_t ncb_cmd:1;
  179. } cn61xx;
  180. struct cvmx_sli_bist_status_cn63xx {
  181. uint64_t reserved_31_63:33;
  182. uint64_t n2p0_c:1;
  183. uint64_t n2p0_o:1;
  184. uint64_t n2p1_c:1;
  185. uint64_t n2p1_o:1;
  186. uint64_t cpl_p0:1;
  187. uint64_t cpl_p1:1;
  188. uint64_t reserved_19_24:6;
  189. uint64_t p2n0_c0:1;
  190. uint64_t p2n0_c1:1;
  191. uint64_t p2n0_n:1;
  192. uint64_t p2n0_p0:1;
  193. uint64_t p2n0_p1:1;
  194. uint64_t p2n1_c0:1;
  195. uint64_t p2n1_c1:1;
  196. uint64_t p2n1_n:1;
  197. uint64_t p2n1_p0:1;
  198. uint64_t p2n1_p1:1;
  199. uint64_t reserved_6_8:3;
  200. uint64_t dsi1_1:1;
  201. uint64_t dsi1_0:1;
  202. uint64_t dsi0_1:1;
  203. uint64_t dsi0_0:1;
  204. uint64_t msi:1;
  205. uint64_t ncb_cmd:1;
  206. } cn63xx;
  207. struct cvmx_sli_bist_status_cn63xx cn63xxp1;
  208. struct cvmx_sli_bist_status_cn61xx cn66xx;
  209. struct cvmx_sli_bist_status_s cn68xx;
  210. struct cvmx_sli_bist_status_s cn68xxp1;
  211. };
  212. union cvmx_sli_ctl_portx {
  213. uint64_t u64;
  214. struct cvmx_sli_ctl_portx_s {
  215. uint64_t reserved_22_63:42;
  216. uint64_t intd:1;
  217. uint64_t intc:1;
  218. uint64_t intb:1;
  219. uint64_t inta:1;
  220. uint64_t dis_port:1;
  221. uint64_t waitl_com:1;
  222. uint64_t intd_map:2;
  223. uint64_t intc_map:2;
  224. uint64_t intb_map:2;
  225. uint64_t inta_map:2;
  226. uint64_t ctlp_ro:1;
  227. uint64_t reserved_6_6:1;
  228. uint64_t ptlp_ro:1;
  229. uint64_t reserved_1_4:4;
  230. uint64_t wait_com:1;
  231. } s;
  232. struct cvmx_sli_ctl_portx_s cn61xx;
  233. struct cvmx_sli_ctl_portx_s cn63xx;
  234. struct cvmx_sli_ctl_portx_s cn63xxp1;
  235. struct cvmx_sli_ctl_portx_s cn66xx;
  236. struct cvmx_sli_ctl_portx_s cn68xx;
  237. struct cvmx_sli_ctl_portx_s cn68xxp1;
  238. };
  239. union cvmx_sli_ctl_status {
  240. uint64_t u64;
  241. struct cvmx_sli_ctl_status_s {
  242. uint64_t reserved_20_63:44;
  243. uint64_t p1_ntags:6;
  244. uint64_t p0_ntags:6;
  245. uint64_t chip_rev:8;
  246. } s;
  247. struct cvmx_sli_ctl_status_cn61xx {
  248. uint64_t reserved_14_63:50;
  249. uint64_t p0_ntags:6;
  250. uint64_t chip_rev:8;
  251. } cn61xx;
  252. struct cvmx_sli_ctl_status_s cn63xx;
  253. struct cvmx_sli_ctl_status_s cn63xxp1;
  254. struct cvmx_sli_ctl_status_cn61xx cn66xx;
  255. struct cvmx_sli_ctl_status_s cn68xx;
  256. struct cvmx_sli_ctl_status_s cn68xxp1;
  257. };
  258. union cvmx_sli_data_out_cnt {
  259. uint64_t u64;
  260. struct cvmx_sli_data_out_cnt_s {
  261. uint64_t reserved_44_63:20;
  262. uint64_t p1_ucnt:16;
  263. uint64_t p1_fcnt:6;
  264. uint64_t p0_ucnt:16;
  265. uint64_t p0_fcnt:6;
  266. } s;
  267. struct cvmx_sli_data_out_cnt_s cn61xx;
  268. struct cvmx_sli_data_out_cnt_s cn63xx;
  269. struct cvmx_sli_data_out_cnt_s cn63xxp1;
  270. struct cvmx_sli_data_out_cnt_s cn66xx;
  271. struct cvmx_sli_data_out_cnt_s cn68xx;
  272. struct cvmx_sli_data_out_cnt_s cn68xxp1;
  273. };
  274. union cvmx_sli_dbg_data {
  275. uint64_t u64;
  276. struct cvmx_sli_dbg_data_s {
  277. uint64_t reserved_18_63:46;
  278. uint64_t dsel_ext:1;
  279. uint64_t data:17;
  280. } s;
  281. struct cvmx_sli_dbg_data_s cn61xx;
  282. struct cvmx_sli_dbg_data_s cn63xx;
  283. struct cvmx_sli_dbg_data_s cn63xxp1;
  284. struct cvmx_sli_dbg_data_s cn66xx;
  285. struct cvmx_sli_dbg_data_s cn68xx;
  286. struct cvmx_sli_dbg_data_s cn68xxp1;
  287. };
  288. union cvmx_sli_dbg_select {
  289. uint64_t u64;
  290. struct cvmx_sli_dbg_select_s {
  291. uint64_t reserved_33_63:31;
  292. uint64_t adbg_sel:1;
  293. uint64_t dbg_sel:32;
  294. } s;
  295. struct cvmx_sli_dbg_select_s cn61xx;
  296. struct cvmx_sli_dbg_select_s cn63xx;
  297. struct cvmx_sli_dbg_select_s cn63xxp1;
  298. struct cvmx_sli_dbg_select_s cn66xx;
  299. struct cvmx_sli_dbg_select_s cn68xx;
  300. struct cvmx_sli_dbg_select_s cn68xxp1;
  301. };
  302. union cvmx_sli_dmax_cnt {
  303. uint64_t u64;
  304. struct cvmx_sli_dmax_cnt_s {
  305. uint64_t reserved_32_63:32;
  306. uint64_t cnt:32;
  307. } s;
  308. struct cvmx_sli_dmax_cnt_s cn61xx;
  309. struct cvmx_sli_dmax_cnt_s cn63xx;
  310. struct cvmx_sli_dmax_cnt_s cn63xxp1;
  311. struct cvmx_sli_dmax_cnt_s cn66xx;
  312. struct cvmx_sli_dmax_cnt_s cn68xx;
  313. struct cvmx_sli_dmax_cnt_s cn68xxp1;
  314. };
  315. union cvmx_sli_dmax_int_level {
  316. uint64_t u64;
  317. struct cvmx_sli_dmax_int_level_s {
  318. uint64_t time:32;
  319. uint64_t cnt:32;
  320. } s;
  321. struct cvmx_sli_dmax_int_level_s cn61xx;
  322. struct cvmx_sli_dmax_int_level_s cn63xx;
  323. struct cvmx_sli_dmax_int_level_s cn63xxp1;
  324. struct cvmx_sli_dmax_int_level_s cn66xx;
  325. struct cvmx_sli_dmax_int_level_s cn68xx;
  326. struct cvmx_sli_dmax_int_level_s cn68xxp1;
  327. };
  328. union cvmx_sli_dmax_tim {
  329. uint64_t u64;
  330. struct cvmx_sli_dmax_tim_s {
  331. uint64_t reserved_32_63:32;
  332. uint64_t tim:32;
  333. } s;
  334. struct cvmx_sli_dmax_tim_s cn61xx;
  335. struct cvmx_sli_dmax_tim_s cn63xx;
  336. struct cvmx_sli_dmax_tim_s cn63xxp1;
  337. struct cvmx_sli_dmax_tim_s cn66xx;
  338. struct cvmx_sli_dmax_tim_s cn68xx;
  339. struct cvmx_sli_dmax_tim_s cn68xxp1;
  340. };
  341. union cvmx_sli_int_enb_ciu {
  342. uint64_t u64;
  343. struct cvmx_sli_int_enb_ciu_s {
  344. uint64_t reserved_62_63:2;
  345. uint64_t pipe_err:1;
  346. uint64_t ill_pad:1;
  347. uint64_t sprt3_err:1;
  348. uint64_t sprt2_err:1;
  349. uint64_t sprt1_err:1;
  350. uint64_t sprt0_err:1;
  351. uint64_t pins_err:1;
  352. uint64_t pop_err:1;
  353. uint64_t pdi_err:1;
  354. uint64_t pgl_err:1;
  355. uint64_t pin_bp:1;
  356. uint64_t pout_err:1;
  357. uint64_t psldbof:1;
  358. uint64_t pidbof:1;
  359. uint64_t reserved_38_47:10;
  360. uint64_t dtime:2;
  361. uint64_t dcnt:2;
  362. uint64_t dmafi:2;
  363. uint64_t reserved_28_31:4;
  364. uint64_t m3_un_wi:1;
  365. uint64_t m3_un_b0:1;
  366. uint64_t m3_up_wi:1;
  367. uint64_t m3_up_b0:1;
  368. uint64_t m2_un_wi:1;
  369. uint64_t m2_un_b0:1;
  370. uint64_t m2_up_wi:1;
  371. uint64_t m2_up_b0:1;
  372. uint64_t reserved_18_19:2;
  373. uint64_t mio_int1:1;
  374. uint64_t mio_int0:1;
  375. uint64_t m1_un_wi:1;
  376. uint64_t m1_un_b0:1;
  377. uint64_t m1_up_wi:1;
  378. uint64_t m1_up_b0:1;
  379. uint64_t m0_un_wi:1;
  380. uint64_t m0_un_b0:1;
  381. uint64_t m0_up_wi:1;
  382. uint64_t m0_up_b0:1;
  383. uint64_t reserved_6_7:2;
  384. uint64_t ptime:1;
  385. uint64_t pcnt:1;
  386. uint64_t iob2big:1;
  387. uint64_t bar0_to:1;
  388. uint64_t reserved_1_1:1;
  389. uint64_t rml_to:1;
  390. } s;
  391. struct cvmx_sli_int_enb_ciu_cn61xx {
  392. uint64_t reserved_61_63:3;
  393. uint64_t ill_pad:1;
  394. uint64_t sprt3_err:1;
  395. uint64_t sprt2_err:1;
  396. uint64_t sprt1_err:1;
  397. uint64_t sprt0_err:1;
  398. uint64_t pins_err:1;
  399. uint64_t pop_err:1;
  400. uint64_t pdi_err:1;
  401. uint64_t pgl_err:1;
  402. uint64_t pin_bp:1;
  403. uint64_t pout_err:1;
  404. uint64_t psldbof:1;
  405. uint64_t pidbof:1;
  406. uint64_t reserved_38_47:10;
  407. uint64_t dtime:2;
  408. uint64_t dcnt:2;
  409. uint64_t dmafi:2;
  410. uint64_t reserved_28_31:4;
  411. uint64_t m3_un_wi:1;
  412. uint64_t m3_un_b0:1;
  413. uint64_t m3_up_wi:1;
  414. uint64_t m3_up_b0:1;
  415. uint64_t m2_un_wi:1;
  416. uint64_t m2_un_b0:1;
  417. uint64_t m2_up_wi:1;
  418. uint64_t m2_up_b0:1;
  419. uint64_t reserved_18_19:2;
  420. uint64_t mio_int1:1;
  421. uint64_t mio_int0:1;
  422. uint64_t m1_un_wi:1;
  423. uint64_t m1_un_b0:1;
  424. uint64_t m1_up_wi:1;
  425. uint64_t m1_up_b0:1;
  426. uint64_t m0_un_wi:1;
  427. uint64_t m0_un_b0:1;
  428. uint64_t m0_up_wi:1;
  429. uint64_t m0_up_b0:1;
  430. uint64_t reserved_6_7:2;
  431. uint64_t ptime:1;
  432. uint64_t pcnt:1;
  433. uint64_t iob2big:1;
  434. uint64_t bar0_to:1;
  435. uint64_t reserved_1_1:1;
  436. uint64_t rml_to:1;
  437. } cn61xx;
  438. struct cvmx_sli_int_enb_ciu_cn63xx {
  439. uint64_t reserved_61_63:3;
  440. uint64_t ill_pad:1;
  441. uint64_t reserved_58_59:2;
  442. uint64_t sprt1_err:1;
  443. uint64_t sprt0_err:1;
  444. uint64_t pins_err:1;
  445. uint64_t pop_err:1;
  446. uint64_t pdi_err:1;
  447. uint64_t pgl_err:1;
  448. uint64_t pin_bp:1;
  449. uint64_t pout_err:1;
  450. uint64_t psldbof:1;
  451. uint64_t pidbof:1;
  452. uint64_t reserved_38_47:10;
  453. uint64_t dtime:2;
  454. uint64_t dcnt:2;
  455. uint64_t dmafi:2;
  456. uint64_t reserved_18_31:14;
  457. uint64_t mio_int1:1;
  458. uint64_t mio_int0:1;
  459. uint64_t m1_un_wi:1;
  460. uint64_t m1_un_b0:1;
  461. uint64_t m1_up_wi:1;
  462. uint64_t m1_up_b0:1;
  463. uint64_t m0_un_wi:1;
  464. uint64_t m0_un_b0:1;
  465. uint64_t m0_up_wi:1;
  466. uint64_t m0_up_b0:1;
  467. uint64_t reserved_6_7:2;
  468. uint64_t ptime:1;
  469. uint64_t pcnt:1;
  470. uint64_t iob2big:1;
  471. uint64_t bar0_to:1;
  472. uint64_t reserved_1_1:1;
  473. uint64_t rml_to:1;
  474. } cn63xx;
  475. struct cvmx_sli_int_enb_ciu_cn63xx cn63xxp1;
  476. struct cvmx_sli_int_enb_ciu_cn61xx cn66xx;
  477. struct cvmx_sli_int_enb_ciu_cn68xx {
  478. uint64_t reserved_62_63:2;
  479. uint64_t pipe_err:1;
  480. uint64_t ill_pad:1;
  481. uint64_t reserved_58_59:2;
  482. uint64_t sprt1_err:1;
  483. uint64_t sprt0_err:1;
  484. uint64_t pins_err:1;
  485. uint64_t pop_err:1;
  486. uint64_t pdi_err:1;
  487. uint64_t pgl_err:1;
  488. uint64_t reserved_51_51:1;
  489. uint64_t pout_err:1;
  490. uint64_t psldbof:1;
  491. uint64_t pidbof:1;
  492. uint64_t reserved_38_47:10;
  493. uint64_t dtime:2;
  494. uint64_t dcnt:2;
  495. uint64_t dmafi:2;
  496. uint64_t reserved_18_31:14;
  497. uint64_t mio_int1:1;
  498. uint64_t mio_int0:1;
  499. uint64_t m1_un_wi:1;
  500. uint64_t m1_un_b0:1;
  501. uint64_t m1_up_wi:1;
  502. uint64_t m1_up_b0:1;
  503. uint64_t m0_un_wi:1;
  504. uint64_t m0_un_b0:1;
  505. uint64_t m0_up_wi:1;
  506. uint64_t m0_up_b0:1;
  507. uint64_t reserved_6_7:2;
  508. uint64_t ptime:1;
  509. uint64_t pcnt:1;
  510. uint64_t iob2big:1;
  511. uint64_t bar0_to:1;
  512. uint64_t reserved_1_1:1;
  513. uint64_t rml_to:1;
  514. } cn68xx;
  515. struct cvmx_sli_int_enb_ciu_cn68xx cn68xxp1;
  516. };
  517. union cvmx_sli_int_enb_portx {
  518. uint64_t u64;
  519. struct cvmx_sli_int_enb_portx_s {
  520. uint64_t reserved_62_63:2;
  521. uint64_t pipe_err:1;
  522. uint64_t ill_pad:1;
  523. uint64_t sprt3_err:1;
  524. uint64_t sprt2_err:1;
  525. uint64_t sprt1_err:1;
  526. uint64_t sprt0_err:1;
  527. uint64_t pins_err:1;
  528. uint64_t pop_err:1;
  529. uint64_t pdi_err:1;
  530. uint64_t pgl_err:1;
  531. uint64_t pin_bp:1;
  532. uint64_t pout_err:1;
  533. uint64_t psldbof:1;
  534. uint64_t pidbof:1;
  535. uint64_t reserved_38_47:10;
  536. uint64_t dtime:2;
  537. uint64_t dcnt:2;
  538. uint64_t dmafi:2;
  539. uint64_t reserved_28_31:4;
  540. uint64_t m3_un_wi:1;
  541. uint64_t m3_un_b0:1;
  542. uint64_t m3_up_wi:1;
  543. uint64_t m3_up_b0:1;
  544. uint64_t m2_un_wi:1;
  545. uint64_t m2_un_b0:1;
  546. uint64_t m2_up_wi:1;
  547. uint64_t m2_up_b0:1;
  548. uint64_t mac1_int:1;
  549. uint64_t mac0_int:1;
  550. uint64_t mio_int1:1;
  551. uint64_t mio_int0:1;
  552. uint64_t m1_un_wi:1;
  553. uint64_t m1_un_b0:1;
  554. uint64_t m1_up_wi:1;
  555. uint64_t m1_up_b0:1;
  556. uint64_t m0_un_wi:1;
  557. uint64_t m0_un_b0:1;
  558. uint64_t m0_up_wi:1;
  559. uint64_t m0_up_b0:1;
  560. uint64_t reserved_6_7:2;
  561. uint64_t ptime:1;
  562. uint64_t pcnt:1;
  563. uint64_t iob2big:1;
  564. uint64_t bar0_to:1;
  565. uint64_t reserved_1_1:1;
  566. uint64_t rml_to:1;
  567. } s;
  568. struct cvmx_sli_int_enb_portx_cn61xx {
  569. uint64_t reserved_61_63:3;
  570. uint64_t ill_pad:1;
  571. uint64_t sprt3_err:1;
  572. uint64_t sprt2_err:1;
  573. uint64_t sprt1_err:1;
  574. uint64_t sprt0_err:1;
  575. uint64_t pins_err:1;
  576. uint64_t pop_err:1;
  577. uint64_t pdi_err:1;
  578. uint64_t pgl_err:1;
  579. uint64_t pin_bp:1;
  580. uint64_t pout_err:1;
  581. uint64_t psldbof:1;
  582. uint64_t pidbof:1;
  583. uint64_t reserved_38_47:10;
  584. uint64_t dtime:2;
  585. uint64_t dcnt:2;
  586. uint64_t dmafi:2;
  587. uint64_t reserved_28_31:4;
  588. uint64_t m3_un_wi:1;
  589. uint64_t m3_un_b0:1;
  590. uint64_t m3_up_wi:1;
  591. uint64_t m3_up_b0:1;
  592. uint64_t m2_un_wi:1;
  593. uint64_t m2_un_b0:1;
  594. uint64_t m2_up_wi:1;
  595. uint64_t m2_up_b0:1;
  596. uint64_t mac1_int:1;
  597. uint64_t mac0_int:1;
  598. uint64_t mio_int1:1;
  599. uint64_t mio_int0:1;
  600. uint64_t m1_un_wi:1;
  601. uint64_t m1_un_b0:1;
  602. uint64_t m1_up_wi:1;
  603. uint64_t m1_up_b0:1;
  604. uint64_t m0_un_wi:1;
  605. uint64_t m0_un_b0:1;
  606. uint64_t m0_up_wi:1;
  607. uint64_t m0_up_b0:1;
  608. uint64_t reserved_6_7:2;
  609. uint64_t ptime:1;
  610. uint64_t pcnt:1;
  611. uint64_t iob2big:1;
  612. uint64_t bar0_to:1;
  613. uint64_t reserved_1_1:1;
  614. uint64_t rml_to:1;
  615. } cn61xx;
  616. struct cvmx_sli_int_enb_portx_cn63xx {
  617. uint64_t reserved_61_63:3;
  618. uint64_t ill_pad:1;
  619. uint64_t reserved_58_59:2;
  620. uint64_t sprt1_err:1;
  621. uint64_t sprt0_err:1;
  622. uint64_t pins_err:1;
  623. uint64_t pop_err:1;
  624. uint64_t pdi_err:1;
  625. uint64_t pgl_err:1;
  626. uint64_t pin_bp:1;
  627. uint64_t pout_err:1;
  628. uint64_t psldbof:1;
  629. uint64_t pidbof:1;
  630. uint64_t reserved_38_47:10;
  631. uint64_t dtime:2;
  632. uint64_t dcnt:2;
  633. uint64_t dmafi:2;
  634. uint64_t reserved_20_31:12;
  635. uint64_t mac1_int:1;
  636. uint64_t mac0_int:1;
  637. uint64_t mio_int1:1;
  638. uint64_t mio_int0:1;
  639. uint64_t m1_un_wi:1;
  640. uint64_t m1_un_b0:1;
  641. uint64_t m1_up_wi:1;
  642. uint64_t m1_up_b0:1;
  643. uint64_t m0_un_wi:1;
  644. uint64_t m0_un_b0:1;
  645. uint64_t m0_up_wi:1;
  646. uint64_t m0_up_b0:1;
  647. uint64_t reserved_6_7:2;
  648. uint64_t ptime:1;
  649. uint64_t pcnt:1;
  650. uint64_t iob2big:1;
  651. uint64_t bar0_to:1;
  652. uint64_t reserved_1_1:1;
  653. uint64_t rml_to:1;
  654. } cn63xx;
  655. struct cvmx_sli_int_enb_portx_cn63xx cn63xxp1;
  656. struct cvmx_sli_int_enb_portx_cn61xx cn66xx;
  657. struct cvmx_sli_int_enb_portx_cn68xx {
  658. uint64_t reserved_62_63:2;
  659. uint64_t pipe_err:1;
  660. uint64_t ill_pad:1;
  661. uint64_t reserved_58_59:2;
  662. uint64_t sprt1_err:1;
  663. uint64_t sprt0_err:1;
  664. uint64_t pins_err:1;
  665. uint64_t pop_err:1;
  666. uint64_t pdi_err:1;
  667. uint64_t pgl_err:1;
  668. uint64_t reserved_51_51:1;
  669. uint64_t pout_err:1;
  670. uint64_t psldbof:1;
  671. uint64_t pidbof:1;
  672. uint64_t reserved_38_47:10;
  673. uint64_t dtime:2;
  674. uint64_t dcnt:2;
  675. uint64_t dmafi:2;
  676. uint64_t reserved_20_31:12;
  677. uint64_t mac1_int:1;
  678. uint64_t mac0_int:1;
  679. uint64_t mio_int1:1;
  680. uint64_t mio_int0:1;
  681. uint64_t m1_un_wi:1;
  682. uint64_t m1_un_b0:1;
  683. uint64_t m1_up_wi:1;
  684. uint64_t m1_up_b0:1;
  685. uint64_t m0_un_wi:1;
  686. uint64_t m0_un_b0:1;
  687. uint64_t m0_up_wi:1;
  688. uint64_t m0_up_b0:1;
  689. uint64_t reserved_6_7:2;
  690. uint64_t ptime:1;
  691. uint64_t pcnt:1;
  692. uint64_t iob2big:1;
  693. uint64_t bar0_to:1;
  694. uint64_t reserved_1_1:1;
  695. uint64_t rml_to:1;
  696. } cn68xx;
  697. struct cvmx_sli_int_enb_portx_cn68xx cn68xxp1;
  698. };
  699. union cvmx_sli_int_sum {
  700. uint64_t u64;
  701. struct cvmx_sli_int_sum_s {
  702. uint64_t reserved_62_63:2;
  703. uint64_t pipe_err:1;
  704. uint64_t ill_pad:1;
  705. uint64_t sprt3_err:1;
  706. uint64_t sprt2_err:1;
  707. uint64_t sprt1_err:1;
  708. uint64_t sprt0_err:1;
  709. uint64_t pins_err:1;
  710. uint64_t pop_err:1;
  711. uint64_t pdi_err:1;
  712. uint64_t pgl_err:1;
  713. uint64_t pin_bp:1;
  714. uint64_t pout_err:1;
  715. uint64_t psldbof:1;
  716. uint64_t pidbof:1;
  717. uint64_t reserved_38_47:10;
  718. uint64_t dtime:2;
  719. uint64_t dcnt:2;
  720. uint64_t dmafi:2;
  721. uint64_t reserved_28_31:4;
  722. uint64_t m3_un_wi:1;
  723. uint64_t m3_un_b0:1;
  724. uint64_t m3_up_wi:1;
  725. uint64_t m3_up_b0:1;
  726. uint64_t m2_un_wi:1;
  727. uint64_t m2_un_b0:1;
  728. uint64_t m2_up_wi:1;
  729. uint64_t m2_up_b0:1;
  730. uint64_t mac1_int:1;
  731. uint64_t mac0_int:1;
  732. uint64_t mio_int1:1;
  733. uint64_t mio_int0:1;
  734. uint64_t m1_un_wi:1;
  735. uint64_t m1_un_b0:1;
  736. uint64_t m1_up_wi:1;
  737. uint64_t m1_up_b0:1;
  738. uint64_t m0_un_wi:1;
  739. uint64_t m0_un_b0:1;
  740. uint64_t m0_up_wi:1;
  741. uint64_t m0_up_b0:1;
  742. uint64_t reserved_6_7:2;
  743. uint64_t ptime:1;
  744. uint64_t pcnt:1;
  745. uint64_t iob2big:1;
  746. uint64_t bar0_to:1;
  747. uint64_t reserved_1_1:1;
  748. uint64_t rml_to:1;
  749. } s;
  750. struct cvmx_sli_int_sum_cn61xx {
  751. uint64_t reserved_61_63:3;
  752. uint64_t ill_pad:1;
  753. uint64_t sprt3_err:1;
  754. uint64_t sprt2_err:1;
  755. uint64_t sprt1_err:1;
  756. uint64_t sprt0_err:1;
  757. uint64_t pins_err:1;
  758. uint64_t pop_err:1;
  759. uint64_t pdi_err:1;
  760. uint64_t pgl_err:1;
  761. uint64_t pin_bp:1;
  762. uint64_t pout_err:1;
  763. uint64_t psldbof:1;
  764. uint64_t pidbof:1;
  765. uint64_t reserved_38_47:10;
  766. uint64_t dtime:2;
  767. uint64_t dcnt:2;
  768. uint64_t dmafi:2;
  769. uint64_t reserved_28_31:4;
  770. uint64_t m3_un_wi:1;
  771. uint64_t m3_un_b0:1;
  772. uint64_t m3_up_wi:1;
  773. uint64_t m3_up_b0:1;
  774. uint64_t m2_un_wi:1;
  775. uint64_t m2_un_b0:1;
  776. uint64_t m2_up_wi:1;
  777. uint64_t m2_up_b0:1;
  778. uint64_t mac1_int:1;
  779. uint64_t mac0_int:1;
  780. uint64_t mio_int1:1;
  781. uint64_t mio_int0:1;
  782. uint64_t m1_un_wi:1;
  783. uint64_t m1_un_b0:1;
  784. uint64_t m1_up_wi:1;
  785. uint64_t m1_up_b0:1;
  786. uint64_t m0_un_wi:1;
  787. uint64_t m0_un_b0:1;
  788. uint64_t m0_up_wi:1;
  789. uint64_t m0_up_b0:1;
  790. uint64_t reserved_6_7:2;
  791. uint64_t ptime:1;
  792. uint64_t pcnt:1;
  793. uint64_t iob2big:1;
  794. uint64_t bar0_to:1;
  795. uint64_t reserved_1_1:1;
  796. uint64_t rml_to:1;
  797. } cn61xx;
  798. struct cvmx_sli_int_sum_cn63xx {
  799. uint64_t reserved_61_63:3;
  800. uint64_t ill_pad:1;
  801. uint64_t reserved_58_59:2;
  802. uint64_t sprt1_err:1;
  803. uint64_t sprt0_err:1;
  804. uint64_t pins_err:1;
  805. uint64_t pop_err:1;
  806. uint64_t pdi_err:1;
  807. uint64_t pgl_err:1;
  808. uint64_t pin_bp:1;
  809. uint64_t pout_err:1;
  810. uint64_t psldbof:1;
  811. uint64_t pidbof:1;
  812. uint64_t reserved_38_47:10;
  813. uint64_t dtime:2;
  814. uint64_t dcnt:2;
  815. uint64_t dmafi:2;
  816. uint64_t reserved_20_31:12;
  817. uint64_t mac1_int:1;
  818. uint64_t mac0_int:1;
  819. uint64_t mio_int1:1;
  820. uint64_t mio_int0:1;
  821. uint64_t m1_un_wi:1;
  822. uint64_t m1_un_b0:1;
  823. uint64_t m1_up_wi:1;
  824. uint64_t m1_up_b0:1;
  825. uint64_t m0_un_wi:1;
  826. uint64_t m0_un_b0:1;
  827. uint64_t m0_up_wi:1;
  828. uint64_t m0_up_b0:1;
  829. uint64_t reserved_6_7:2;
  830. uint64_t ptime:1;
  831. uint64_t pcnt:1;
  832. uint64_t iob2big:1;
  833. uint64_t bar0_to:1;
  834. uint64_t reserved_1_1:1;
  835. uint64_t rml_to:1;
  836. } cn63xx;
  837. struct cvmx_sli_int_sum_cn63xx cn63xxp1;
  838. struct cvmx_sli_int_sum_cn61xx cn66xx;
  839. struct cvmx_sli_int_sum_cn68xx {
  840. uint64_t reserved_62_63:2;
  841. uint64_t pipe_err:1;
  842. uint64_t ill_pad:1;
  843. uint64_t reserved_58_59:2;
  844. uint64_t sprt1_err:1;
  845. uint64_t sprt0_err:1;
  846. uint64_t pins_err:1;
  847. uint64_t pop_err:1;
  848. uint64_t pdi_err:1;
  849. uint64_t pgl_err:1;
  850. uint64_t reserved_51_51:1;
  851. uint64_t pout_err:1;
  852. uint64_t psldbof:1;
  853. uint64_t pidbof:1;
  854. uint64_t reserved_38_47:10;
  855. uint64_t dtime:2;
  856. uint64_t dcnt:2;
  857. uint64_t dmafi:2;
  858. uint64_t reserved_20_31:12;
  859. uint64_t mac1_int:1;
  860. uint64_t mac0_int:1;
  861. uint64_t mio_int1:1;
  862. uint64_t mio_int0:1;
  863. uint64_t m1_un_wi:1;
  864. uint64_t m1_un_b0:1;
  865. uint64_t m1_up_wi:1;
  866. uint64_t m1_up_b0:1;
  867. uint64_t m0_un_wi:1;
  868. uint64_t m0_un_b0:1;
  869. uint64_t m0_up_wi:1;
  870. uint64_t m0_up_b0:1;
  871. uint64_t reserved_6_7:2;
  872. uint64_t ptime:1;
  873. uint64_t pcnt:1;
  874. uint64_t iob2big:1;
  875. uint64_t bar0_to:1;
  876. uint64_t reserved_1_1:1;
  877. uint64_t rml_to:1;
  878. } cn68xx;
  879. struct cvmx_sli_int_sum_cn68xx cn68xxp1;
  880. };
  881. union cvmx_sli_last_win_rdata0 {
  882. uint64_t u64;
  883. struct cvmx_sli_last_win_rdata0_s {
  884. uint64_t data:64;
  885. } s;
  886. struct cvmx_sli_last_win_rdata0_s cn61xx;
  887. struct cvmx_sli_last_win_rdata0_s cn63xx;
  888. struct cvmx_sli_last_win_rdata0_s cn63xxp1;
  889. struct cvmx_sli_last_win_rdata0_s cn66xx;
  890. struct cvmx_sli_last_win_rdata0_s cn68xx;
  891. struct cvmx_sli_last_win_rdata0_s cn68xxp1;
  892. };
  893. union cvmx_sli_last_win_rdata1 {
  894. uint64_t u64;
  895. struct cvmx_sli_last_win_rdata1_s {
  896. uint64_t data:64;
  897. } s;
  898. struct cvmx_sli_last_win_rdata1_s cn61xx;
  899. struct cvmx_sli_last_win_rdata1_s cn63xx;
  900. struct cvmx_sli_last_win_rdata1_s cn63xxp1;
  901. struct cvmx_sli_last_win_rdata1_s cn66xx;
  902. struct cvmx_sli_last_win_rdata1_s cn68xx;
  903. struct cvmx_sli_last_win_rdata1_s cn68xxp1;
  904. };
  905. union cvmx_sli_last_win_rdata2 {
  906. uint64_t u64;
  907. struct cvmx_sli_last_win_rdata2_s {
  908. uint64_t data:64;
  909. } s;
  910. struct cvmx_sli_last_win_rdata2_s cn61xx;
  911. struct cvmx_sli_last_win_rdata2_s cn66xx;
  912. };
  913. union cvmx_sli_last_win_rdata3 {
  914. uint64_t u64;
  915. struct cvmx_sli_last_win_rdata3_s {
  916. uint64_t data:64;
  917. } s;
  918. struct cvmx_sli_last_win_rdata3_s cn61xx;
  919. struct cvmx_sli_last_win_rdata3_s cn66xx;
  920. };
  921. union cvmx_sli_mac_credit_cnt {
  922. uint64_t u64;
  923. struct cvmx_sli_mac_credit_cnt_s {
  924. uint64_t reserved_54_63:10;
  925. uint64_t p1_c_d:1;
  926. uint64_t p1_n_d:1;
  927. uint64_t p1_p_d:1;
  928. uint64_t p0_c_d:1;
  929. uint64_t p0_n_d:1;
  930. uint64_t p0_p_d:1;
  931. uint64_t p1_ccnt:8;
  932. uint64_t p1_ncnt:8;
  933. uint64_t p1_pcnt:8;
  934. uint64_t p0_ccnt:8;
  935. uint64_t p0_ncnt:8;
  936. uint64_t p0_pcnt:8;
  937. } s;
  938. struct cvmx_sli_mac_credit_cnt_s cn61xx;
  939. struct cvmx_sli_mac_credit_cnt_s cn63xx;
  940. struct cvmx_sli_mac_credit_cnt_cn63xxp1 {
  941. uint64_t reserved_48_63:16;
  942. uint64_t p1_ccnt:8;
  943. uint64_t p1_ncnt:8;
  944. uint64_t p1_pcnt:8;
  945. uint64_t p0_ccnt:8;
  946. uint64_t p0_ncnt:8;
  947. uint64_t p0_pcnt:8;
  948. } cn63xxp1;
  949. struct cvmx_sli_mac_credit_cnt_s cn66xx;
  950. struct cvmx_sli_mac_credit_cnt_s cn68xx;
  951. struct cvmx_sli_mac_credit_cnt_s cn68xxp1;
  952. };
  953. union cvmx_sli_mac_credit_cnt2 {
  954. uint64_t u64;
  955. struct cvmx_sli_mac_credit_cnt2_s {
  956. uint64_t reserved_54_63:10;
  957. uint64_t p3_c_d:1;
  958. uint64_t p3_n_d:1;
  959. uint64_t p3_p_d:1;
  960. uint64_t p2_c_d:1;
  961. uint64_t p2_n_d:1;
  962. uint64_t p2_p_d:1;
  963. uint64_t p3_ccnt:8;
  964. uint64_t p3_ncnt:8;
  965. uint64_t p3_pcnt:8;
  966. uint64_t p2_ccnt:8;
  967. uint64_t p2_ncnt:8;
  968. uint64_t p2_pcnt:8;
  969. } s;
  970. struct cvmx_sli_mac_credit_cnt2_s cn61xx;
  971. struct cvmx_sli_mac_credit_cnt2_s cn66xx;
  972. };
  973. union cvmx_sli_mac_number {
  974. uint64_t u64;
  975. struct cvmx_sli_mac_number_s {
  976. uint64_t reserved_9_63:55;
  977. uint64_t a_mode:1;
  978. uint64_t num:8;
  979. } s;
  980. struct cvmx_sli_mac_number_s cn61xx;
  981. struct cvmx_sli_mac_number_cn63xx {
  982. uint64_t reserved_8_63:56;
  983. uint64_t num:8;
  984. } cn63xx;
  985. struct cvmx_sli_mac_number_s cn66xx;
  986. struct cvmx_sli_mac_number_cn63xx cn68xx;
  987. struct cvmx_sli_mac_number_cn63xx cn68xxp1;
  988. };
  989. union cvmx_sli_mem_access_ctl {
  990. uint64_t u64;
  991. struct cvmx_sli_mem_access_ctl_s {
  992. uint64_t reserved_14_63:50;
  993. uint64_t max_word:4;
  994. uint64_t timer:10;
  995. } s;
  996. struct cvmx_sli_mem_access_ctl_s cn61xx;
  997. struct cvmx_sli_mem_access_ctl_s cn63xx;
  998. struct cvmx_sli_mem_access_ctl_s cn63xxp1;
  999. struct cvmx_sli_mem_access_ctl_s cn66xx;
  1000. struct cvmx_sli_mem_access_ctl_s cn68xx;
  1001. struct cvmx_sli_mem_access_ctl_s cn68xxp1;
  1002. };
  1003. union cvmx_sli_mem_access_subidx {
  1004. uint64_t u64;
  1005. struct cvmx_sli_mem_access_subidx_s {
  1006. uint64_t reserved_43_63:21;
  1007. uint64_t zero:1;
  1008. uint64_t port:3;
  1009. uint64_t nmerge:1;
  1010. uint64_t esr:2;
  1011. uint64_t esw:2;
  1012. uint64_t wtype:2;
  1013. uint64_t rtype:2;
  1014. uint64_t reserved_0_29:30;
  1015. } s;
  1016. struct cvmx_sli_mem_access_subidx_cn61xx {
  1017. uint64_t reserved_43_63:21;
  1018. uint64_t zero:1;
  1019. uint64_t port:3;
  1020. uint64_t nmerge:1;
  1021. uint64_t esr:2;
  1022. uint64_t esw:2;
  1023. uint64_t wtype:2;
  1024. uint64_t rtype:2;
  1025. uint64_t ba:30;
  1026. } cn61xx;
  1027. struct cvmx_sli_mem_access_subidx_cn61xx cn63xx;
  1028. struct cvmx_sli_mem_access_subidx_cn61xx cn63xxp1;
  1029. struct cvmx_sli_mem_access_subidx_cn61xx cn66xx;
  1030. struct cvmx_sli_mem_access_subidx_cn68xx {
  1031. uint64_t reserved_43_63:21;
  1032. uint64_t zero:1;
  1033. uint64_t port:3;
  1034. uint64_t nmerge:1;
  1035. uint64_t esr:2;
  1036. uint64_t esw:2;
  1037. uint64_t wtype:2;
  1038. uint64_t rtype:2;
  1039. uint64_t ba:28;
  1040. uint64_t reserved_0_1:2;
  1041. } cn68xx;
  1042. struct cvmx_sli_mem_access_subidx_cn68xx cn68xxp1;
  1043. };
  1044. union cvmx_sli_msi_enb0 {
  1045. uint64_t u64;
  1046. struct cvmx_sli_msi_enb0_s {
  1047. uint64_t enb:64;
  1048. } s;
  1049. struct cvmx_sli_msi_enb0_s cn61xx;
  1050. struct cvmx_sli_msi_enb0_s cn63xx;
  1051. struct cvmx_sli_msi_enb0_s cn63xxp1;
  1052. struct cvmx_sli_msi_enb0_s cn66xx;
  1053. struct cvmx_sli_msi_enb0_s cn68xx;
  1054. struct cvmx_sli_msi_enb0_s cn68xxp1;
  1055. };
  1056. union cvmx_sli_msi_enb1 {
  1057. uint64_t u64;
  1058. struct cvmx_sli_msi_enb1_s {
  1059. uint64_t enb:64;
  1060. } s;
  1061. struct cvmx_sli_msi_enb1_s cn61xx;
  1062. struct cvmx_sli_msi_enb1_s cn63xx;
  1063. struct cvmx_sli_msi_enb1_s cn63xxp1;
  1064. struct cvmx_sli_msi_enb1_s cn66xx;
  1065. struct cvmx_sli_msi_enb1_s cn68xx;
  1066. struct cvmx_sli_msi_enb1_s cn68xxp1;
  1067. };
  1068. union cvmx_sli_msi_enb2 {
  1069. uint64_t u64;
  1070. struct cvmx_sli_msi_enb2_s {
  1071. uint64_t enb:64;
  1072. } s;
  1073. struct cvmx_sli_msi_enb2_s cn61xx;
  1074. struct cvmx_sli_msi_enb2_s cn63xx;
  1075. struct cvmx_sli_msi_enb2_s cn63xxp1;
  1076. struct cvmx_sli_msi_enb2_s cn66xx;
  1077. struct cvmx_sli_msi_enb2_s cn68xx;
  1078. struct cvmx_sli_msi_enb2_s cn68xxp1;
  1079. };
  1080. union cvmx_sli_msi_enb3 {
  1081. uint64_t u64;
  1082. struct cvmx_sli_msi_enb3_s {
  1083. uint64_t enb:64;
  1084. } s;
  1085. struct cvmx_sli_msi_enb3_s cn61xx;
  1086. struct cvmx_sli_msi_enb3_s cn63xx;
  1087. struct cvmx_sli_msi_enb3_s cn63xxp1;
  1088. struct cvmx_sli_msi_enb3_s cn66xx;
  1089. struct cvmx_sli_msi_enb3_s cn68xx;
  1090. struct cvmx_sli_msi_enb3_s cn68xxp1;
  1091. };
  1092. union cvmx_sli_msi_rcv0 {
  1093. uint64_t u64;
  1094. struct cvmx_sli_msi_rcv0_s {
  1095. uint64_t intr:64;
  1096. } s;
  1097. struct cvmx_sli_msi_rcv0_s cn61xx;
  1098. struct cvmx_sli_msi_rcv0_s cn63xx;
  1099. struct cvmx_sli_msi_rcv0_s cn63xxp1;
  1100. struct cvmx_sli_msi_rcv0_s cn66xx;
  1101. struct cvmx_sli_msi_rcv0_s cn68xx;
  1102. struct cvmx_sli_msi_rcv0_s cn68xxp1;
  1103. };
  1104. union cvmx_sli_msi_rcv1 {
  1105. uint64_t u64;
  1106. struct cvmx_sli_msi_rcv1_s {
  1107. uint64_t intr:64;
  1108. } s;
  1109. struct cvmx_sli_msi_rcv1_s cn61xx;
  1110. struct cvmx_sli_msi_rcv1_s cn63xx;
  1111. struct cvmx_sli_msi_rcv1_s cn63xxp1;
  1112. struct cvmx_sli_msi_rcv1_s cn66xx;
  1113. struct cvmx_sli_msi_rcv1_s cn68xx;
  1114. struct cvmx_sli_msi_rcv1_s cn68xxp1;
  1115. };
  1116. union cvmx_sli_msi_rcv2 {
  1117. uint64_t u64;
  1118. struct cvmx_sli_msi_rcv2_s {
  1119. uint64_t intr:64;
  1120. } s;
  1121. struct cvmx_sli_msi_rcv2_s cn61xx;
  1122. struct cvmx_sli_msi_rcv2_s cn63xx;
  1123. struct cvmx_sli_msi_rcv2_s cn63xxp1;
  1124. struct cvmx_sli_msi_rcv2_s cn66xx;
  1125. struct cvmx_sli_msi_rcv2_s cn68xx;
  1126. struct cvmx_sli_msi_rcv2_s cn68xxp1;
  1127. };
  1128. union cvmx_sli_msi_rcv3 {
  1129. uint64_t u64;
  1130. struct cvmx_sli_msi_rcv3_s {
  1131. uint64_t intr:64;
  1132. } s;
  1133. struct cvmx_sli_msi_rcv3_s cn61xx;
  1134. struct cvmx_sli_msi_rcv3_s cn63xx;
  1135. struct cvmx_sli_msi_rcv3_s cn63xxp1;
  1136. struct cvmx_sli_msi_rcv3_s cn66xx;
  1137. struct cvmx_sli_msi_rcv3_s cn68xx;
  1138. struct cvmx_sli_msi_rcv3_s cn68xxp1;
  1139. };
  1140. union cvmx_sli_msi_rd_map {
  1141. uint64_t u64;
  1142. struct cvmx_sli_msi_rd_map_s {
  1143. uint64_t reserved_16_63:48;
  1144. uint64_t rd_int:8;
  1145. uint64_t msi_int:8;
  1146. } s;
  1147. struct cvmx_sli_msi_rd_map_s cn61xx;
  1148. struct cvmx_sli_msi_rd_map_s cn63xx;
  1149. struct cvmx_sli_msi_rd_map_s cn63xxp1;
  1150. struct cvmx_sli_msi_rd_map_s cn66xx;
  1151. struct cvmx_sli_msi_rd_map_s cn68xx;
  1152. struct cvmx_sli_msi_rd_map_s cn68xxp1;
  1153. };
  1154. union cvmx_sli_msi_w1c_enb0 {
  1155. uint64_t u64;
  1156. struct cvmx_sli_msi_w1c_enb0_s {
  1157. uint64_t clr:64;
  1158. } s;
  1159. struct cvmx_sli_msi_w1c_enb0_s cn61xx;
  1160. struct cvmx_sli_msi_w1c_enb0_s cn63xx;
  1161. struct cvmx_sli_msi_w1c_enb0_s cn63xxp1;
  1162. struct cvmx_sli_msi_w1c_enb0_s cn66xx;
  1163. struct cvmx_sli_msi_w1c_enb0_s cn68xx;
  1164. struct cvmx_sli_msi_w1c_enb0_s cn68xxp1;
  1165. };
  1166. union cvmx_sli_msi_w1c_enb1 {
  1167. uint64_t u64;
  1168. struct cvmx_sli_msi_w1c_enb1_s {
  1169. uint64_t clr:64;
  1170. } s;
  1171. struct cvmx_sli_msi_w1c_enb1_s cn61xx;
  1172. struct cvmx_sli_msi_w1c_enb1_s cn63xx;
  1173. struct cvmx_sli_msi_w1c_enb1_s cn63xxp1;
  1174. struct cvmx_sli_msi_w1c_enb1_s cn66xx;
  1175. struct cvmx_sli_msi_w1c_enb1_s cn68xx;
  1176. struct cvmx_sli_msi_w1c_enb1_s cn68xxp1;
  1177. };
  1178. union cvmx_sli_msi_w1c_enb2 {
  1179. uint64_t u64;
  1180. struct cvmx_sli_msi_w1c_enb2_s {
  1181. uint64_t clr:64;
  1182. } s;
  1183. struct cvmx_sli_msi_w1c_enb2_s cn61xx;
  1184. struct cvmx_sli_msi_w1c_enb2_s cn63xx;
  1185. struct cvmx_sli_msi_w1c_enb2_s cn63xxp1;
  1186. struct cvmx_sli_msi_w1c_enb2_s cn66xx;
  1187. struct cvmx_sli_msi_w1c_enb2_s cn68xx;
  1188. struct cvmx_sli_msi_w1c_enb2_s cn68xxp1;
  1189. };
  1190. union cvmx_sli_msi_w1c_enb3 {
  1191. uint64_t u64;
  1192. struct cvmx_sli_msi_w1c_enb3_s {
  1193. uint64_t clr:64;
  1194. } s;
  1195. struct cvmx_sli_msi_w1c_enb3_s cn61xx;
  1196. struct cvmx_sli_msi_w1c_enb3_s cn63xx;
  1197. struct cvmx_sli_msi_w1c_enb3_s cn63xxp1;
  1198. struct cvmx_sli_msi_w1c_enb3_s cn66xx;
  1199. struct cvmx_sli_msi_w1c_enb3_s cn68xx;
  1200. struct cvmx_sli_msi_w1c_enb3_s cn68xxp1;
  1201. };
  1202. union cvmx_sli_msi_w1s_enb0 {
  1203. uint64_t u64;
  1204. struct cvmx_sli_msi_w1s_enb0_s {
  1205. uint64_t set:64;
  1206. } s;
  1207. struct cvmx_sli_msi_w1s_enb0_s cn61xx;
  1208. struct cvmx_sli_msi_w1s_enb0_s cn63xx;
  1209. struct cvmx_sli_msi_w1s_enb0_s cn63xxp1;
  1210. struct cvmx_sli_msi_w1s_enb0_s cn66xx;
  1211. struct cvmx_sli_msi_w1s_enb0_s cn68xx;
  1212. struct cvmx_sli_msi_w1s_enb0_s cn68xxp1;
  1213. };
  1214. union cvmx_sli_msi_w1s_enb1 {
  1215. uint64_t u64;
  1216. struct cvmx_sli_msi_w1s_enb1_s {
  1217. uint64_t set:64;
  1218. } s;
  1219. struct cvmx_sli_msi_w1s_enb1_s cn61xx;
  1220. struct cvmx_sli_msi_w1s_enb1_s cn63xx;
  1221. struct cvmx_sli_msi_w1s_enb1_s cn63xxp1;
  1222. struct cvmx_sli_msi_w1s_enb1_s cn66xx;
  1223. struct cvmx_sli_msi_w1s_enb1_s cn68xx;
  1224. struct cvmx_sli_msi_w1s_enb1_s cn68xxp1;
  1225. };
  1226. union cvmx_sli_msi_w1s_enb2 {
  1227. uint64_t u64;
  1228. struct cvmx_sli_msi_w1s_enb2_s {
  1229. uint64_t set:64;
  1230. } s;
  1231. struct cvmx_sli_msi_w1s_enb2_s cn61xx;
  1232. struct cvmx_sli_msi_w1s_enb2_s cn63xx;
  1233. struct cvmx_sli_msi_w1s_enb2_s cn63xxp1;
  1234. struct cvmx_sli_msi_w1s_enb2_s cn66xx;
  1235. struct cvmx_sli_msi_w1s_enb2_s cn68xx;
  1236. struct cvmx_sli_msi_w1s_enb2_s cn68xxp1;
  1237. };
  1238. union cvmx_sli_msi_w1s_enb3 {
  1239. uint64_t u64;
  1240. struct cvmx_sli_msi_w1s_enb3_s {
  1241. uint64_t set:64;
  1242. } s;
  1243. struct cvmx_sli_msi_w1s_enb3_s cn61xx;
  1244. struct cvmx_sli_msi_w1s_enb3_s cn63xx;
  1245. struct cvmx_sli_msi_w1s_enb3_s cn63xxp1;
  1246. struct cvmx_sli_msi_w1s_enb3_s cn66xx;
  1247. struct cvmx_sli_msi_w1s_enb3_s cn68xx;
  1248. struct cvmx_sli_msi_w1s_enb3_s cn68xxp1;
  1249. };
  1250. union cvmx_sli_msi_wr_map {
  1251. uint64_t u64;
  1252. struct cvmx_sli_msi_wr_map_s {
  1253. uint64_t reserved_16_63:48;
  1254. uint64_t ciu_int:8;
  1255. uint64_t msi_int:8;
  1256. } s;
  1257. struct cvmx_sli_msi_wr_map_s cn61xx;
  1258. struct cvmx_sli_msi_wr_map_s cn63xx;
  1259. struct cvmx_sli_msi_wr_map_s cn63xxp1;
  1260. struct cvmx_sli_msi_wr_map_s cn66xx;
  1261. struct cvmx_sli_msi_wr_map_s cn68xx;
  1262. struct cvmx_sli_msi_wr_map_s cn68xxp1;
  1263. };
  1264. union cvmx_sli_pcie_msi_rcv {
  1265. uint64_t u64;
  1266. struct cvmx_sli_pcie_msi_rcv_s {
  1267. uint64_t reserved_8_63:56;
  1268. uint64_t intr:8;
  1269. } s;
  1270. struct cvmx_sli_pcie_msi_rcv_s cn61xx;
  1271. struct cvmx_sli_pcie_msi_rcv_s cn63xx;
  1272. struct cvmx_sli_pcie_msi_rcv_s cn63xxp1;
  1273. struct cvmx_sli_pcie_msi_rcv_s cn66xx;
  1274. struct cvmx_sli_pcie_msi_rcv_s cn68xx;
  1275. struct cvmx_sli_pcie_msi_rcv_s cn68xxp1;
  1276. };
  1277. union cvmx_sli_pcie_msi_rcv_b1 {
  1278. uint64_t u64;
  1279. struct cvmx_sli_pcie_msi_rcv_b1_s {
  1280. uint64_t reserved_16_63:48;
  1281. uint64_t intr:8;
  1282. uint64_t reserved_0_7:8;
  1283. } s;
  1284. struct cvmx_sli_pcie_msi_rcv_b1_s cn61xx;
  1285. struct cvmx_sli_pcie_msi_rcv_b1_s cn63xx;
  1286. struct cvmx_sli_pcie_msi_rcv_b1_s cn63xxp1;
  1287. struct cvmx_sli_pcie_msi_rcv_b1_s cn66xx;
  1288. struct cvmx_sli_pcie_msi_rcv_b1_s cn68xx;
  1289. struct cvmx_sli_pcie_msi_rcv_b1_s cn68xxp1;
  1290. };
  1291. union cvmx_sli_pcie_msi_rcv_b2 {
  1292. uint64_t u64;
  1293. struct cvmx_sli_pcie_msi_rcv_b2_s {
  1294. uint64_t reserved_24_63:40;
  1295. uint64_t intr:8;
  1296. uint64_t reserved_0_15:16;
  1297. } s;
  1298. struct cvmx_sli_pcie_msi_rcv_b2_s cn61xx;
  1299. struct cvmx_sli_pcie_msi_rcv_b2_s cn63xx;
  1300. struct cvmx_sli_pcie_msi_rcv_b2_s cn63xxp1;
  1301. struct cvmx_sli_pcie_msi_rcv_b2_s cn66xx;
  1302. struct cvmx_sli_pcie_msi_rcv_b2_s cn68xx;
  1303. struct cvmx_sli_pcie_msi_rcv_b2_s cn68xxp1;
  1304. };
  1305. union cvmx_sli_pcie_msi_rcv_b3 {
  1306. uint64_t u64;
  1307. struct cvmx_sli_pcie_msi_rcv_b3_s {
  1308. uint64_t reserved_32_63:32;
  1309. uint64_t intr:8;
  1310. uint64_t reserved_0_23:24;
  1311. } s;
  1312. struct cvmx_sli_pcie_msi_rcv_b3_s cn61xx;
  1313. struct cvmx_sli_pcie_msi_rcv_b3_s cn63xx;
  1314. struct cvmx_sli_pcie_msi_rcv_b3_s cn63xxp1;
  1315. struct cvmx_sli_pcie_msi_rcv_b3_s cn66xx;
  1316. struct cvmx_sli_pcie_msi_rcv_b3_s cn68xx;
  1317. struct cvmx_sli_pcie_msi_rcv_b3_s cn68xxp1;
  1318. };
  1319. union cvmx_sli_pktx_cnts {
  1320. uint64_t u64;
  1321. struct cvmx_sli_pktx_cnts_s {
  1322. uint64_t reserved_54_63:10;
  1323. uint64_t timer:22;
  1324. uint64_t cnt:32;
  1325. } s;
  1326. struct cvmx_sli_pktx_cnts_s cn61xx;
  1327. struct cvmx_sli_pktx_cnts_s cn63xx;
  1328. struct cvmx_sli_pktx_cnts_s cn63xxp1;
  1329. struct cvmx_sli_pktx_cnts_s cn66xx;
  1330. struct cvmx_sli_pktx_cnts_s cn68xx;
  1331. struct cvmx_sli_pktx_cnts_s cn68xxp1;
  1332. };
  1333. union cvmx_sli_pktx_in_bp {
  1334. uint64_t u64;
  1335. struct cvmx_sli_pktx_in_bp_s {
  1336. uint64_t wmark:32;
  1337. uint64_t cnt:32;
  1338. } s;
  1339. struct cvmx_sli_pktx_in_bp_s cn61xx;
  1340. struct cvmx_sli_pktx_in_bp_s cn63xx;
  1341. struct cvmx_sli_pktx_in_bp_s cn63xxp1;
  1342. struct cvmx_sli_pktx_in_bp_s cn66xx;
  1343. };
  1344. union cvmx_sli_pktx_instr_baddr {
  1345. uint64_t u64;
  1346. struct cvmx_sli_pktx_instr_baddr_s {
  1347. uint64_t addr:61;
  1348. uint64_t reserved_0_2:3;
  1349. } s;
  1350. struct cvmx_sli_pktx_instr_baddr_s cn61xx;
  1351. struct cvmx_sli_pktx_instr_baddr_s cn63xx;
  1352. struct cvmx_sli_pktx_instr_baddr_s cn63xxp1;
  1353. struct cvmx_sli_pktx_instr_baddr_s cn66xx;
  1354. struct cvmx_sli_pktx_instr_baddr_s cn68xx;
  1355. struct cvmx_sli_pktx_instr_baddr_s cn68xxp1;
  1356. };
  1357. union cvmx_sli_pktx_instr_baoff_dbell {
  1358. uint64_t u64;
  1359. struct cvmx_sli_pktx_instr_baoff_dbell_s {
  1360. uint64_t aoff:32;
  1361. uint64_t dbell:32;
  1362. } s;
  1363. struct cvmx_sli_pktx_instr_baoff_dbell_s cn61xx;
  1364. struct cvmx_sli_pktx_instr_baoff_dbell_s cn63xx;
  1365. struct cvmx_sli_pktx_instr_baoff_dbell_s cn63xxp1;
  1366. struct cvmx_sli_pktx_instr_baoff_dbell_s cn66xx;
  1367. struct cvmx_sli_pktx_instr_baoff_dbell_s cn68xx;
  1368. struct cvmx_sli_pktx_instr_baoff_dbell_s cn68xxp1;
  1369. };
  1370. union cvmx_sli_pktx_instr_fifo_rsize {
  1371. uint64_t u64;
  1372. struct cvmx_sli_pktx_instr_fifo_rsize_s {
  1373. uint64_t max:9;
  1374. uint64_t rrp:9;
  1375. uint64_t wrp:9;
  1376. uint64_t fcnt:5;
  1377. uint64_t rsize:32;
  1378. } s;
  1379. struct cvmx_sli_pktx_instr_fifo_rsize_s cn61xx;
  1380. struct cvmx_sli_pktx_instr_fifo_rsize_s cn63xx;
  1381. struct cvmx_sli_pktx_instr_fifo_rsize_s cn63xxp1;
  1382. struct cvmx_sli_pktx_instr_fifo_rsize_s cn66xx;
  1383. struct cvmx_sli_pktx_instr_fifo_rsize_s cn68xx;
  1384. struct cvmx_sli_pktx_instr_fifo_rsize_s cn68xxp1;
  1385. };
  1386. union cvmx_sli_pktx_instr_header {
  1387. uint64_t u64;
  1388. struct cvmx_sli_pktx_instr_header_s {
  1389. uint64_t reserved_44_63:20;
  1390. uint64_t pbp:1;
  1391. uint64_t reserved_38_42:5;
  1392. uint64_t rparmode:2;
  1393. uint64_t reserved_35_35:1;
  1394. uint64_t rskp_len:7;
  1395. uint64_t rngrpext:2;
  1396. uint64_t rnqos:1;
  1397. uint64_t rngrp:1;
  1398. uint64_t rntt:1;
  1399. uint64_t rntag:1;
  1400. uint64_t use_ihdr:1;
  1401. uint64_t reserved_16_20:5;
  1402. uint64_t par_mode:2;
  1403. uint64_t reserved_13_13:1;
  1404. uint64_t skp_len:7;
  1405. uint64_t ngrpext:2;
  1406. uint64_t nqos:1;
  1407. uint64_t ngrp:1;
  1408. uint64_t ntt:1;
  1409. uint64_t ntag:1;
  1410. } s;
  1411. struct cvmx_sli_pktx_instr_header_cn61xx {
  1412. uint64_t reserved_44_63:20;
  1413. uint64_t pbp:1;
  1414. uint64_t reserved_38_42:5;
  1415. uint64_t rparmode:2;
  1416. uint64_t reserved_35_35:1;
  1417. uint64_t rskp_len:7;
  1418. uint64_t reserved_26_27:2;
  1419. uint64_t rnqos:1;
  1420. uint64_t rngrp:1;
  1421. uint64_t rntt:1;
  1422. uint64_t rntag:1;
  1423. uint64_t use_ihdr:1;
  1424. uint64_t reserved_16_20:5;
  1425. uint64_t par_mode:2;
  1426. uint64_t reserved_13_13:1;
  1427. uint64_t skp_len:7;
  1428. uint64_t reserved_4_5:2;
  1429. uint64_t nqos:1;
  1430. uint64_t ngrp:1;
  1431. uint64_t ntt:1;
  1432. uint64_t ntag:1;
  1433. } cn61xx;
  1434. struct cvmx_sli_pktx_instr_header_cn61xx cn63xx;
  1435. struct cvmx_sli_pktx_instr_header_cn61xx cn63xxp1;
  1436. struct cvmx_sli_pktx_instr_header_cn61xx cn66xx;
  1437. struct cvmx_sli_pktx_instr_header_s cn68xx;
  1438. struct cvmx_sli_pktx_instr_header_cn61xx cn68xxp1;
  1439. };
  1440. union cvmx_sli_pktx_out_size {
  1441. uint64_t u64;
  1442. struct cvmx_sli_pktx_out_size_s {
  1443. uint64_t reserved_23_63:41;
  1444. uint64_t isize:7;
  1445. uint64_t bsize:16;
  1446. } s;
  1447. struct cvmx_sli_pktx_out_size_s cn61xx;
  1448. struct cvmx_sli_pktx_out_size_s cn63xx;
  1449. struct cvmx_sli_pktx_out_size_s cn63xxp1;
  1450. struct cvmx_sli_pktx_out_size_s cn66xx;
  1451. struct cvmx_sli_pktx_out_size_s cn68xx;
  1452. struct cvmx_sli_pktx_out_size_s cn68xxp1;
  1453. };
  1454. union cvmx_sli_pktx_slist_baddr {
  1455. uint64_t u64;
  1456. struct cvmx_sli_pktx_slist_baddr_s {
  1457. uint64_t addr:60;
  1458. uint64_t reserved_0_3:4;
  1459. } s;
  1460. struct cvmx_sli_pktx_slist_baddr_s cn61xx;
  1461. struct cvmx_sli_pktx_slist_baddr_s cn63xx;
  1462. struct cvmx_sli_pktx_slist_baddr_s cn63xxp1;
  1463. struct cvmx_sli_pktx_slist_baddr_s cn66xx;
  1464. struct cvmx_sli_pktx_slist_baddr_s cn68xx;
  1465. struct cvmx_sli_pktx_slist_baddr_s cn68xxp1;
  1466. };
  1467. union cvmx_sli_pktx_slist_baoff_dbell {
  1468. uint64_t u64;
  1469. struct cvmx_sli_pktx_slist_baoff_dbell_s {
  1470. uint64_t aoff:32;
  1471. uint64_t dbell:32;
  1472. } s;
  1473. struct cvmx_sli_pktx_slist_baoff_dbell_s cn61xx;
  1474. struct cvmx_sli_pktx_slist_baoff_dbell_s cn63xx;
  1475. struct cvmx_sli_pktx_slist_baoff_dbell_s cn63xxp1;
  1476. struct cvmx_sli_pktx_slist_baoff_dbell_s cn66xx;
  1477. struct cvmx_sli_pktx_slist_baoff_dbell_s cn68xx;
  1478. struct cvmx_sli_pktx_slist_baoff_dbell_s cn68xxp1;
  1479. };
  1480. union cvmx_sli_pktx_slist_fifo_rsize {
  1481. uint64_t u64;
  1482. struct cvmx_sli_pktx_slist_fifo_rsize_s {
  1483. uint64_t reserved_32_63:32;
  1484. uint64_t rsize:32;
  1485. } s;
  1486. struct cvmx_sli_pktx_slist_fifo_rsize_s cn61xx;
  1487. struct cvmx_sli_pktx_slist_fifo_rsize_s cn63xx;
  1488. struct cvmx_sli_pktx_slist_fifo_rsize_s cn63xxp1;
  1489. struct cvmx_sli_pktx_slist_fifo_rsize_s cn66xx;
  1490. struct cvmx_sli_pktx_slist_fifo_rsize_s cn68xx;
  1491. struct cvmx_sli_pktx_slist_fifo_rsize_s cn68xxp1;
  1492. };
  1493. union cvmx_sli_pkt_cnt_int {
  1494. uint64_t u64;
  1495. struct cvmx_sli_pkt_cnt_int_s {
  1496. uint64_t reserved_32_63:32;
  1497. uint64_t port:32;
  1498. } s;
  1499. struct cvmx_sli_pkt_cnt_int_s cn61xx;
  1500. struct cvmx_sli_pkt_cnt_int_s cn63xx;
  1501. struct cvmx_sli_pkt_cnt_int_s cn63xxp1;
  1502. struct cvmx_sli_pkt_cnt_int_s cn66xx;
  1503. struct cvmx_sli_pkt_cnt_int_s cn68xx;
  1504. struct cvmx_sli_pkt_cnt_int_s cn68xxp1;
  1505. };
  1506. union cvmx_sli_pkt_cnt_int_enb {
  1507. uint64_t u64;
  1508. struct cvmx_sli_pkt_cnt_int_enb_s {
  1509. uint64_t reserved_32_63:32;
  1510. uint64_t port:32;
  1511. } s;
  1512. struct cvmx_sli_pkt_cnt_int_enb_s cn61xx;
  1513. struct cvmx_sli_pkt_cnt_int_enb_s cn63xx;
  1514. struct cvmx_sli_pkt_cnt_int_enb_s cn63xxp1;
  1515. struct cvmx_sli_pkt_cnt_int_enb_s cn66xx;
  1516. struct cvmx_sli_pkt_cnt_int_enb_s cn68xx;
  1517. struct cvmx_sli_pkt_cnt_int_enb_s cn68xxp1;
  1518. };
  1519. union cvmx_sli_pkt_ctl {
  1520. uint64_t u64;
  1521. struct cvmx_sli_pkt_ctl_s {
  1522. uint64_t reserved_5_63:59;
  1523. uint64_t ring_en:1;
  1524. uint64_t pkt_bp:4;
  1525. } s;
  1526. struct cvmx_sli_pkt_ctl_s cn61xx;
  1527. struct cvmx_sli_pkt_ctl_s cn63xx;
  1528. struct cvmx_sli_pkt_ctl_s cn63xxp1;
  1529. struct cvmx_sli_pkt_ctl_s cn66xx;
  1530. struct cvmx_sli_pkt_ctl_s cn68xx;
  1531. struct cvmx_sli_pkt_ctl_s cn68xxp1;
  1532. };
  1533. union cvmx_sli_pkt_data_out_es {
  1534. uint64_t u64;
  1535. struct cvmx_sli_pkt_data_out_es_s {
  1536. uint64_t es:64;
  1537. } s;
  1538. struct cvmx_sli_pkt_data_out_es_s cn61xx;
  1539. struct cvmx_sli_pkt_data_out_es_s cn63xx;
  1540. struct cvmx_sli_pkt_data_out_es_s cn63xxp1;
  1541. struct cvmx_sli_pkt_data_out_es_s cn66xx;
  1542. struct cvmx_sli_pkt_data_out_es_s cn68xx;
  1543. struct cvmx_sli_pkt_data_out_es_s cn68xxp1;
  1544. };
  1545. union cvmx_sli_pkt_data_out_ns {
  1546. uint64_t u64;
  1547. struct cvmx_sli_pkt_data_out_ns_s {
  1548. uint64_t reserved_32_63:32;
  1549. uint64_t nsr:32;
  1550. } s;
  1551. struct cvmx_sli_pkt_data_out_ns_s cn61xx;
  1552. struct cvmx_sli_pkt_data_out_ns_s cn63xx;
  1553. struct cvmx_sli_pkt_data_out_ns_s cn63xxp1;
  1554. struct cvmx_sli_pkt_data_out_ns_s cn66xx;
  1555. struct cvmx_sli_pkt_data_out_ns_s cn68xx;
  1556. struct cvmx_sli_pkt_data_out_ns_s cn68xxp1;
  1557. };
  1558. union cvmx_sli_pkt_data_out_ror {
  1559. uint64_t u64;
  1560. struct cvmx_sli_pkt_data_out_ror_s {
  1561. uint64_t reserved_32_63:32;
  1562. uint64_t ror:32;
  1563. } s;
  1564. struct cvmx_sli_pkt_data_out_ror_s cn61xx;
  1565. struct cvmx_sli_pkt_data_out_ror_s cn63xx;
  1566. struct cvmx_sli_pkt_data_out_ror_s cn63xxp1;
  1567. struct cvmx_sli_pkt_data_out_ror_s cn66xx;
  1568. struct cvmx_sli_pkt_data_out_ror_s cn68xx;
  1569. struct cvmx_sli_pkt_data_out_ror_s cn68xxp1;
  1570. };
  1571. union cvmx_sli_pkt_dpaddr {
  1572. uint64_t u64;
  1573. struct cvmx_sli_pkt_dpaddr_s {
  1574. uint64_t reserved_32_63:32;
  1575. uint64_t dptr:32;
  1576. } s;
  1577. struct cvmx_sli_pkt_dpaddr_s cn61xx;
  1578. struct cvmx_sli_pkt_dpaddr_s cn63xx;
  1579. struct cvmx_sli_pkt_dpaddr_s cn63xxp1;
  1580. struct cvmx_sli_pkt_dpaddr_s cn66xx;
  1581. struct cvmx_sli_pkt_dpaddr_s cn68xx;
  1582. struct cvmx_sli_pkt_dpaddr_s cn68xxp1;
  1583. };
  1584. union cvmx_sli_pkt_in_bp {
  1585. uint64_t u64;
  1586. struct cvmx_sli_pkt_in_bp_s {
  1587. uint64_t reserved_32_63:32;
  1588. uint64_t bp:32;
  1589. } s;
  1590. struct cvmx_sli_pkt_in_bp_s cn61xx;
  1591. struct cvmx_sli_pkt_in_bp_s cn63xx;
  1592. struct cvmx_sli_pkt_in_bp_s cn63xxp1;
  1593. struct cvmx_sli_pkt_in_bp_s cn66xx;
  1594. };
  1595. union cvmx_sli_pkt_in_donex_cnts {
  1596. uint64_t u64;
  1597. struct cvmx_sli_pkt_in_donex_cnts_s {
  1598. uint64_t reserved_32_63:32;
  1599. uint64_t cnt:32;
  1600. } s;
  1601. struct cvmx_sli_pkt_in_donex_cnts_s cn61xx;
  1602. struct cvmx_sli_pkt_in_donex_cnts_s cn63xx;
  1603. struct cvmx_sli_pkt_in_donex_cnts_s cn63xxp1;
  1604. struct cvmx_sli_pkt_in_donex_cnts_s cn66xx;
  1605. struct cvmx_sli_pkt_in_donex_cnts_s cn68xx;
  1606. struct cvmx_sli_pkt_in_donex_cnts_s cn68xxp1;
  1607. };
  1608. union cvmx_sli_pkt_in_instr_counts {
  1609. uint64_t u64;
  1610. struct cvmx_sli_pkt_in_instr_counts_s {
  1611. uint64_t wr_cnt:32;
  1612. uint64_t rd_cnt:32;
  1613. } s;
  1614. struct cvmx_sli_pkt_in_instr_counts_s cn61xx;
  1615. struct cvmx_sli_pkt_in_instr_counts_s cn63xx;
  1616. struct cvmx_sli_pkt_in_instr_counts_s cn63xxp1;
  1617. struct cvmx_sli_pkt_in_instr_counts_s cn66xx;
  1618. struct cvmx_sli_pkt_in_instr_counts_s cn68xx;
  1619. struct cvmx_sli_pkt_in_instr_counts_s cn68xxp1;
  1620. };
  1621. union cvmx_sli_pkt_in_pcie_port {
  1622. uint64_t u64;
  1623. struct cvmx_sli_pkt_in_pcie_port_s {
  1624. uint64_t pp:64;
  1625. } s;
  1626. struct cvmx_sli_pkt_in_pcie_port_s cn61xx;
  1627. struct cvmx_sli_pkt_in_pcie_port_s cn63xx;
  1628. struct cvmx_sli_pkt_in_pcie_port_s cn63xxp1;
  1629. struct cvmx_sli_pkt_in_pcie_port_s cn66xx;
  1630. struct cvmx_sli_pkt_in_pcie_port_s cn68xx;
  1631. struct cvmx_sli_pkt_in_pcie_port_s cn68xxp1;
  1632. };
  1633. union cvmx_sli_pkt_input_control {
  1634. uint64_t u64;
  1635. struct cvmx_sli_pkt_input_control_s {
  1636. uint64_t prd_erst:1;
  1637. uint64_t prd_rds:7;
  1638. uint64_t gii_erst:1;
  1639. uint64_t gii_rds:7;
  1640. uint64_t reserved_41_47:7;
  1641. uint64_t prc_idle:1;
  1642. uint64_t reserved_24_39:16;
  1643. uint64_t pin_rst:1;
  1644. uint64_t pkt_rr:1;
  1645. uint64_t pbp_dhi:13;
  1646. uint64_t d_nsr:1;
  1647. uint64_t d_esr:2;
  1648. uint64_t d_ror:1;
  1649. uint64_t use_csr:1;
  1650. uint64_t nsr:1;
  1651. uint64_t esr:2;
  1652. uint64_t ror:1;
  1653. } s;
  1654. struct cvmx_sli_pkt_input_control_s cn61xx;
  1655. struct cvmx_sli_pkt_input_control_cn63xx {
  1656. uint64_t reserved_23_63:41;
  1657. uint64_t pkt_rr:1;
  1658. uint64_t pbp_dhi:13;
  1659. uint64_t d_nsr:1;
  1660. uint64_t d_esr:2;
  1661. uint64_t d_ror:1;
  1662. uint64_t use_csr:1;
  1663. uint64_t nsr:1;
  1664. uint64_t esr:2;
  1665. uint64_t ror:1;
  1666. } cn63xx;
  1667. struct cvmx_sli_pkt_input_control_cn63xx cn63xxp1;
  1668. struct cvmx_sli_pkt_input_control_s cn66xx;
  1669. struct cvmx_sli_pkt_input_control_s cn68xx;
  1670. struct cvmx_sli_pkt_input_control_s cn68xxp1;
  1671. };
  1672. union cvmx_sli_pkt_instr_enb {
  1673. uint64_t u64;
  1674. struct cvmx_sli_pkt_instr_enb_s {
  1675. uint64_t reserved_32_63:32;
  1676. uint64_t enb:32;
  1677. } s;
  1678. struct cvmx_sli_pkt_instr_enb_s cn61xx;
  1679. struct cvmx_sli_pkt_instr_enb_s cn63xx;
  1680. struct cvmx_sli_pkt_instr_enb_s cn63xxp1;
  1681. struct cvmx_sli_pkt_instr_enb_s cn66xx;
  1682. struct cvmx_sli_pkt_instr_enb_s cn68xx;
  1683. struct cvmx_sli_pkt_instr_enb_s cn68xxp1;
  1684. };
  1685. union cvmx_sli_pkt_instr_rd_size {
  1686. uint64_t u64;
  1687. struct cvmx_sli_pkt_instr_rd_size_s {
  1688. uint64_t rdsize:64;
  1689. } s;
  1690. struct cvmx_sli_pkt_instr_rd_size_s cn61xx;
  1691. struct cvmx_sli_pkt_instr_rd_size_s cn63xx;
  1692. struct cvmx_sli_pkt_instr_rd_size_s cn63xxp1;
  1693. struct cvmx_sli_pkt_instr_rd_size_s cn66xx;
  1694. struct cvmx_sli_pkt_instr_rd_size_s cn68xx;
  1695. struct cvmx_sli_pkt_instr_rd_size_s cn68xxp1;
  1696. };
  1697. union cvmx_sli_pkt_instr_size {
  1698. uint64_t u64;
  1699. struct cvmx_sli_pkt_instr_size_s {
  1700. uint64_t reserved_32_63:32;
  1701. uint64_t is_64b:32;
  1702. } s;
  1703. struct cvmx_sli_pkt_instr_size_s cn61xx;
  1704. struct cvmx_sli_pkt_instr_size_s cn63xx;
  1705. struct cvmx_sli_pkt_instr_size_s cn63xxp1;
  1706. struct cvmx_sli_pkt_instr_size_s cn66xx;
  1707. struct cvmx_sli_pkt_instr_size_s cn68xx;
  1708. struct cvmx_sli_pkt_instr_size_s cn68xxp1;
  1709. };
  1710. union cvmx_sli_pkt_int_levels {
  1711. uint64_t u64;
  1712. struct cvmx_sli_pkt_int_levels_s {
  1713. uint64_t reserved_54_63:10;
  1714. uint64_t time:22;
  1715. uint64_t cnt:32;
  1716. } s;
  1717. struct cvmx_sli_pkt_int_levels_s cn61xx;
  1718. struct cvmx_sli_pkt_int_levels_s cn63xx;
  1719. struct cvmx_sli_pkt_int_levels_s cn63xxp1;
  1720. struct cvmx_sli_pkt_int_levels_s cn66xx;
  1721. struct cvmx_sli_pkt_int_levels_s cn68xx;
  1722. struct cvmx_sli_pkt_int_levels_s cn68xxp1;
  1723. };
  1724. union cvmx_sli_pkt_iptr {
  1725. uint64_t u64;
  1726. struct cvmx_sli_pkt_iptr_s {
  1727. uint64_t reserved_32_63:32;
  1728. uint64_t iptr:32;
  1729. } s;
  1730. struct cvmx_sli_pkt_iptr_s cn61xx;
  1731. struct cvmx_sli_pkt_iptr_s cn63xx;
  1732. struct cvmx_sli_pkt_iptr_s cn63xxp1;
  1733. struct cvmx_sli_pkt_iptr_s cn66xx;
  1734. struct cvmx_sli_pkt_iptr_s cn68xx;
  1735. struct cvmx_sli_pkt_iptr_s cn68xxp1;
  1736. };
  1737. union cvmx_sli_pkt_out_bmode {
  1738. uint64_t u64;
  1739. struct cvmx_sli_pkt_out_bmode_s {
  1740. uint64_t reserved_32_63:32;
  1741. uint64_t bmode:32;
  1742. } s;
  1743. struct cvmx_sli_pkt_out_bmode_s cn61xx;
  1744. struct cvmx_sli_pkt_out_bmode_s cn63xx;
  1745. struct cvmx_sli_pkt_out_bmode_s cn63xxp1;
  1746. struct cvmx_sli_pkt_out_bmode_s cn66xx;
  1747. struct cvmx_sli_pkt_out_bmode_s cn68xx;
  1748. struct cvmx_sli_pkt_out_bmode_s cn68xxp1;
  1749. };
  1750. union cvmx_sli_pkt_out_bp_en {
  1751. uint64_t u64;
  1752. struct cvmx_sli_pkt_out_bp_en_s {
  1753. uint64_t reserved_32_63:32;
  1754. uint64_t bp_en:32;
  1755. } s;
  1756. struct cvmx_sli_pkt_out_bp_en_s cn68xx;
  1757. struct cvmx_sli_pkt_out_bp_en_s cn68xxp1;
  1758. };
  1759. union cvmx_sli_pkt_out_enb {
  1760. uint64_t u64;
  1761. struct cvmx_sli_pkt_out_enb_s {
  1762. uint64_t reserved_32_63:32;
  1763. uint64_t enb:32;
  1764. } s;
  1765. struct cvmx_sli_pkt_out_enb_s cn61xx;
  1766. struct cvmx_sli_pkt_out_enb_s cn63xx;
  1767. struct cvmx_sli_pkt_out_enb_s cn63xxp1;
  1768. struct cvmx_sli_pkt_out_enb_s cn66xx;
  1769. struct cvmx_sli_pkt_out_enb_s cn68xx;
  1770. struct cvmx_sli_pkt_out_enb_s cn68xxp1;
  1771. };
  1772. union cvmx_sli_pkt_output_wmark {
  1773. uint64_t u64;
  1774. struct cvmx_sli_pkt_output_wmark_s {
  1775. uint64_t reserved_32_63:32;
  1776. uint64_t wmark:32;
  1777. } s;
  1778. struct cvmx_sli_pkt_output_wmark_s cn61xx;
  1779. struct cvmx_sli_pkt_output_wmark_s cn63xx;
  1780. struct cvmx_sli_pkt_output_wmark_s cn63xxp1;
  1781. struct cvmx_sli_pkt_output_wmark_s cn66xx;
  1782. struct cvmx_sli_pkt_output_wmark_s cn68xx;
  1783. struct cvmx_sli_pkt_output_wmark_s cn68xxp1;
  1784. };
  1785. union cvmx_sli_pkt_pcie_port {
  1786. uint64_t u64;
  1787. struct cvmx_sli_pkt_pcie_port_s {
  1788. uint64_t pp:64;
  1789. } s;
  1790. struct cvmx_sli_pkt_pcie_port_s cn61xx;
  1791. struct cvmx_sli_pkt_pcie_port_s cn63xx;
  1792. struct cvmx_sli_pkt_pcie_port_s cn63xxp1;
  1793. struct cvmx_sli_pkt_pcie_port_s cn66xx;
  1794. struct cvmx_sli_pkt_pcie_port_s cn68xx;
  1795. struct cvmx_sli_pkt_pcie_port_s cn68xxp1;
  1796. };
  1797. union cvmx_sli_pkt_port_in_rst {
  1798. uint64_t u64;
  1799. struct cvmx_sli_pkt_port_in_rst_s {
  1800. uint64_t in_rst:32;
  1801. uint64_t out_rst:32;
  1802. } s;
  1803. struct cvmx_sli_pkt_port_in_rst_s cn61xx;
  1804. struct cvmx_sli_pkt_port_in_rst_s cn63xx;
  1805. struct cvmx_sli_pkt_port_in_rst_s cn63xxp1;
  1806. struct cvmx_sli_pkt_port_in_rst_s cn66xx;
  1807. struct cvmx_sli_pkt_port_in_rst_s cn68xx;
  1808. struct cvmx_sli_pkt_port_in_rst_s cn68xxp1;
  1809. };
  1810. union cvmx_sli_pkt_slist_es {
  1811. uint64_t u64;
  1812. struct cvmx_sli_pkt_slist_es_s {
  1813. uint64_t es:64;
  1814. } s;
  1815. struct cvmx_sli_pkt_slist_es_s cn61xx;
  1816. struct cvmx_sli_pkt_slist_es_s cn63xx;
  1817. struct cvmx_sli_pkt_slist_es_s cn63xxp1;
  1818. struct cvmx_sli_pkt_slist_es_s cn66xx;
  1819. struct cvmx_sli_pkt_slist_es_s cn68xx;
  1820. struct cvmx_sli_pkt_slist_es_s cn68xxp1;
  1821. };
  1822. union cvmx_sli_pkt_slist_ns {
  1823. uint64_t u64;
  1824. struct cvmx_sli_pkt_slist_ns_s {
  1825. uint64_t reserved_32_63:32;
  1826. uint64_t nsr:32;
  1827. } s;
  1828. struct cvmx_sli_pkt_slist_ns_s cn61xx;
  1829. struct cvmx_sli_pkt_slist_ns_s cn63xx;
  1830. struct cvmx_sli_pkt_slist_ns_s cn63xxp1;
  1831. struct cvmx_sli_pkt_slist_ns_s cn66xx;
  1832. struct cvmx_sli_pkt_slist_ns_s cn68xx;
  1833. struct cvmx_sli_pkt_slist_ns_s cn68xxp1;
  1834. };
  1835. union cvmx_sli_pkt_slist_ror {
  1836. uint64_t u64;
  1837. struct cvmx_sli_pkt_slist_ror_s {
  1838. uint64_t reserved_32_63:32;
  1839. uint64_t ror:32;
  1840. } s;
  1841. struct cvmx_sli_pkt_slist_ror_s cn61xx;
  1842. struct cvmx_sli_pkt_slist_ror_s cn63xx;
  1843. struct cvmx_sli_pkt_slist_ror_s cn63xxp1;
  1844. struct cvmx_sli_pkt_slist_ror_s cn66xx;
  1845. struct cvmx_sli_pkt_slist_ror_s cn68xx;
  1846. struct cvmx_sli_pkt_slist_ror_s cn68xxp1;
  1847. };
  1848. union cvmx_sli_pkt_time_int {
  1849. uint64_t u64;
  1850. struct cvmx_sli_pkt_time_int_s {
  1851. uint64_t reserved_32_63:32;
  1852. uint64_t port:32;
  1853. } s;
  1854. struct cvmx_sli_pkt_time_int_s cn61xx;
  1855. struct cvmx_sli_pkt_time_int_s cn63xx;
  1856. struct cvmx_sli_pkt_time_int_s cn63xxp1;
  1857. struct cvmx_sli_pkt_time_int_s cn66xx;
  1858. struct cvmx_sli_pkt_time_int_s cn68xx;
  1859. struct cvmx_sli_pkt_time_int_s cn68xxp1;
  1860. };
  1861. union cvmx_sli_pkt_time_int_enb {
  1862. uint64_t u64;
  1863. struct cvmx_sli_pkt_time_int_enb_s {
  1864. uint64_t reserved_32_63:32;
  1865. uint64_t port:32;
  1866. } s;
  1867. struct cvmx_sli_pkt_time_int_enb_s cn61xx;
  1868. struct cvmx_sli_pkt_time_int_enb_s cn63xx;
  1869. struct cvmx_sli_pkt_time_int_enb_s cn63xxp1;
  1870. struct cvmx_sli_pkt_time_int_enb_s cn66xx;
  1871. struct cvmx_sli_pkt_time_int_enb_s cn68xx;
  1872. struct cvmx_sli_pkt_time_int_enb_s cn68xxp1;
  1873. };
  1874. union cvmx_sli_portx_pkind {
  1875. uint64_t u64;
  1876. struct cvmx_sli_portx_pkind_s {
  1877. uint64_t reserved_25_63:39;
  1878. uint64_t rpk_enb:1;
  1879. uint64_t reserved_22_23:2;
  1880. uint64_t pkindr:6;
  1881. uint64_t reserved_14_15:2;
  1882. uint64_t bpkind:6;
  1883. uint64_t reserved_6_7:2;
  1884. uint64_t pkind:6;
  1885. } s;
  1886. struct cvmx_sli_portx_pkind_s cn68xx;
  1887. struct cvmx_sli_portx_pkind_cn68xxp1 {
  1888. uint64_t reserved_14_63:50;
  1889. uint64_t bpkind:6;
  1890. uint64_t reserved_6_7:2;
  1891. uint64_t pkind:6;
  1892. } cn68xxp1;
  1893. };
  1894. union cvmx_sli_s2m_portx_ctl {
  1895. uint64_t u64;
  1896. struct cvmx_sli_s2m_portx_ctl_s {
  1897. uint64_t reserved_5_63:59;
  1898. uint64_t wind_d:1;
  1899. uint64_t bar0_d:1;
  1900. uint64_t mrrs:3;
  1901. } s;
  1902. struct cvmx_sli_s2m_portx_ctl_s cn61xx;
  1903. struct cvmx_sli_s2m_portx_ctl_s cn63xx;
  1904. struct cvmx_sli_s2m_portx_ctl_s cn63xxp1;
  1905. struct cvmx_sli_s2m_portx_ctl_s cn66xx;
  1906. struct cvmx_sli_s2m_portx_ctl_s cn68xx;
  1907. struct cvmx_sli_s2m_portx_ctl_s cn68xxp1;
  1908. };
  1909. union cvmx_sli_scratch_1 {
  1910. uint64_t u64;
  1911. struct cvmx_sli_scratch_1_s {
  1912. uint64_t data:64;
  1913. } s;
  1914. struct cvmx_sli_scratch_1_s cn61xx;
  1915. struct cvmx_sli_scratch_1_s cn63xx;
  1916. struct cvmx_sli_scratch_1_s cn63xxp1;
  1917. struct cvmx_sli_scratch_1_s cn66xx;
  1918. struct cvmx_sli_scratch_1_s cn68xx;
  1919. struct cvmx_sli_scratch_1_s cn68xxp1;
  1920. };
  1921. union cvmx_sli_scratch_2 {
  1922. uint64_t u64;
  1923. struct cvmx_sli_scratch_2_s {
  1924. uint64_t data:64;
  1925. } s;
  1926. struct cvmx_sli_scratch_2_s cn61xx;
  1927. struct cvmx_sli_scratch_2_s cn63xx;
  1928. struct cvmx_sli_scratch_2_s cn63xxp1;
  1929. struct cvmx_sli_scratch_2_s cn66xx;
  1930. struct cvmx_sli_scratch_2_s cn68xx;
  1931. struct cvmx_sli_scratch_2_s cn68xxp1;
  1932. };
  1933. union cvmx_sli_state1 {
  1934. uint64_t u64;
  1935. struct cvmx_sli_state1_s {
  1936. uint64_t cpl1:12;
  1937. uint64_t cpl0:12;
  1938. uint64_t arb:1;
  1939. uint64_t csr:39;
  1940. } s;
  1941. struct cvmx_sli_state1_s cn61xx;
  1942. struct cvmx_sli_state1_s cn63xx;
  1943. struct cvmx_sli_state1_s cn63xxp1;
  1944. struct cvmx_sli_state1_s cn66xx;
  1945. struct cvmx_sli_state1_s cn68xx;
  1946. struct cvmx_sli_state1_s cn68xxp1;
  1947. };
  1948. union cvmx_sli_state2 {
  1949. uint64_t u64;
  1950. struct cvmx_sli_state2_s {
  1951. uint64_t reserved_56_63:8;
  1952. uint64_t nnp1:8;
  1953. uint64_t reserved_47_47:1;
  1954. uint64_t rac:1;
  1955. uint64_t csm1:15;
  1956. uint64_t csm0:15;
  1957. uint64_t nnp0:8;
  1958. uint64_t nnd:8;
  1959. } s;
  1960. struct cvmx_sli_state2_s cn61xx;
  1961. struct cvmx_sli_state2_s cn63xx;
  1962. struct cvmx_sli_state2_s cn63xxp1;
  1963. struct cvmx_sli_state2_s cn66xx;
  1964. struct cvmx_sli_state2_s cn68xx;
  1965. struct cvmx_sli_state2_s cn68xxp1;
  1966. };
  1967. union cvmx_sli_state3 {
  1968. uint64_t u64;
  1969. struct cvmx_sli_state3_s {
  1970. uint64_t reserved_56_63:8;
  1971. uint64_t psm1:15;
  1972. uint64_t psm0:15;
  1973. uint64_t nsm1:13;
  1974. uint64_t nsm0:13;
  1975. } s;
  1976. struct cvmx_sli_state3_s cn61xx;
  1977. struct cvmx_sli_state3_s cn63xx;
  1978. struct cvmx_sli_state3_s cn63xxp1;
  1979. struct cvmx_sli_state3_s cn66xx;
  1980. struct cvmx_sli_state3_s cn68xx;
  1981. struct cvmx_sli_state3_s cn68xxp1;
  1982. };
  1983. union cvmx_sli_tx_pipe {
  1984. uint64_t u64;
  1985. struct cvmx_sli_tx_pipe_s {
  1986. uint64_t reserved_24_63:40;
  1987. uint64_t nump:8;
  1988. uint64_t reserved_7_15:9;
  1989. uint64_t base:7;
  1990. } s;
  1991. struct cvmx_sli_tx_pipe_s cn68xx;
  1992. struct cvmx_sli_tx_pipe_s cn68xxp1;
  1993. };
  1994. union cvmx_sli_win_rd_addr {
  1995. uint64_t u64;
  1996. struct cvmx_sli_win_rd_addr_s {
  1997. uint64_t reserved_51_63:13;
  1998. uint64_t ld_cmd:2;
  1999. uint64_t iobit:1;
  2000. uint64_t rd_addr:48;
  2001. } s;
  2002. struct cvmx_sli_win_rd_addr_s cn61xx;
  2003. struct cvmx_sli_win_rd_addr_s cn63xx;
  2004. struct cvmx_sli_win_rd_addr_s cn63xxp1;
  2005. struct cvmx_sli_win_rd_addr_s cn66xx;
  2006. struct cvmx_sli_win_rd_addr_s cn68xx;
  2007. struct cvmx_sli_win_rd_addr_s cn68xxp1;
  2008. };
  2009. union cvmx_sli_win_rd_data {
  2010. uint64_t u64;
  2011. struct cvmx_sli_win_rd_data_s {
  2012. uint64_t rd_data:64;
  2013. } s;
  2014. struct cvmx_sli_win_rd_data_s cn61xx;
  2015. struct cvmx_sli_win_rd_data_s cn63xx;
  2016. struct cvmx_sli_win_rd_data_s cn63xxp1;
  2017. struct cvmx_sli_win_rd_data_s cn66xx;
  2018. struct cvmx_sli_win_rd_data_s cn68xx;
  2019. struct cvmx_sli_win_rd_data_s cn68xxp1;
  2020. };
  2021. union cvmx_sli_win_wr_addr {
  2022. uint64_t u64;
  2023. struct cvmx_sli_win_wr_addr_s {
  2024. uint64_t reserved_49_63:15;
  2025. uint64_t iobit:1;
  2026. uint64_t wr_addr:45;
  2027. uint64_t reserved_0_2:3;
  2028. } s;
  2029. struct cvmx_sli_win_wr_addr_s cn61xx;
  2030. struct cvmx_sli_win_wr_addr_s cn63xx;
  2031. struct cvmx_sli_win_wr_addr_s cn63xxp1;
  2032. struct cvmx_sli_win_wr_addr_s cn66xx;
  2033. struct cvmx_sli_win_wr_addr_s cn68xx;
  2034. struct cvmx_sli_win_wr_addr_s cn68xxp1;
  2035. };
  2036. union cvmx_sli_win_wr_data {
  2037. uint64_t u64;
  2038. struct cvmx_sli_win_wr_data_s {
  2039. uint64_t wr_data:64;
  2040. } s;
  2041. struct cvmx_sli_win_wr_data_s cn61xx;
  2042. struct cvmx_sli_win_wr_data_s cn63xx;
  2043. struct cvmx_sli_win_wr_data_s cn63xxp1;
  2044. struct cvmx_sli_win_wr_data_s cn66xx;
  2045. struct cvmx_sli_win_wr_data_s cn68xx;
  2046. struct cvmx_sli_win_wr_data_s cn68xxp1;
  2047. };
  2048. union cvmx_sli_win_wr_mask {
  2049. uint64_t u64;
  2050. struct cvmx_sli_win_wr_mask_s {
  2051. uint64_t reserved_8_63:56;
  2052. uint64_t wr_mask:8;
  2053. } s;
  2054. struct cvmx_sli_win_wr_mask_s cn61xx;
  2055. struct cvmx_sli_win_wr_mask_s cn63xx;
  2056. struct cvmx_sli_win_wr_mask_s cn63xxp1;
  2057. struct cvmx_sli_win_wr_mask_s cn66xx;
  2058. struct cvmx_sli_win_wr_mask_s cn68xx;
  2059. struct cvmx_sli_win_wr_mask_s cn68xxp1;
  2060. };
  2061. union cvmx_sli_window_ctl {
  2062. uint64_t u64;
  2063. struct cvmx_sli_window_ctl_s {
  2064. uint64_t reserved_32_63:32;
  2065. uint64_t time:32;
  2066. } s;
  2067. struct cvmx_sli_window_ctl_s cn61xx;
  2068. struct cvmx_sli_window_ctl_s cn63xx;
  2069. struct cvmx_sli_window_ctl_s cn63xxp1;
  2070. struct cvmx_sli_window_ctl_s cn66xx;
  2071. struct cvmx_sli_window_ctl_s cn68xx;
  2072. struct cvmx_sli_window_ctl_s cn68xxp1;
  2073. };
  2074. #endif