cvmx-dpi-defs.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2011 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_DPI_DEFS_H__
  28. #define __CVMX_DPI_DEFS_H__
  29. #define CVMX_DPI_BIST_STATUS (CVMX_ADD_IO_SEG(0x0001DF0000000000ull))
  30. #define CVMX_DPI_CTL (CVMX_ADD_IO_SEG(0x0001DF0000000040ull))
  31. #define CVMX_DPI_DMAX_COUNTS(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000300ull) + ((offset) & 7) * 8)
  32. #define CVMX_DPI_DMAX_DBELL(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000200ull) + ((offset) & 7) * 8)
  33. #define CVMX_DPI_DMAX_ERR_RSP_STATUS(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000A80ull) + ((offset) & 7) * 8)
  34. #define CVMX_DPI_DMAX_IBUFF_SADDR(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000280ull) + ((offset) & 7) * 8)
  35. #define CVMX_DPI_DMAX_IFLIGHT(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000A00ull) + ((offset) & 7) * 8)
  36. #define CVMX_DPI_DMAX_NADDR(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000380ull) + ((offset) & 7) * 8)
  37. #define CVMX_DPI_DMAX_REQBNK0(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000400ull) + ((offset) & 7) * 8)
  38. #define CVMX_DPI_DMAX_REQBNK1(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000480ull) + ((offset) & 7) * 8)
  39. #define CVMX_DPI_DMA_CONTROL (CVMX_ADD_IO_SEG(0x0001DF0000000048ull))
  40. #define CVMX_DPI_DMA_ENGX_EN(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000080ull) + ((offset) & 7) * 8)
  41. #define CVMX_DPI_DMA_PPX_CNT(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000B00ull) + ((offset) & 31) * 8)
  42. #define CVMX_DPI_ENGX_BUF(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000880ull) + ((offset) & 7) * 8)
  43. #define CVMX_DPI_INFO_REG (CVMX_ADD_IO_SEG(0x0001DF0000000980ull))
  44. #define CVMX_DPI_INT_EN (CVMX_ADD_IO_SEG(0x0001DF0000000010ull))
  45. #define CVMX_DPI_INT_REG (CVMX_ADD_IO_SEG(0x0001DF0000000008ull))
  46. #define CVMX_DPI_NCBX_CFG(block_id) (CVMX_ADD_IO_SEG(0x0001DF0000000800ull))
  47. #define CVMX_DPI_PINT_INFO (CVMX_ADD_IO_SEG(0x0001DF0000000830ull))
  48. #define CVMX_DPI_PKT_ERR_RSP (CVMX_ADD_IO_SEG(0x0001DF0000000078ull))
  49. #define CVMX_DPI_REQ_ERR_RSP (CVMX_ADD_IO_SEG(0x0001DF0000000058ull))
  50. #define CVMX_DPI_REQ_ERR_RSP_EN (CVMX_ADD_IO_SEG(0x0001DF0000000068ull))
  51. #define CVMX_DPI_REQ_ERR_RST (CVMX_ADD_IO_SEG(0x0001DF0000000060ull))
  52. #define CVMX_DPI_REQ_ERR_RST_EN (CVMX_ADD_IO_SEG(0x0001DF0000000070ull))
  53. #define CVMX_DPI_REQ_ERR_SKIP_COMP (CVMX_ADD_IO_SEG(0x0001DF0000000838ull))
  54. #define CVMX_DPI_REQ_GBL_EN (CVMX_ADD_IO_SEG(0x0001DF0000000050ull))
  55. #define CVMX_DPI_SLI_PRTX_CFG(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000900ull) + ((offset) & 3) * 8)
  56. #define CVMX_DPI_SLI_PRTX_ERR_INFO(offset) (CVMX_ADD_IO_SEG(0x0001DF0000000940ull) + ((offset) & 3) * 8)
  57. union cvmx_dpi_bist_status {
  58. uint64_t u64;
  59. struct cvmx_dpi_bist_status_s {
  60. uint64_t reserved_47_63:17;
  61. uint64_t bist:47;
  62. } s;
  63. struct cvmx_dpi_bist_status_s cn61xx;
  64. struct cvmx_dpi_bist_status_cn63xx {
  65. uint64_t reserved_45_63:19;
  66. uint64_t bist:45;
  67. } cn63xx;
  68. struct cvmx_dpi_bist_status_cn63xxp1 {
  69. uint64_t reserved_37_63:27;
  70. uint64_t bist:37;
  71. } cn63xxp1;
  72. struct cvmx_dpi_bist_status_s cn66xx;
  73. struct cvmx_dpi_bist_status_cn63xx cn68xx;
  74. struct cvmx_dpi_bist_status_cn63xx cn68xxp1;
  75. };
  76. union cvmx_dpi_ctl {
  77. uint64_t u64;
  78. struct cvmx_dpi_ctl_s {
  79. uint64_t reserved_2_63:62;
  80. uint64_t clk:1;
  81. uint64_t en:1;
  82. } s;
  83. struct cvmx_dpi_ctl_cn61xx {
  84. uint64_t reserved_1_63:63;
  85. uint64_t en:1;
  86. } cn61xx;
  87. struct cvmx_dpi_ctl_s cn63xx;
  88. struct cvmx_dpi_ctl_s cn63xxp1;
  89. struct cvmx_dpi_ctl_s cn66xx;
  90. struct cvmx_dpi_ctl_s cn68xx;
  91. struct cvmx_dpi_ctl_s cn68xxp1;
  92. };
  93. union cvmx_dpi_dmax_counts {
  94. uint64_t u64;
  95. struct cvmx_dpi_dmax_counts_s {
  96. uint64_t reserved_39_63:25;
  97. uint64_t fcnt:7;
  98. uint64_t dbell:32;
  99. } s;
  100. struct cvmx_dpi_dmax_counts_s cn61xx;
  101. struct cvmx_dpi_dmax_counts_s cn63xx;
  102. struct cvmx_dpi_dmax_counts_s cn63xxp1;
  103. struct cvmx_dpi_dmax_counts_s cn66xx;
  104. struct cvmx_dpi_dmax_counts_s cn68xx;
  105. struct cvmx_dpi_dmax_counts_s cn68xxp1;
  106. };
  107. union cvmx_dpi_dmax_dbell {
  108. uint64_t u64;
  109. struct cvmx_dpi_dmax_dbell_s {
  110. uint64_t reserved_16_63:48;
  111. uint64_t dbell:16;
  112. } s;
  113. struct cvmx_dpi_dmax_dbell_s cn61xx;
  114. struct cvmx_dpi_dmax_dbell_s cn63xx;
  115. struct cvmx_dpi_dmax_dbell_s cn63xxp1;
  116. struct cvmx_dpi_dmax_dbell_s cn66xx;
  117. struct cvmx_dpi_dmax_dbell_s cn68xx;
  118. struct cvmx_dpi_dmax_dbell_s cn68xxp1;
  119. };
  120. union cvmx_dpi_dmax_err_rsp_status {
  121. uint64_t u64;
  122. struct cvmx_dpi_dmax_err_rsp_status_s {
  123. uint64_t reserved_6_63:58;
  124. uint64_t status:6;
  125. } s;
  126. struct cvmx_dpi_dmax_err_rsp_status_s cn61xx;
  127. struct cvmx_dpi_dmax_err_rsp_status_s cn66xx;
  128. struct cvmx_dpi_dmax_err_rsp_status_s cn68xx;
  129. struct cvmx_dpi_dmax_err_rsp_status_s cn68xxp1;
  130. };
  131. union cvmx_dpi_dmax_ibuff_saddr {
  132. uint64_t u64;
  133. struct cvmx_dpi_dmax_ibuff_saddr_s {
  134. uint64_t reserved_62_63:2;
  135. uint64_t csize:14;
  136. uint64_t reserved_41_47:7;
  137. uint64_t idle:1;
  138. uint64_t saddr:33;
  139. uint64_t reserved_0_6:7;
  140. } s;
  141. struct cvmx_dpi_dmax_ibuff_saddr_cn61xx {
  142. uint64_t reserved_62_63:2;
  143. uint64_t csize:14;
  144. uint64_t reserved_41_47:7;
  145. uint64_t idle:1;
  146. uint64_t reserved_36_39:4;
  147. uint64_t saddr:29;
  148. uint64_t reserved_0_6:7;
  149. } cn61xx;
  150. struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn63xx;
  151. struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn63xxp1;
  152. struct cvmx_dpi_dmax_ibuff_saddr_cn61xx cn66xx;
  153. struct cvmx_dpi_dmax_ibuff_saddr_s cn68xx;
  154. struct cvmx_dpi_dmax_ibuff_saddr_s cn68xxp1;
  155. };
  156. union cvmx_dpi_dmax_iflight {
  157. uint64_t u64;
  158. struct cvmx_dpi_dmax_iflight_s {
  159. uint64_t reserved_3_63:61;
  160. uint64_t cnt:3;
  161. } s;
  162. struct cvmx_dpi_dmax_iflight_s cn61xx;
  163. struct cvmx_dpi_dmax_iflight_s cn66xx;
  164. struct cvmx_dpi_dmax_iflight_s cn68xx;
  165. struct cvmx_dpi_dmax_iflight_s cn68xxp1;
  166. };
  167. union cvmx_dpi_dmax_naddr {
  168. uint64_t u64;
  169. struct cvmx_dpi_dmax_naddr_s {
  170. uint64_t reserved_40_63:24;
  171. uint64_t addr:40;
  172. } s;
  173. struct cvmx_dpi_dmax_naddr_cn61xx {
  174. uint64_t reserved_36_63:28;
  175. uint64_t addr:36;
  176. } cn61xx;
  177. struct cvmx_dpi_dmax_naddr_cn61xx cn63xx;
  178. struct cvmx_dpi_dmax_naddr_cn61xx cn63xxp1;
  179. struct cvmx_dpi_dmax_naddr_cn61xx cn66xx;
  180. struct cvmx_dpi_dmax_naddr_s cn68xx;
  181. struct cvmx_dpi_dmax_naddr_s cn68xxp1;
  182. };
  183. union cvmx_dpi_dmax_reqbnk0 {
  184. uint64_t u64;
  185. struct cvmx_dpi_dmax_reqbnk0_s {
  186. uint64_t state:64;
  187. } s;
  188. struct cvmx_dpi_dmax_reqbnk0_s cn61xx;
  189. struct cvmx_dpi_dmax_reqbnk0_s cn63xx;
  190. struct cvmx_dpi_dmax_reqbnk0_s cn63xxp1;
  191. struct cvmx_dpi_dmax_reqbnk0_s cn66xx;
  192. struct cvmx_dpi_dmax_reqbnk0_s cn68xx;
  193. struct cvmx_dpi_dmax_reqbnk0_s cn68xxp1;
  194. };
  195. union cvmx_dpi_dmax_reqbnk1 {
  196. uint64_t u64;
  197. struct cvmx_dpi_dmax_reqbnk1_s {
  198. uint64_t state:64;
  199. } s;
  200. struct cvmx_dpi_dmax_reqbnk1_s cn61xx;
  201. struct cvmx_dpi_dmax_reqbnk1_s cn63xx;
  202. struct cvmx_dpi_dmax_reqbnk1_s cn63xxp1;
  203. struct cvmx_dpi_dmax_reqbnk1_s cn66xx;
  204. struct cvmx_dpi_dmax_reqbnk1_s cn68xx;
  205. struct cvmx_dpi_dmax_reqbnk1_s cn68xxp1;
  206. };
  207. union cvmx_dpi_dma_control {
  208. uint64_t u64;
  209. struct cvmx_dpi_dma_control_s {
  210. uint64_t reserved_62_63:2;
  211. uint64_t dici_mode:1;
  212. uint64_t pkt_en1:1;
  213. uint64_t ffp_dis:1;
  214. uint64_t commit_mode:1;
  215. uint64_t pkt_hp:1;
  216. uint64_t pkt_en:1;
  217. uint64_t reserved_54_55:2;
  218. uint64_t dma_enb:6;
  219. uint64_t reserved_34_47:14;
  220. uint64_t b0_lend:1;
  221. uint64_t dwb_denb:1;
  222. uint64_t dwb_ichk:9;
  223. uint64_t fpa_que:3;
  224. uint64_t o_add1:1;
  225. uint64_t o_ro:1;
  226. uint64_t o_ns:1;
  227. uint64_t o_es:2;
  228. uint64_t o_mode:1;
  229. uint64_t reserved_0_13:14;
  230. } s;
  231. struct cvmx_dpi_dma_control_s cn61xx;
  232. struct cvmx_dpi_dma_control_cn63xx {
  233. uint64_t reserved_61_63:3;
  234. uint64_t pkt_en1:1;
  235. uint64_t ffp_dis:1;
  236. uint64_t commit_mode:1;
  237. uint64_t pkt_hp:1;
  238. uint64_t pkt_en:1;
  239. uint64_t reserved_54_55:2;
  240. uint64_t dma_enb:6;
  241. uint64_t reserved_34_47:14;
  242. uint64_t b0_lend:1;
  243. uint64_t dwb_denb:1;
  244. uint64_t dwb_ichk:9;
  245. uint64_t fpa_que:3;
  246. uint64_t o_add1:1;
  247. uint64_t o_ro:1;
  248. uint64_t o_ns:1;
  249. uint64_t o_es:2;
  250. uint64_t o_mode:1;
  251. uint64_t reserved_0_13:14;
  252. } cn63xx;
  253. struct cvmx_dpi_dma_control_cn63xxp1 {
  254. uint64_t reserved_59_63:5;
  255. uint64_t commit_mode:1;
  256. uint64_t pkt_hp:1;
  257. uint64_t pkt_en:1;
  258. uint64_t reserved_54_55:2;
  259. uint64_t dma_enb:6;
  260. uint64_t reserved_34_47:14;
  261. uint64_t b0_lend:1;
  262. uint64_t dwb_denb:1;
  263. uint64_t dwb_ichk:9;
  264. uint64_t fpa_que:3;
  265. uint64_t o_add1:1;
  266. uint64_t o_ro:1;
  267. uint64_t o_ns:1;
  268. uint64_t o_es:2;
  269. uint64_t o_mode:1;
  270. uint64_t reserved_0_13:14;
  271. } cn63xxp1;
  272. struct cvmx_dpi_dma_control_cn63xx cn66xx;
  273. struct cvmx_dpi_dma_control_s cn68xx;
  274. struct cvmx_dpi_dma_control_cn63xx cn68xxp1;
  275. };
  276. union cvmx_dpi_dma_engx_en {
  277. uint64_t u64;
  278. struct cvmx_dpi_dma_engx_en_s {
  279. uint64_t reserved_8_63:56;
  280. uint64_t qen:8;
  281. } s;
  282. struct cvmx_dpi_dma_engx_en_s cn61xx;
  283. struct cvmx_dpi_dma_engx_en_s cn63xx;
  284. struct cvmx_dpi_dma_engx_en_s cn63xxp1;
  285. struct cvmx_dpi_dma_engx_en_s cn66xx;
  286. struct cvmx_dpi_dma_engx_en_s cn68xx;
  287. struct cvmx_dpi_dma_engx_en_s cn68xxp1;
  288. };
  289. union cvmx_dpi_dma_ppx_cnt {
  290. uint64_t u64;
  291. struct cvmx_dpi_dma_ppx_cnt_s {
  292. uint64_t reserved_16_63:48;
  293. uint64_t cnt:16;
  294. } s;
  295. struct cvmx_dpi_dma_ppx_cnt_s cn61xx;
  296. struct cvmx_dpi_dma_ppx_cnt_s cn68xx;
  297. };
  298. union cvmx_dpi_engx_buf {
  299. uint64_t u64;
  300. struct cvmx_dpi_engx_buf_s {
  301. uint64_t reserved_37_63:27;
  302. uint64_t compblks:5;
  303. uint64_t reserved_9_31:23;
  304. uint64_t base:5;
  305. uint64_t blks:4;
  306. } s;
  307. struct cvmx_dpi_engx_buf_s cn61xx;
  308. struct cvmx_dpi_engx_buf_cn63xx {
  309. uint64_t reserved_8_63:56;
  310. uint64_t base:4;
  311. uint64_t blks:4;
  312. } cn63xx;
  313. struct cvmx_dpi_engx_buf_cn63xx cn63xxp1;
  314. struct cvmx_dpi_engx_buf_s cn66xx;
  315. struct cvmx_dpi_engx_buf_s cn68xx;
  316. struct cvmx_dpi_engx_buf_s cn68xxp1;
  317. };
  318. union cvmx_dpi_info_reg {
  319. uint64_t u64;
  320. struct cvmx_dpi_info_reg_s {
  321. uint64_t reserved_8_63:56;
  322. uint64_t ffp:4;
  323. uint64_t reserved_2_3:2;
  324. uint64_t ncb:1;
  325. uint64_t rsl:1;
  326. } s;
  327. struct cvmx_dpi_info_reg_s cn61xx;
  328. struct cvmx_dpi_info_reg_s cn63xx;
  329. struct cvmx_dpi_info_reg_cn63xxp1 {
  330. uint64_t reserved_2_63:62;
  331. uint64_t ncb:1;
  332. uint64_t rsl:1;
  333. } cn63xxp1;
  334. struct cvmx_dpi_info_reg_s cn66xx;
  335. struct cvmx_dpi_info_reg_s cn68xx;
  336. struct cvmx_dpi_info_reg_s cn68xxp1;
  337. };
  338. union cvmx_dpi_int_en {
  339. uint64_t u64;
  340. struct cvmx_dpi_int_en_s {
  341. uint64_t reserved_28_63:36;
  342. uint64_t sprt3_rst:1;
  343. uint64_t sprt2_rst:1;
  344. uint64_t sprt1_rst:1;
  345. uint64_t sprt0_rst:1;
  346. uint64_t reserved_23_23:1;
  347. uint64_t req_badfil:1;
  348. uint64_t req_inull:1;
  349. uint64_t req_anull:1;
  350. uint64_t req_undflw:1;
  351. uint64_t req_ovrflw:1;
  352. uint64_t req_badlen:1;
  353. uint64_t req_badadr:1;
  354. uint64_t dmadbo:8;
  355. uint64_t reserved_2_7:6;
  356. uint64_t nfovr:1;
  357. uint64_t nderr:1;
  358. } s;
  359. struct cvmx_dpi_int_en_s cn61xx;
  360. struct cvmx_dpi_int_en_cn63xx {
  361. uint64_t reserved_26_63:38;
  362. uint64_t sprt1_rst:1;
  363. uint64_t sprt0_rst:1;
  364. uint64_t reserved_23_23:1;
  365. uint64_t req_badfil:1;
  366. uint64_t req_inull:1;
  367. uint64_t req_anull:1;
  368. uint64_t req_undflw:1;
  369. uint64_t req_ovrflw:1;
  370. uint64_t req_badlen:1;
  371. uint64_t req_badadr:1;
  372. uint64_t dmadbo:8;
  373. uint64_t reserved_2_7:6;
  374. uint64_t nfovr:1;
  375. uint64_t nderr:1;
  376. } cn63xx;
  377. struct cvmx_dpi_int_en_cn63xx cn63xxp1;
  378. struct cvmx_dpi_int_en_s cn66xx;
  379. struct cvmx_dpi_int_en_cn63xx cn68xx;
  380. struct cvmx_dpi_int_en_cn63xx cn68xxp1;
  381. };
  382. union cvmx_dpi_int_reg {
  383. uint64_t u64;
  384. struct cvmx_dpi_int_reg_s {
  385. uint64_t reserved_28_63:36;
  386. uint64_t sprt3_rst:1;
  387. uint64_t sprt2_rst:1;
  388. uint64_t sprt1_rst:1;
  389. uint64_t sprt0_rst:1;
  390. uint64_t reserved_23_23:1;
  391. uint64_t req_badfil:1;
  392. uint64_t req_inull:1;
  393. uint64_t req_anull:1;
  394. uint64_t req_undflw:1;
  395. uint64_t req_ovrflw:1;
  396. uint64_t req_badlen:1;
  397. uint64_t req_badadr:1;
  398. uint64_t dmadbo:8;
  399. uint64_t reserved_2_7:6;
  400. uint64_t nfovr:1;
  401. uint64_t nderr:1;
  402. } s;
  403. struct cvmx_dpi_int_reg_s cn61xx;
  404. struct cvmx_dpi_int_reg_cn63xx {
  405. uint64_t reserved_26_63:38;
  406. uint64_t sprt1_rst:1;
  407. uint64_t sprt0_rst:1;
  408. uint64_t reserved_23_23:1;
  409. uint64_t req_badfil:1;
  410. uint64_t req_inull:1;
  411. uint64_t req_anull:1;
  412. uint64_t req_undflw:1;
  413. uint64_t req_ovrflw:1;
  414. uint64_t req_badlen:1;
  415. uint64_t req_badadr:1;
  416. uint64_t dmadbo:8;
  417. uint64_t reserved_2_7:6;
  418. uint64_t nfovr:1;
  419. uint64_t nderr:1;
  420. } cn63xx;
  421. struct cvmx_dpi_int_reg_cn63xx cn63xxp1;
  422. struct cvmx_dpi_int_reg_s cn66xx;
  423. struct cvmx_dpi_int_reg_cn63xx cn68xx;
  424. struct cvmx_dpi_int_reg_cn63xx cn68xxp1;
  425. };
  426. union cvmx_dpi_ncbx_cfg {
  427. uint64_t u64;
  428. struct cvmx_dpi_ncbx_cfg_s {
  429. uint64_t reserved_6_63:58;
  430. uint64_t molr:6;
  431. } s;
  432. struct cvmx_dpi_ncbx_cfg_s cn61xx;
  433. struct cvmx_dpi_ncbx_cfg_s cn66xx;
  434. struct cvmx_dpi_ncbx_cfg_s cn68xx;
  435. };
  436. union cvmx_dpi_pint_info {
  437. uint64_t u64;
  438. struct cvmx_dpi_pint_info_s {
  439. uint64_t reserved_14_63:50;
  440. uint64_t iinfo:6;
  441. uint64_t reserved_6_7:2;
  442. uint64_t sinfo:6;
  443. } s;
  444. struct cvmx_dpi_pint_info_s cn61xx;
  445. struct cvmx_dpi_pint_info_s cn63xx;
  446. struct cvmx_dpi_pint_info_s cn63xxp1;
  447. struct cvmx_dpi_pint_info_s cn66xx;
  448. struct cvmx_dpi_pint_info_s cn68xx;
  449. struct cvmx_dpi_pint_info_s cn68xxp1;
  450. };
  451. union cvmx_dpi_pkt_err_rsp {
  452. uint64_t u64;
  453. struct cvmx_dpi_pkt_err_rsp_s {
  454. uint64_t reserved_1_63:63;
  455. uint64_t pkterr:1;
  456. } s;
  457. struct cvmx_dpi_pkt_err_rsp_s cn61xx;
  458. struct cvmx_dpi_pkt_err_rsp_s cn63xx;
  459. struct cvmx_dpi_pkt_err_rsp_s cn63xxp1;
  460. struct cvmx_dpi_pkt_err_rsp_s cn66xx;
  461. struct cvmx_dpi_pkt_err_rsp_s cn68xx;
  462. struct cvmx_dpi_pkt_err_rsp_s cn68xxp1;
  463. };
  464. union cvmx_dpi_req_err_rsp {
  465. uint64_t u64;
  466. struct cvmx_dpi_req_err_rsp_s {
  467. uint64_t reserved_8_63:56;
  468. uint64_t qerr:8;
  469. } s;
  470. struct cvmx_dpi_req_err_rsp_s cn61xx;
  471. struct cvmx_dpi_req_err_rsp_s cn63xx;
  472. struct cvmx_dpi_req_err_rsp_s cn63xxp1;
  473. struct cvmx_dpi_req_err_rsp_s cn66xx;
  474. struct cvmx_dpi_req_err_rsp_s cn68xx;
  475. struct cvmx_dpi_req_err_rsp_s cn68xxp1;
  476. };
  477. union cvmx_dpi_req_err_rsp_en {
  478. uint64_t u64;
  479. struct cvmx_dpi_req_err_rsp_en_s {
  480. uint64_t reserved_8_63:56;
  481. uint64_t en:8;
  482. } s;
  483. struct cvmx_dpi_req_err_rsp_en_s cn61xx;
  484. struct cvmx_dpi_req_err_rsp_en_s cn63xx;
  485. struct cvmx_dpi_req_err_rsp_en_s cn63xxp1;
  486. struct cvmx_dpi_req_err_rsp_en_s cn66xx;
  487. struct cvmx_dpi_req_err_rsp_en_s cn68xx;
  488. struct cvmx_dpi_req_err_rsp_en_s cn68xxp1;
  489. };
  490. union cvmx_dpi_req_err_rst {
  491. uint64_t u64;
  492. struct cvmx_dpi_req_err_rst_s {
  493. uint64_t reserved_8_63:56;
  494. uint64_t qerr:8;
  495. } s;
  496. struct cvmx_dpi_req_err_rst_s cn61xx;
  497. struct cvmx_dpi_req_err_rst_s cn63xx;
  498. struct cvmx_dpi_req_err_rst_s cn63xxp1;
  499. struct cvmx_dpi_req_err_rst_s cn66xx;
  500. struct cvmx_dpi_req_err_rst_s cn68xx;
  501. struct cvmx_dpi_req_err_rst_s cn68xxp1;
  502. };
  503. union cvmx_dpi_req_err_rst_en {
  504. uint64_t u64;
  505. struct cvmx_dpi_req_err_rst_en_s {
  506. uint64_t reserved_8_63:56;
  507. uint64_t en:8;
  508. } s;
  509. struct cvmx_dpi_req_err_rst_en_s cn61xx;
  510. struct cvmx_dpi_req_err_rst_en_s cn63xx;
  511. struct cvmx_dpi_req_err_rst_en_s cn63xxp1;
  512. struct cvmx_dpi_req_err_rst_en_s cn66xx;
  513. struct cvmx_dpi_req_err_rst_en_s cn68xx;
  514. struct cvmx_dpi_req_err_rst_en_s cn68xxp1;
  515. };
  516. union cvmx_dpi_req_err_skip_comp {
  517. uint64_t u64;
  518. struct cvmx_dpi_req_err_skip_comp_s {
  519. uint64_t reserved_24_63:40;
  520. uint64_t en_rst:8;
  521. uint64_t reserved_8_15:8;
  522. uint64_t en_rsp:8;
  523. } s;
  524. struct cvmx_dpi_req_err_skip_comp_s cn61xx;
  525. struct cvmx_dpi_req_err_skip_comp_s cn66xx;
  526. struct cvmx_dpi_req_err_skip_comp_s cn68xx;
  527. struct cvmx_dpi_req_err_skip_comp_s cn68xxp1;
  528. };
  529. union cvmx_dpi_req_gbl_en {
  530. uint64_t u64;
  531. struct cvmx_dpi_req_gbl_en_s {
  532. uint64_t reserved_8_63:56;
  533. uint64_t qen:8;
  534. } s;
  535. struct cvmx_dpi_req_gbl_en_s cn61xx;
  536. struct cvmx_dpi_req_gbl_en_s cn63xx;
  537. struct cvmx_dpi_req_gbl_en_s cn63xxp1;
  538. struct cvmx_dpi_req_gbl_en_s cn66xx;
  539. struct cvmx_dpi_req_gbl_en_s cn68xx;
  540. struct cvmx_dpi_req_gbl_en_s cn68xxp1;
  541. };
  542. union cvmx_dpi_sli_prtx_cfg {
  543. uint64_t u64;
  544. struct cvmx_dpi_sli_prtx_cfg_s {
  545. uint64_t reserved_25_63:39;
  546. uint64_t halt:1;
  547. uint64_t qlm_cfg:4;
  548. uint64_t reserved_17_19:3;
  549. uint64_t rd_mode:1;
  550. uint64_t reserved_14_15:2;
  551. uint64_t molr:6;
  552. uint64_t mps_lim:1;
  553. uint64_t reserved_5_6:2;
  554. uint64_t mps:1;
  555. uint64_t mrrs_lim:1;
  556. uint64_t reserved_2_2:1;
  557. uint64_t mrrs:2;
  558. } s;
  559. struct cvmx_dpi_sli_prtx_cfg_s cn61xx;
  560. struct cvmx_dpi_sli_prtx_cfg_cn63xx {
  561. uint64_t reserved_25_63:39;
  562. uint64_t halt:1;
  563. uint64_t reserved_21_23:3;
  564. uint64_t qlm_cfg:1;
  565. uint64_t reserved_17_19:3;
  566. uint64_t rd_mode:1;
  567. uint64_t reserved_14_15:2;
  568. uint64_t molr:6;
  569. uint64_t mps_lim:1;
  570. uint64_t reserved_5_6:2;
  571. uint64_t mps:1;
  572. uint64_t mrrs_lim:1;
  573. uint64_t reserved_2_2:1;
  574. uint64_t mrrs:2;
  575. } cn63xx;
  576. struct cvmx_dpi_sli_prtx_cfg_cn63xx cn63xxp1;
  577. struct cvmx_dpi_sli_prtx_cfg_s cn66xx;
  578. struct cvmx_dpi_sli_prtx_cfg_cn63xx cn68xx;
  579. struct cvmx_dpi_sli_prtx_cfg_cn63xx cn68xxp1;
  580. };
  581. union cvmx_dpi_sli_prtx_err {
  582. uint64_t u64;
  583. struct cvmx_dpi_sli_prtx_err_s {
  584. uint64_t addr:61;
  585. uint64_t reserved_0_2:3;
  586. } s;
  587. struct cvmx_dpi_sli_prtx_err_s cn61xx;
  588. struct cvmx_dpi_sli_prtx_err_s cn63xx;
  589. struct cvmx_dpi_sli_prtx_err_s cn63xxp1;
  590. struct cvmx_dpi_sli_prtx_err_s cn66xx;
  591. struct cvmx_dpi_sli_prtx_err_s cn68xx;
  592. struct cvmx_dpi_sli_prtx_err_s cn68xxp1;
  593. };
  594. union cvmx_dpi_sli_prtx_err_info {
  595. uint64_t u64;
  596. struct cvmx_dpi_sli_prtx_err_info_s {
  597. uint64_t reserved_9_63:55;
  598. uint64_t lock:1;
  599. uint64_t reserved_5_7:3;
  600. uint64_t type:1;
  601. uint64_t reserved_3_3:1;
  602. uint64_t reqq:3;
  603. } s;
  604. struct cvmx_dpi_sli_prtx_err_info_s cn61xx;
  605. struct cvmx_dpi_sli_prtx_err_info_s cn63xx;
  606. struct cvmx_dpi_sli_prtx_err_info_s cn63xxp1;
  607. struct cvmx_dpi_sli_prtx_err_info_s cn66xx;
  608. struct cvmx_dpi_sli_prtx_err_info_s cn68xx;
  609. struct cvmx_dpi_sli_prtx_err_info_s cn68xxp1;
  610. };
  611. #endif