mmu_context.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * Switch a MMU context.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_MMU_CONTEXT_H
  12. #define _ASM_MMU_CONTEXT_H
  13. #include <linux/errno.h>
  14. #include <linux/sched.h>
  15. #include <linux/smp.h>
  16. #include <linux/slab.h>
  17. #include <asm/cacheflush.h>
  18. #include <asm/hazards.h>
  19. #include <asm/tlbflush.h>
  20. #ifdef CONFIG_MIPS_MT_SMTC
  21. #include <asm/mipsmtregs.h>
  22. #include <asm/smtc.h>
  23. #endif /* SMTC */
  24. #include <asm-generic/mm_hooks.h>
  25. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  26. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  27. tlbmiss_handler_setup_pgd((unsigned long)(pgd))
  28. extern void tlbmiss_handler_setup_pgd(unsigned long pgd);
  29. #define TLBMISS_HANDLER_SETUP() \
  30. do { \
  31. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
  32. write_c0_xcontext((unsigned long) smp_processor_id() << 51); \
  33. } while (0)
  34. #else /* CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
  35. /*
  36. * For the fast tlb miss handlers, we keep a per cpu array of pointers
  37. * to the current pgd for each processor. Also, the proc. id is stuffed
  38. * into the context register.
  39. */
  40. extern unsigned long pgd_current[];
  41. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  42. pgd_current[smp_processor_id()] = (unsigned long)(pgd)
  43. #ifdef CONFIG_32BIT
  44. #define TLBMISS_HANDLER_SETUP() \
  45. write_c0_context((unsigned long) smp_processor_id() << 25); \
  46. back_to_back_c0_hazard(); \
  47. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  48. #endif
  49. #ifdef CONFIG_64BIT
  50. #define TLBMISS_HANDLER_SETUP() \
  51. write_c0_context((unsigned long) smp_processor_id() << 26); \
  52. back_to_back_c0_hazard(); \
  53. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  54. #endif
  55. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
  56. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  57. #define ASID_INC 0x40
  58. #define ASID_MASK 0xfc0
  59. #elif defined(CONFIG_CPU_R8000)
  60. #define ASID_INC 0x10
  61. #define ASID_MASK 0xff0
  62. #elif defined(CONFIG_CPU_RM9000)
  63. #define ASID_INC 0x1
  64. #define ASID_MASK 0xfff
  65. /* SMTC/34K debug hack - but maybe we'll keep it */
  66. #elif defined(CONFIG_MIPS_MT_SMTC)
  67. #define ASID_INC 0x1
  68. extern unsigned long smtc_asid_mask;
  69. #define ASID_MASK (smtc_asid_mask)
  70. #define HW_ASID_MASK 0xff
  71. /* End SMTC/34K debug hack */
  72. #else /* FIXME: not correct for R6000 */
  73. #define ASID_INC 0x1
  74. #define ASID_MASK 0xff
  75. #endif
  76. #define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
  77. #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
  78. #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
  79. static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
  80. {
  81. }
  82. /*
  83. * All unused by hardware upper bits will be considered
  84. * as a software asid extension.
  85. */
  86. #define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
  87. #define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
  88. #ifndef CONFIG_MIPS_MT_SMTC
  89. /* Normal, classic MIPS get_new_mmu_context */
  90. static inline void
  91. get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
  92. {
  93. unsigned long asid = asid_cache(cpu);
  94. if (! ((asid += ASID_INC) & ASID_MASK) ) {
  95. if (cpu_has_vtag_icache)
  96. flush_icache_all();
  97. local_flush_tlb_all(); /* start new asid cycle */
  98. if (!asid) /* fix version if needed */
  99. asid = ASID_FIRST_VERSION;
  100. }
  101. cpu_context(cpu, mm) = asid_cache(cpu) = asid;
  102. }
  103. #else /* CONFIG_MIPS_MT_SMTC */
  104. #define get_new_mmu_context(mm, cpu) smtc_get_new_mmu_context((mm), (cpu))
  105. #endif /* CONFIG_MIPS_MT_SMTC */
  106. /*
  107. * Initialize the context related info for a new mm_struct
  108. * instance.
  109. */
  110. static inline int
  111. init_new_context(struct task_struct *tsk, struct mm_struct *mm)
  112. {
  113. int i;
  114. for_each_online_cpu(i)
  115. cpu_context(i, mm) = 0;
  116. return 0;
  117. }
  118. static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
  119. struct task_struct *tsk)
  120. {
  121. unsigned int cpu = smp_processor_id();
  122. unsigned long flags;
  123. #ifdef CONFIG_MIPS_MT_SMTC
  124. unsigned long oldasid;
  125. unsigned long mtflags;
  126. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  127. local_irq_save(flags);
  128. mtflags = dvpe();
  129. #else /* Not SMTC */
  130. local_irq_save(flags);
  131. #endif /* CONFIG_MIPS_MT_SMTC */
  132. /* Check if our ASID is of an older version and thus invalid */
  133. if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
  134. get_new_mmu_context(next, cpu);
  135. #ifdef CONFIG_MIPS_MT_SMTC
  136. /*
  137. * If the EntryHi ASID being replaced happens to be
  138. * the value flagged at ASID recycling time as having
  139. * an extended life, clear the bit showing it being
  140. * in use by this "CPU", and if that's the last bit,
  141. * free up the ASID value for use and flush any old
  142. * instances of it from the TLB.
  143. */
  144. oldasid = (read_c0_entryhi() & ASID_MASK);
  145. if(smtc_live_asid[mytlb][oldasid]) {
  146. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  147. if(smtc_live_asid[mytlb][oldasid] == 0)
  148. smtc_flush_tlb_asid(oldasid);
  149. }
  150. /*
  151. * Tread softly on EntryHi, and so long as we support
  152. * having ASID_MASK smaller than the hardware maximum,
  153. * make sure no "soft" bits become "hard"...
  154. */
  155. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  156. cpu_asid(cpu, next));
  157. ehb(); /* Make sure it propagates to TCStatus */
  158. evpe(mtflags);
  159. #else
  160. write_c0_entryhi(cpu_asid(cpu, next));
  161. #endif /* CONFIG_MIPS_MT_SMTC */
  162. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  163. /*
  164. * Mark current->active_mm as not "active" anymore.
  165. * We don't want to mislead possible IPI tlb flush routines.
  166. */
  167. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  168. cpumask_set_cpu(cpu, mm_cpumask(next));
  169. local_irq_restore(flags);
  170. }
  171. /*
  172. * Destroy context related info for an mm_struct that is about
  173. * to be put to rest.
  174. */
  175. static inline void destroy_context(struct mm_struct *mm)
  176. {
  177. }
  178. #define deactivate_mm(tsk, mm) do { } while (0)
  179. /*
  180. * After we have set current->mm to a new value, this activates
  181. * the context for the new mm so we see the new mappings.
  182. */
  183. static inline void
  184. activate_mm(struct mm_struct *prev, struct mm_struct *next)
  185. {
  186. unsigned long flags;
  187. unsigned int cpu = smp_processor_id();
  188. #ifdef CONFIG_MIPS_MT_SMTC
  189. unsigned long oldasid;
  190. unsigned long mtflags;
  191. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  192. #endif /* CONFIG_MIPS_MT_SMTC */
  193. local_irq_save(flags);
  194. /* Unconditionally get a new ASID. */
  195. get_new_mmu_context(next, cpu);
  196. #ifdef CONFIG_MIPS_MT_SMTC
  197. /* See comments for similar code above */
  198. mtflags = dvpe();
  199. oldasid = read_c0_entryhi() & ASID_MASK;
  200. if(smtc_live_asid[mytlb][oldasid]) {
  201. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  202. if(smtc_live_asid[mytlb][oldasid] == 0)
  203. smtc_flush_tlb_asid(oldasid);
  204. }
  205. /* See comments for similar code above */
  206. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  207. cpu_asid(cpu, next));
  208. ehb(); /* Make sure it propagates to TCStatus */
  209. evpe(mtflags);
  210. #else
  211. write_c0_entryhi(cpu_asid(cpu, next));
  212. #endif /* CONFIG_MIPS_MT_SMTC */
  213. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  214. /* mark mmu ownership change */
  215. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  216. cpumask_set_cpu(cpu, mm_cpumask(next));
  217. local_irq_restore(flags);
  218. }
  219. /*
  220. * If mm is currently active_mm, we can't really drop it. Instead,
  221. * we will get a new one for it.
  222. */
  223. static inline void
  224. drop_mmu_context(struct mm_struct *mm, unsigned cpu)
  225. {
  226. unsigned long flags;
  227. #ifdef CONFIG_MIPS_MT_SMTC
  228. unsigned long oldasid;
  229. /* Can't use spinlock because called from TLB flush within DVPE */
  230. unsigned int prevvpe;
  231. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  232. #endif /* CONFIG_MIPS_MT_SMTC */
  233. local_irq_save(flags);
  234. if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
  235. get_new_mmu_context(mm, cpu);
  236. #ifdef CONFIG_MIPS_MT_SMTC
  237. /* See comments for similar code above */
  238. prevvpe = dvpe();
  239. oldasid = (read_c0_entryhi() & ASID_MASK);
  240. if (smtc_live_asid[mytlb][oldasid]) {
  241. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  242. if(smtc_live_asid[mytlb][oldasid] == 0)
  243. smtc_flush_tlb_asid(oldasid);
  244. }
  245. /* See comments for similar code above */
  246. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK)
  247. | cpu_asid(cpu, mm));
  248. ehb(); /* Make sure it propagates to TCStatus */
  249. evpe(prevvpe);
  250. #else /* not CONFIG_MIPS_MT_SMTC */
  251. write_c0_entryhi(cpu_asid(cpu, mm));
  252. #endif /* CONFIG_MIPS_MT_SMTC */
  253. } else {
  254. /* will get a new context next time */
  255. #ifndef CONFIG_MIPS_MT_SMTC
  256. cpu_context(cpu, mm) = 0;
  257. #else /* SMTC */
  258. int i;
  259. /* SMTC shares the TLB (and ASIDs) across VPEs */
  260. for_each_online_cpu(i) {
  261. if((smtc_status & SMTC_TLB_SHARED)
  262. || (cpu_data[i].vpe_id == cpu_data[cpu].vpe_id))
  263. cpu_context(i, mm) = 0;
  264. }
  265. #endif /* CONFIG_MIPS_MT_SMTC */
  266. }
  267. local_irq_restore(flags);
  268. }
  269. #endif /* _ASM_MMU_CONTEXT_H */