io.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994, 1995 Waldorf GmbH
  7. * Copyright (C) 1994 - 2000, 06 Ralf Baechle
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004, 2005 MIPS Technologies, Inc. All rights reserved.
  10. * Author: Maciej W. Rozycki <macro@mips.com>
  11. */
  12. #ifndef _ASM_IO_H
  13. #define _ASM_IO_H
  14. #include <linux/compiler.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <asm/addrspace.h>
  18. #include <asm/bug.h>
  19. #include <asm/byteorder.h>
  20. #include <asm/cpu.h>
  21. #include <asm/cpu-features.h>
  22. #include <asm-generic/iomap.h>
  23. #include <asm/page.h>
  24. #include <asm/pgtable-bits.h>
  25. #include <asm/processor.h>
  26. #include <asm/string.h>
  27. #include <ioremap.h>
  28. #include <mangle-port.h>
  29. /*
  30. * Slowdown I/O port space accesses for antique hardware.
  31. */
  32. #undef CONF_SLOWDOWN_IO
  33. /*
  34. * Raw operations are never swapped in software. OTOH values that raw
  35. * operations are working on may or may not have been swapped by the bus
  36. * hardware. An example use would be for flash memory that's used for
  37. * execute in place.
  38. */
  39. # define __raw_ioswabb(a, x) (x)
  40. # define __raw_ioswabw(a, x) (x)
  41. # define __raw_ioswabl(a, x) (x)
  42. # define __raw_ioswabq(a, x) (x)
  43. # define ____raw_ioswabq(a, x) (x)
  44. /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */
  45. #define IO_SPACE_LIMIT 0xffff
  46. /*
  47. * On MIPS I/O ports are memory mapped, so we access them using normal
  48. * load/store instructions. mips_io_port_base is the virtual address to
  49. * which all ports are being mapped. For sake of efficiency some code
  50. * assumes that this is an address that can be loaded with a single lui
  51. * instruction, so the lower 16 bits must be zero. Should be true on
  52. * on any sane architecture; generic code does not use this assumption.
  53. */
  54. extern const unsigned long mips_io_port_base;
  55. /*
  56. * Gcc will generate code to load the value of mips_io_port_base after each
  57. * function call which may be fairly wasteful in some cases. So we don't
  58. * play quite by the book. We tell gcc mips_io_port_base is a long variable
  59. * which solves the code generation issue. Now we need to violate the
  60. * aliasing rules a little to make initialization possible and finally we
  61. * will need the barrier() to fight side effects of the aliasing chat.
  62. * This trickery will eventually collapse under gcc's optimizer. Oh well.
  63. */
  64. static inline void set_io_port_base(unsigned long base)
  65. {
  66. * (unsigned long *) &mips_io_port_base = base;
  67. barrier();
  68. }
  69. /*
  70. * Thanks to James van Artsdalen for a better timing-fix than
  71. * the two short jumps: using outb's to a nonexistent port seems
  72. * to guarantee better timings even on fast machines.
  73. *
  74. * On the other hand, I'd like to be sure of a non-existent port:
  75. * I feel a bit unsafe about using 0x80 (should be safe, though)
  76. *
  77. * Linus
  78. *
  79. */
  80. #define __SLOW_DOWN_IO \
  81. __asm__ __volatile__( \
  82. "sb\t$0,0x80(%0)" \
  83. : : "r" (mips_io_port_base));
  84. #ifdef CONF_SLOWDOWN_IO
  85. #ifdef REALLY_SLOW_IO
  86. #define SLOW_DOWN_IO { __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; __SLOW_DOWN_IO; }
  87. #else
  88. #define SLOW_DOWN_IO __SLOW_DOWN_IO
  89. #endif
  90. #else
  91. #define SLOW_DOWN_IO
  92. #endif
  93. /*
  94. * virt_to_phys - map virtual addresses to physical
  95. * @address: address to remap
  96. *
  97. * The returned physical address is the physical (CPU) mapping for
  98. * the memory address given. It is only valid to use this function on
  99. * addresses directly mapped or allocated via kmalloc.
  100. *
  101. * This function does not give bus mappings for DMA transfers. In
  102. * almost all conceivable cases a device driver should not be using
  103. * this function
  104. */
  105. static inline unsigned long virt_to_phys(volatile const void *address)
  106. {
  107. return (unsigned long)address - PAGE_OFFSET + PHYS_OFFSET;
  108. }
  109. /*
  110. * phys_to_virt - map physical address to virtual
  111. * @address: address to remap
  112. *
  113. * The returned virtual address is a current CPU mapping for
  114. * the memory address given. It is only valid to use this function on
  115. * addresses that have a kernel mapping
  116. *
  117. * This function does not handle bus mappings for DMA transfers. In
  118. * almost all conceivable cases a device driver should not be using
  119. * this function
  120. */
  121. static inline void * phys_to_virt(unsigned long address)
  122. {
  123. return (void *)(address + PAGE_OFFSET - PHYS_OFFSET);
  124. }
  125. /*
  126. * ISA I/O bus memory addresses are 1:1 with the physical address.
  127. */
  128. static inline unsigned long isa_virt_to_bus(volatile void * address)
  129. {
  130. return (unsigned long)address - PAGE_OFFSET;
  131. }
  132. static inline void * isa_bus_to_virt(unsigned long address)
  133. {
  134. return (void *)(address + PAGE_OFFSET);
  135. }
  136. #define isa_page_to_bus page_to_phys
  137. /*
  138. * However PCI ones are not necessarily 1:1 and therefore these interfaces
  139. * are forbidden in portable PCI drivers.
  140. *
  141. * Allow them for x86 for legacy drivers, though.
  142. */
  143. #define virt_to_bus virt_to_phys
  144. #define bus_to_virt phys_to_virt
  145. /*
  146. * Change "struct page" to physical address.
  147. */
  148. #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
  149. extern void __iomem * __ioremap(phys_t offset, phys_t size, unsigned long flags);
  150. extern void __iounmap(const volatile void __iomem *addr);
  151. static inline void __iomem * __ioremap_mode(phys_t offset, unsigned long size,
  152. unsigned long flags)
  153. {
  154. void __iomem *addr = plat_ioremap(offset, size, flags);
  155. if (addr)
  156. return addr;
  157. #define __IS_LOW512(addr) (!((phys_t)(addr) & (phys_t) ~0x1fffffffULL))
  158. if (cpu_has_64bit_addresses) {
  159. u64 base = UNCAC_BASE;
  160. /*
  161. * R10000 supports a 2 bit uncached attribute therefore
  162. * UNCAC_BASE may not equal IO_BASE.
  163. */
  164. if (flags == _CACHE_UNCACHED)
  165. base = (u64) IO_BASE;
  166. return (void __iomem *) (unsigned long) (base + offset);
  167. } else if (__builtin_constant_p(offset) &&
  168. __builtin_constant_p(size) && __builtin_constant_p(flags)) {
  169. phys_t phys_addr, last_addr;
  170. phys_addr = fixup_bigphys_addr(offset, size);
  171. /* Don't allow wraparound or zero size. */
  172. last_addr = phys_addr + size - 1;
  173. if (!size || last_addr < phys_addr)
  174. return NULL;
  175. /*
  176. * Map uncached objects in the low 512MB of address
  177. * space using KSEG1.
  178. */
  179. if (__IS_LOW512(phys_addr) && __IS_LOW512(last_addr) &&
  180. flags == _CACHE_UNCACHED)
  181. return (void __iomem *)
  182. (unsigned long)CKSEG1ADDR(phys_addr);
  183. }
  184. return __ioremap(offset, size, flags);
  185. #undef __IS_LOW512
  186. }
  187. /*
  188. * ioremap - map bus memory into CPU space
  189. * @offset: bus address of the memory
  190. * @size: size of the resource to map
  191. *
  192. * ioremap performs a platform specific sequence of operations to
  193. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  194. * writew/writel functions and the other mmio helpers. The returned
  195. * address is not guaranteed to be usable directly as a virtual
  196. * address.
  197. */
  198. #define ioremap(offset, size) \
  199. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  200. /*
  201. * ioremap_nocache - map bus memory into CPU space
  202. * @offset: bus address of the memory
  203. * @size: size of the resource to map
  204. *
  205. * ioremap_nocache performs a platform specific sequence of operations to
  206. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  207. * writew/writel functions and the other mmio helpers. The returned
  208. * address is not guaranteed to be usable directly as a virtual
  209. * address.
  210. *
  211. * This version of ioremap ensures that the memory is marked uncachable
  212. * on the CPU as well as honouring existing caching rules from things like
  213. * the PCI bus. Note that there are other caches and buffers on many
  214. * busses. In particular driver authors should read up on PCI writes
  215. *
  216. * It's useful if some control registers are in such an area and
  217. * write combining or read caching is not desirable:
  218. */
  219. #define ioremap_nocache(offset, size) \
  220. __ioremap_mode((offset), (size), _CACHE_UNCACHED)
  221. /*
  222. * ioremap_cachable - map bus memory into CPU space
  223. * @offset: bus address of the memory
  224. * @size: size of the resource to map
  225. *
  226. * ioremap_nocache performs a platform specific sequence of operations to
  227. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  228. * writew/writel functions and the other mmio helpers. The returned
  229. * address is not guaranteed to be usable directly as a virtual
  230. * address.
  231. *
  232. * This version of ioremap ensures that the memory is marked cachable by
  233. * the CPU. Also enables full write-combining. Useful for some
  234. * memory-like regions on I/O busses.
  235. */
  236. #define ioremap_cachable(offset, size) \
  237. __ioremap_mode((offset), (size), _page_cachable_default)
  238. /*
  239. * These two are MIPS specific ioremap variant. ioremap_cacheable_cow
  240. * requests a cachable mapping, ioremap_uncached_accelerated requests a
  241. * mapping using the uncached accelerated mode which isn't supported on
  242. * all processors.
  243. */
  244. #define ioremap_cacheable_cow(offset, size) \
  245. __ioremap_mode((offset), (size), _CACHE_CACHABLE_COW)
  246. #define ioremap_uncached_accelerated(offset, size) \
  247. __ioremap_mode((offset), (size), _CACHE_UNCACHED_ACCELERATED)
  248. static inline void iounmap(const volatile void __iomem *addr)
  249. {
  250. if (plat_iounmap(addr))
  251. return;
  252. #define __IS_KSEG1(addr) (((unsigned long)(addr) & ~0x1fffffffUL) == CKSEG1)
  253. if (cpu_has_64bit_addresses ||
  254. (__builtin_constant_p(addr) && __IS_KSEG1(addr)))
  255. return;
  256. __iounmap(addr);
  257. #undef __IS_KSEG1
  258. }
  259. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  260. #define war_octeon_io_reorder_wmb() wmb()
  261. #else
  262. #define war_octeon_io_reorder_wmb() do { } while (0)
  263. #endif
  264. #define __BUILD_MEMORY_SINGLE(pfx, bwlq, type, irq) \
  265. \
  266. static inline void pfx##write##bwlq(type val, \
  267. volatile void __iomem *mem) \
  268. { \
  269. volatile type *__mem; \
  270. type __val; \
  271. \
  272. war_octeon_io_reorder_wmb(); \
  273. \
  274. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  275. \
  276. __val = pfx##ioswab##bwlq(__mem, val); \
  277. \
  278. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  279. *__mem = __val; \
  280. else if (cpu_has_64bits) { \
  281. unsigned long __flags; \
  282. type __tmp; \
  283. \
  284. if (irq) \
  285. local_irq_save(__flags); \
  286. __asm__ __volatile__( \
  287. ".set mips3" "\t\t# __writeq""\n\t" \
  288. "dsll32 %L0, %L0, 0" "\n\t" \
  289. "dsrl32 %L0, %L0, 0" "\n\t" \
  290. "dsll32 %M0, %M0, 0" "\n\t" \
  291. "or %L0, %L0, %M0" "\n\t" \
  292. "sd %L0, %2" "\n\t" \
  293. ".set mips0" "\n" \
  294. : "=r" (__tmp) \
  295. : "0" (__val), "m" (*__mem)); \
  296. if (irq) \
  297. local_irq_restore(__flags); \
  298. } else \
  299. BUG(); \
  300. } \
  301. \
  302. static inline type pfx##read##bwlq(const volatile void __iomem *mem) \
  303. { \
  304. volatile type *__mem; \
  305. type __val; \
  306. \
  307. __mem = (void *)__swizzle_addr_##bwlq((unsigned long)(mem)); \
  308. \
  309. if (sizeof(type) != sizeof(u64) || sizeof(u64) == sizeof(long)) \
  310. __val = *__mem; \
  311. else if (cpu_has_64bits) { \
  312. unsigned long __flags; \
  313. \
  314. if (irq) \
  315. local_irq_save(__flags); \
  316. __asm__ __volatile__( \
  317. ".set mips3" "\t\t# __readq" "\n\t" \
  318. "ld %L0, %1" "\n\t" \
  319. "dsra32 %M0, %L0, 0" "\n\t" \
  320. "sll %L0, %L0, 0" "\n\t" \
  321. ".set mips0" "\n" \
  322. : "=r" (__val) \
  323. : "m" (*__mem)); \
  324. if (irq) \
  325. local_irq_restore(__flags); \
  326. } else { \
  327. __val = 0; \
  328. BUG(); \
  329. } \
  330. \
  331. return pfx##ioswab##bwlq(__mem, __val); \
  332. }
  333. #define __BUILD_IOPORT_SINGLE(pfx, bwlq, type, p, slow) \
  334. \
  335. static inline void pfx##out##bwlq##p(type val, unsigned long port) \
  336. { \
  337. volatile type *__addr; \
  338. type __val; \
  339. \
  340. war_octeon_io_reorder_wmb(); \
  341. \
  342. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  343. \
  344. __val = pfx##ioswab##bwlq(__addr, val); \
  345. \
  346. /* Really, we want this to be atomic */ \
  347. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  348. \
  349. *__addr = __val; \
  350. slow; \
  351. } \
  352. \
  353. static inline type pfx##in##bwlq##p(unsigned long port) \
  354. { \
  355. volatile type *__addr; \
  356. type __val; \
  357. \
  358. __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \
  359. \
  360. BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \
  361. \
  362. __val = *__addr; \
  363. slow; \
  364. \
  365. return pfx##ioswab##bwlq(__addr, __val); \
  366. }
  367. #define __BUILD_MEMORY_PFX(bus, bwlq, type) \
  368. \
  369. __BUILD_MEMORY_SINGLE(bus, bwlq, type, 1)
  370. #define BUILDIO_MEM(bwlq, type) \
  371. \
  372. __BUILD_MEMORY_PFX(__raw_, bwlq, type) \
  373. __BUILD_MEMORY_PFX(, bwlq, type) \
  374. __BUILD_MEMORY_PFX(__mem_, bwlq, type) \
  375. BUILDIO_MEM(b, u8)
  376. BUILDIO_MEM(w, u16)
  377. BUILDIO_MEM(l, u32)
  378. BUILDIO_MEM(q, u64)
  379. #define __BUILD_IOPORT_PFX(bus, bwlq, type) \
  380. __BUILD_IOPORT_SINGLE(bus, bwlq, type, ,) \
  381. __BUILD_IOPORT_SINGLE(bus, bwlq, type, _p, SLOW_DOWN_IO)
  382. #define BUILDIO_IOPORT(bwlq, type) \
  383. __BUILD_IOPORT_PFX(, bwlq, type) \
  384. __BUILD_IOPORT_PFX(__mem_, bwlq, type)
  385. BUILDIO_IOPORT(b, u8)
  386. BUILDIO_IOPORT(w, u16)
  387. BUILDIO_IOPORT(l, u32)
  388. #ifdef CONFIG_64BIT
  389. BUILDIO_IOPORT(q, u64)
  390. #endif
  391. #define __BUILDIO(bwlq, type) \
  392. \
  393. __BUILD_MEMORY_SINGLE(____raw_, bwlq, type, 0)
  394. __BUILDIO(q, u64)
  395. #define readb_relaxed readb
  396. #define readw_relaxed readw
  397. #define readl_relaxed readl
  398. #define readq_relaxed readq
  399. #define readb_be(addr) \
  400. __raw_readb((__force unsigned *)(addr))
  401. #define readw_be(addr) \
  402. be16_to_cpu(__raw_readw((__force unsigned *)(addr)))
  403. #define readl_be(addr) \
  404. be32_to_cpu(__raw_readl((__force unsigned *)(addr)))
  405. #define readq_be(addr) \
  406. be64_to_cpu(__raw_readq((__force unsigned *)(addr)))
  407. #define writeb_be(val, addr) \
  408. __raw_writeb((val), (__force unsigned *)(addr))
  409. #define writew_be(val, addr) \
  410. __raw_writew(cpu_to_be16((val)), (__force unsigned *)(addr))
  411. #define writel_be(val, addr) \
  412. __raw_writel(cpu_to_be32((val)), (__force unsigned *)(addr))
  413. #define writeq_be(val, addr) \
  414. __raw_writeq(cpu_to_be64((val)), (__force unsigned *)(addr))
  415. /*
  416. * Some code tests for these symbols
  417. */
  418. #define readq readq
  419. #define writeq writeq
  420. #define __BUILD_MEMORY_STRING(bwlq, type) \
  421. \
  422. static inline void writes##bwlq(volatile void __iomem *mem, \
  423. const void *addr, unsigned int count) \
  424. { \
  425. const volatile type *__addr = addr; \
  426. \
  427. while (count--) { \
  428. __mem_write##bwlq(*__addr, mem); \
  429. __addr++; \
  430. } \
  431. } \
  432. \
  433. static inline void reads##bwlq(volatile void __iomem *mem, void *addr, \
  434. unsigned int count) \
  435. { \
  436. volatile type *__addr = addr; \
  437. \
  438. while (count--) { \
  439. *__addr = __mem_read##bwlq(mem); \
  440. __addr++; \
  441. } \
  442. }
  443. #define __BUILD_IOPORT_STRING(bwlq, type) \
  444. \
  445. static inline void outs##bwlq(unsigned long port, const void *addr, \
  446. unsigned int count) \
  447. { \
  448. const volatile type *__addr = addr; \
  449. \
  450. while (count--) { \
  451. __mem_out##bwlq(*__addr, port); \
  452. __addr++; \
  453. } \
  454. } \
  455. \
  456. static inline void ins##bwlq(unsigned long port, void *addr, \
  457. unsigned int count) \
  458. { \
  459. volatile type *__addr = addr; \
  460. \
  461. while (count--) { \
  462. *__addr = __mem_in##bwlq(port); \
  463. __addr++; \
  464. } \
  465. }
  466. #define BUILDSTRING(bwlq, type) \
  467. \
  468. __BUILD_MEMORY_STRING(bwlq, type) \
  469. __BUILD_IOPORT_STRING(bwlq, type)
  470. BUILDSTRING(b, u8)
  471. BUILDSTRING(w, u16)
  472. BUILDSTRING(l, u32)
  473. #ifdef CONFIG_64BIT
  474. BUILDSTRING(q, u64)
  475. #endif
  476. #ifdef CONFIG_CPU_CAVIUM_OCTEON
  477. #define mmiowb() wmb()
  478. #else
  479. /* Depends on MIPS II instruction set */
  480. #define mmiowb() asm volatile ("sync" ::: "memory")
  481. #endif
  482. static inline void memset_io(volatile void __iomem *addr, unsigned char val, int count)
  483. {
  484. memset((void __force *) addr, val, count);
  485. }
  486. static inline void memcpy_fromio(void *dst, const volatile void __iomem *src, int count)
  487. {
  488. memcpy(dst, (void __force *) src, count);
  489. }
  490. static inline void memcpy_toio(volatile void __iomem *dst, const void *src, int count)
  491. {
  492. memcpy((void __force *) dst, src, count);
  493. }
  494. /*
  495. * The caches on some architectures aren't dma-coherent and have need to
  496. * handle this in software. There are three types of operations that
  497. * can be applied to dma buffers.
  498. *
  499. * - dma_cache_wback_inv(start, size) makes caches and coherent by
  500. * writing the content of the caches back to memory, if necessary.
  501. * The function also invalidates the affected part of the caches as
  502. * necessary before DMA transfers from outside to memory.
  503. * - dma_cache_wback(start, size) makes caches and coherent by
  504. * writing the content of the caches back to memory, if necessary.
  505. * The function also invalidates the affected part of the caches as
  506. * necessary before DMA transfers from outside to memory.
  507. * - dma_cache_inv(start, size) invalidates the affected parts of the
  508. * caches. Dirty lines of the caches may be written back or simply
  509. * be discarded. This operation is necessary before dma operations
  510. * to the memory.
  511. *
  512. * This API used to be exported; it now is for arch code internal use only.
  513. */
  514. #ifdef CONFIG_DMA_NONCOHERENT
  515. extern void (*_dma_cache_wback_inv)(unsigned long start, unsigned long size);
  516. extern void (*_dma_cache_wback)(unsigned long start, unsigned long size);
  517. extern void (*_dma_cache_inv)(unsigned long start, unsigned long size);
  518. #define dma_cache_wback_inv(start, size) _dma_cache_wback_inv(start, size)
  519. #define dma_cache_wback(start, size) _dma_cache_wback(start, size)
  520. #define dma_cache_inv(start, size) _dma_cache_inv(start, size)
  521. #else /* Sane hardware */
  522. #define dma_cache_wback_inv(start,size) \
  523. do { (void) (start); (void) (size); } while (0)
  524. #define dma_cache_wback(start,size) \
  525. do { (void) (start); (void) (size); } while (0)
  526. #define dma_cache_inv(start,size) \
  527. do { (void) (start); (void) (size); } while (0)
  528. #endif /* CONFIG_DMA_NONCOHERENT */
  529. /*
  530. * Read a 32-bit register that requires a 64-bit read cycle on the bus.
  531. * Avoid interrupt mucking, just adjust the address for 4-byte access.
  532. * Assume the addresses are 8-byte aligned.
  533. */
  534. #ifdef __MIPSEB__
  535. #define __CSR_32_ADJUST 4
  536. #else
  537. #define __CSR_32_ADJUST 0
  538. #endif
  539. #define csr_out32(v, a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST) = (v))
  540. #define csr_in32(a) (*(volatile u32 *)((unsigned long)(a) + __CSR_32_ADJUST))
  541. /*
  542. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  543. * access
  544. */
  545. #define xlate_dev_mem_ptr(p) __va(p)
  546. /*
  547. * Convert a virtual cached pointer to an uncached pointer
  548. */
  549. #define xlate_dev_kmem_ptr(p) p
  550. #endif /* _ASM_IO_H */