cmpxchg.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 06, 07 by Ralf Baechle (ralf@linux-mips.org)
  7. */
  8. #ifndef __ASM_CMPXCHG_H
  9. #define __ASM_CMPXCHG_H
  10. #include <linux/bug.h>
  11. #include <linux/irqflags.h>
  12. #include <asm/war.h>
  13. static inline unsigned long __xchg_u32(volatile int * m, unsigned int val)
  14. {
  15. __u32 retval;
  16. smp_mb__before_llsc();
  17. if (kernel_uses_llsc && R10000_LLSC_WAR) {
  18. unsigned long dummy;
  19. __asm__ __volatile__(
  20. " .set mips3 \n"
  21. "1: ll %0, %3 # xchg_u32 \n"
  22. " .set mips0 \n"
  23. " move %2, %z4 \n"
  24. " .set mips3 \n"
  25. " sc %2, %1 \n"
  26. " beqzl %2, 1b \n"
  27. " .set mips0 \n"
  28. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  29. : "R" (*m), "Jr" (val)
  30. : "memory");
  31. } else if (kernel_uses_llsc) {
  32. unsigned long dummy;
  33. do {
  34. __asm__ __volatile__(
  35. " .set mips3 \n"
  36. " ll %0, %3 # xchg_u32 \n"
  37. " .set mips0 \n"
  38. " move %2, %z4 \n"
  39. " .set mips3 \n"
  40. " sc %2, %1 \n"
  41. " .set mips0 \n"
  42. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  43. : "R" (*m), "Jr" (val)
  44. : "memory");
  45. } while (unlikely(!dummy));
  46. } else {
  47. unsigned long flags;
  48. raw_local_irq_save(flags);
  49. retval = *m;
  50. *m = val;
  51. raw_local_irq_restore(flags); /* implies memory barrier */
  52. }
  53. smp_llsc_mb();
  54. return retval;
  55. }
  56. #ifdef CONFIG_64BIT
  57. static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val)
  58. {
  59. __u64 retval;
  60. smp_mb__before_llsc();
  61. if (kernel_uses_llsc && R10000_LLSC_WAR) {
  62. unsigned long dummy;
  63. __asm__ __volatile__(
  64. " .set mips3 \n"
  65. "1: lld %0, %3 # xchg_u64 \n"
  66. " move %2, %z4 \n"
  67. " scd %2, %1 \n"
  68. " beqzl %2, 1b \n"
  69. " .set mips0 \n"
  70. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  71. : "R" (*m), "Jr" (val)
  72. : "memory");
  73. } else if (kernel_uses_llsc) {
  74. unsigned long dummy;
  75. do {
  76. __asm__ __volatile__(
  77. " .set mips3 \n"
  78. " lld %0, %3 # xchg_u64 \n"
  79. " move %2, %z4 \n"
  80. " scd %2, %1 \n"
  81. " .set mips0 \n"
  82. : "=&r" (retval), "=m" (*m), "=&r" (dummy)
  83. : "R" (*m), "Jr" (val)
  84. : "memory");
  85. } while (unlikely(!dummy));
  86. } else {
  87. unsigned long flags;
  88. raw_local_irq_save(flags);
  89. retval = *m;
  90. *m = val;
  91. raw_local_irq_restore(flags); /* implies memory barrier */
  92. }
  93. smp_llsc_mb();
  94. return retval;
  95. }
  96. #else
  97. extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val);
  98. #define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
  99. #endif
  100. static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
  101. {
  102. switch (size) {
  103. case 4:
  104. return __xchg_u32(ptr, x);
  105. case 8:
  106. return __xchg_u64(ptr, x);
  107. }
  108. return x;
  109. }
  110. #define xchg(ptr, x) \
  111. ({ \
  112. BUILD_BUG_ON(sizeof(*(ptr)) & ~0xc); \
  113. \
  114. ((__typeof__(*(ptr))) \
  115. __xchg((unsigned long)(x), (ptr), sizeof(*(ptr)))); \
  116. })
  117. #define __HAVE_ARCH_CMPXCHG 1
  118. #define __cmpxchg_asm(ld, st, m, old, new) \
  119. ({ \
  120. __typeof(*(m)) __ret; \
  121. \
  122. if (kernel_uses_llsc && R10000_LLSC_WAR) { \
  123. __asm__ __volatile__( \
  124. " .set push \n" \
  125. " .set noat \n" \
  126. " .set mips3 \n" \
  127. "1: " ld " %0, %2 # __cmpxchg_asm \n" \
  128. " bne %0, %z3, 2f \n" \
  129. " .set mips0 \n" \
  130. " move $1, %z4 \n" \
  131. " .set mips3 \n" \
  132. " " st " $1, %1 \n" \
  133. " beqzl $1, 1b \n" \
  134. "2: \n" \
  135. " .set pop \n" \
  136. : "=&r" (__ret), "=R" (*m) \
  137. : "R" (*m), "Jr" (old), "Jr" (new) \
  138. : "memory"); \
  139. } else if (kernel_uses_llsc) { \
  140. __asm__ __volatile__( \
  141. " .set push \n" \
  142. " .set noat \n" \
  143. " .set mips3 \n" \
  144. "1: " ld " %0, %2 # __cmpxchg_asm \n" \
  145. " bne %0, %z3, 2f \n" \
  146. " .set mips0 \n" \
  147. " move $1, %z4 \n" \
  148. " .set mips3 \n" \
  149. " " st " $1, %1 \n" \
  150. " beqz $1, 1b \n" \
  151. " .set pop \n" \
  152. "2: \n" \
  153. : "=&r" (__ret), "=R" (*m) \
  154. : "R" (*m), "Jr" (old), "Jr" (new) \
  155. : "memory"); \
  156. } else { \
  157. unsigned long __flags; \
  158. \
  159. raw_local_irq_save(__flags); \
  160. __ret = *m; \
  161. if (__ret == old) \
  162. *m = new; \
  163. raw_local_irq_restore(__flags); \
  164. } \
  165. \
  166. __ret; \
  167. })
  168. /*
  169. * This function doesn't exist, so you'll get a linker error
  170. * if something tries to do an invalid cmpxchg().
  171. */
  172. extern void __cmpxchg_called_with_bad_pointer(void);
  173. #define __cmpxchg(ptr, old, new, pre_barrier, post_barrier) \
  174. ({ \
  175. __typeof__(ptr) __ptr = (ptr); \
  176. __typeof__(*(ptr)) __old = (old); \
  177. __typeof__(*(ptr)) __new = (new); \
  178. __typeof__(*(ptr)) __res = 0; \
  179. \
  180. pre_barrier; \
  181. \
  182. switch (sizeof(*(__ptr))) { \
  183. case 4: \
  184. __res = __cmpxchg_asm("ll", "sc", __ptr, __old, __new); \
  185. break; \
  186. case 8: \
  187. if (sizeof(long) == 8) { \
  188. __res = __cmpxchg_asm("lld", "scd", __ptr, \
  189. __old, __new); \
  190. break; \
  191. } \
  192. default: \
  193. __cmpxchg_called_with_bad_pointer(); \
  194. break; \
  195. } \
  196. \
  197. post_barrier; \
  198. \
  199. __res; \
  200. })
  201. #define cmpxchg(ptr, old, new) __cmpxchg(ptr, old, new, smp_mb__before_llsc(), smp_llsc_mb())
  202. #define cmpxchg_local(ptr, old, new) __cmpxchg(ptr, old, new, , )
  203. #define cmpxchg64(ptr, o, n) \
  204. ({ \
  205. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  206. cmpxchg((ptr), (o), (n)); \
  207. })
  208. #ifdef CONFIG_64BIT
  209. #define cmpxchg64_local(ptr, o, n) \
  210. ({ \
  211. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  212. cmpxchg_local((ptr), (o), (n)); \
  213. })
  214. #else
  215. #include <asm-generic/cmpxchg-local.h>
  216. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  217. #endif
  218. #endif /* __ASM_CMPXCHG_H */