cpu.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright (C) 2009 Florian Fainelli <florian@openwrt.org>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/cpu.h>
  12. #include <asm/cpu.h>
  13. #include <asm/cpu-info.h>
  14. #include <asm/mipsregs.h>
  15. #include <bcm63xx_cpu.h>
  16. #include <bcm63xx_regs.h>
  17. #include <bcm63xx_io.h>
  18. #include <bcm63xx_irq.h>
  19. const unsigned long *bcm63xx_regs_base;
  20. EXPORT_SYMBOL(bcm63xx_regs_base);
  21. const int *bcm63xx_irqs;
  22. EXPORT_SYMBOL(bcm63xx_irqs);
  23. static u16 bcm63xx_cpu_id;
  24. static u16 bcm63xx_cpu_rev;
  25. static unsigned int bcm63xx_cpu_freq;
  26. static unsigned int bcm63xx_memory_size;
  27. static const unsigned long bcm6328_regs_base[] = {
  28. __GEN_CPU_REGS_TABLE(6328)
  29. };
  30. static const int bcm6328_irqs[] = {
  31. __GEN_CPU_IRQ_TABLE(6328)
  32. };
  33. static const unsigned long bcm6338_regs_base[] = {
  34. __GEN_CPU_REGS_TABLE(6338)
  35. };
  36. static const int bcm6338_irqs[] = {
  37. __GEN_CPU_IRQ_TABLE(6338)
  38. };
  39. static const unsigned long bcm6345_regs_base[] = {
  40. __GEN_CPU_REGS_TABLE(6345)
  41. };
  42. static const int bcm6345_irqs[] = {
  43. __GEN_CPU_IRQ_TABLE(6345)
  44. };
  45. static const unsigned long bcm6348_regs_base[] = {
  46. __GEN_CPU_REGS_TABLE(6348)
  47. };
  48. static const int bcm6348_irqs[] = {
  49. __GEN_CPU_IRQ_TABLE(6348)
  50. };
  51. static const unsigned long bcm6358_regs_base[] = {
  52. __GEN_CPU_REGS_TABLE(6358)
  53. };
  54. static const int bcm6358_irqs[] = {
  55. __GEN_CPU_IRQ_TABLE(6358)
  56. };
  57. static const unsigned long bcm6368_regs_base[] = {
  58. __GEN_CPU_REGS_TABLE(6368)
  59. };
  60. static const int bcm6368_irqs[] = {
  61. __GEN_CPU_IRQ_TABLE(6368)
  62. };
  63. u16 __bcm63xx_get_cpu_id(void)
  64. {
  65. return bcm63xx_cpu_id;
  66. }
  67. EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
  68. u16 bcm63xx_get_cpu_rev(void)
  69. {
  70. return bcm63xx_cpu_rev;
  71. }
  72. EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
  73. unsigned int bcm63xx_get_cpu_freq(void)
  74. {
  75. return bcm63xx_cpu_freq;
  76. }
  77. unsigned int bcm63xx_get_memory_size(void)
  78. {
  79. return bcm63xx_memory_size;
  80. }
  81. static unsigned int detect_cpu_clock(void)
  82. {
  83. switch (bcm63xx_get_cpu_id()) {
  84. case BCM6328_CPU_ID:
  85. {
  86. unsigned int tmp, mips_pll_fcvo;
  87. tmp = bcm_misc_readl(MISC_STRAPBUS_6328_REG);
  88. mips_pll_fcvo = (tmp & STRAPBUS_6328_FCVO_MASK)
  89. >> STRAPBUS_6328_FCVO_SHIFT;
  90. switch (mips_pll_fcvo) {
  91. case 0x12:
  92. case 0x14:
  93. case 0x19:
  94. return 160000000;
  95. case 0x1c:
  96. return 192000000;
  97. case 0x13:
  98. case 0x15:
  99. return 200000000;
  100. case 0x1a:
  101. return 384000000;
  102. case 0x16:
  103. return 400000000;
  104. default:
  105. return 320000000;
  106. }
  107. }
  108. case BCM6338_CPU_ID:
  109. /* BCM6338 has a fixed 240 Mhz frequency */
  110. return 240000000;
  111. case BCM6345_CPU_ID:
  112. /* BCM6345 has a fixed 140Mhz frequency */
  113. return 140000000;
  114. case BCM6348_CPU_ID:
  115. {
  116. unsigned int tmp, n1, n2, m1;
  117. /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
  118. tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
  119. n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
  120. n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
  121. m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
  122. n1 += 1;
  123. n2 += 2;
  124. m1 += 1;
  125. return (16 * 1000000 * n1 * n2) / m1;
  126. }
  127. case BCM6358_CPU_ID:
  128. {
  129. unsigned int tmp, n1, n2, m1;
  130. /* 16MHz * N1 * N2 / M1_CPU */
  131. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
  132. n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
  133. n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
  134. m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
  135. return (16 * 1000000 * n1 * n2) / m1;
  136. }
  137. case BCM6368_CPU_ID:
  138. {
  139. unsigned int tmp, p1, p2, ndiv, m1;
  140. /* (64MHz / P1) * P2 * NDIV / M1_CPU */
  141. tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_6368_REG);
  142. p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >>
  143. DMIPSPLLCFG_6368_P1_SHIFT;
  144. p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >>
  145. DMIPSPLLCFG_6368_P2_SHIFT;
  146. ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
  147. DMIPSPLLCFG_6368_NDIV_SHIFT;
  148. tmp = bcm_ddr_readl(DDR_DMIPSPLLDIV_6368_REG);
  149. m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >>
  150. DMIPSPLLDIV_6368_MDIV_SHIFT;
  151. return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
  152. }
  153. default:
  154. BUG();
  155. }
  156. }
  157. /*
  158. * attempt to detect the amount of memory installed
  159. */
  160. static unsigned int detect_memory_size(void)
  161. {
  162. unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
  163. u32 val;
  164. if (BCMCPU_IS_6328())
  165. return bcm_ddr_readl(DDR_CSEND_REG) << 24;
  166. if (BCMCPU_IS_6345()) {
  167. val = bcm_sdram_readl(SDRAM_MBASE_REG);
  168. return (val * 8 * 1024 * 1024);
  169. }
  170. if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
  171. val = bcm_sdram_readl(SDRAM_CFG_REG);
  172. rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
  173. cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
  174. is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
  175. banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
  176. }
  177. if (BCMCPU_IS_6358() || BCMCPU_IS_6368()) {
  178. val = bcm_memc_readl(MEMC_CFG_REG);
  179. rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
  180. cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
  181. is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
  182. banks = 2;
  183. }
  184. /* 0 => 11 address bits ... 2 => 13 address bits */
  185. rows += 11;
  186. /* 0 => 8 address bits ... 2 => 10 address bits */
  187. cols += 8;
  188. return 1 << (cols + rows + (is_32bits + 1) + banks);
  189. }
  190. void __init bcm63xx_cpu_init(void)
  191. {
  192. unsigned int tmp, expected_cpu_id;
  193. struct cpuinfo_mips *c = &current_cpu_data;
  194. unsigned int cpu = smp_processor_id();
  195. /* soc registers location depends on cpu type */
  196. expected_cpu_id = 0;
  197. switch (c->cputype) {
  198. case CPU_BMIPS3300:
  199. if ((read_c0_prid() & 0xff00) == PRID_IMP_BMIPS3300_ALT) {
  200. expected_cpu_id = BCM6348_CPU_ID;
  201. bcm63xx_regs_base = bcm6348_regs_base;
  202. bcm63xx_irqs = bcm6348_irqs;
  203. } else {
  204. __cpu_name[cpu] = "Broadcom BCM6338";
  205. expected_cpu_id = BCM6338_CPU_ID;
  206. bcm63xx_regs_base = bcm6338_regs_base;
  207. bcm63xx_irqs = bcm6338_irqs;
  208. }
  209. break;
  210. case CPU_BMIPS32:
  211. expected_cpu_id = BCM6345_CPU_ID;
  212. bcm63xx_regs_base = bcm6345_regs_base;
  213. bcm63xx_irqs = bcm6345_irqs;
  214. break;
  215. case CPU_BMIPS4350:
  216. if ((read_c0_prid() & 0xf0) == 0x10) {
  217. expected_cpu_id = BCM6358_CPU_ID;
  218. bcm63xx_regs_base = bcm6358_regs_base;
  219. bcm63xx_irqs = bcm6358_irqs;
  220. } else {
  221. /* all newer chips have the same chip id location */
  222. u16 chip_id = bcm_readw(BCM_6368_PERF_BASE);
  223. switch (chip_id) {
  224. case BCM6328_CPU_ID:
  225. expected_cpu_id = BCM6328_CPU_ID;
  226. bcm63xx_regs_base = bcm6328_regs_base;
  227. bcm63xx_irqs = bcm6328_irqs;
  228. break;
  229. case BCM6368_CPU_ID:
  230. expected_cpu_id = BCM6368_CPU_ID;
  231. bcm63xx_regs_base = bcm6368_regs_base;
  232. bcm63xx_irqs = bcm6368_irqs;
  233. break;
  234. }
  235. }
  236. break;
  237. }
  238. /*
  239. * really early to panic, but delaying panic would not help since we
  240. * will never get any working console
  241. */
  242. if (!expected_cpu_id)
  243. panic("unsupported Broadcom CPU");
  244. /*
  245. * bcm63xx_regs_base is set, we can access soc registers
  246. */
  247. /* double check CPU type */
  248. tmp = bcm_perf_readl(PERF_REV_REG);
  249. bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
  250. bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
  251. if (bcm63xx_cpu_id != expected_cpu_id)
  252. panic("bcm63xx CPU id mismatch");
  253. bcm63xx_cpu_freq = detect_cpu_clock();
  254. bcm63xx_memory_size = detect_memory_size();
  255. printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
  256. bcm63xx_cpu_id, bcm63xx_cpu_rev);
  257. printk(KERN_INFO "CPU frequency is %u MHz\n",
  258. bcm63xx_cpu_freq / 1000000);
  259. printk(KERN_INFO "%uMB of RAM installed\n",
  260. bcm63xx_memory_size >> 20);
  261. }