clock.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X common routines
  3. *
  4. * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
  5. * Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <asm/mach-ath79/ath79.h>
  19. #include <asm/mach-ath79/ar71xx_regs.h>
  20. #include "common.h"
  21. #define AR71XX_BASE_FREQ 40000000
  22. #define AR724X_BASE_FREQ 5000000
  23. #define AR913X_BASE_FREQ 5000000
  24. struct clk {
  25. unsigned long rate;
  26. };
  27. static struct clk ath79_ref_clk;
  28. static struct clk ath79_cpu_clk;
  29. static struct clk ath79_ddr_clk;
  30. static struct clk ath79_ahb_clk;
  31. static struct clk ath79_wdt_clk;
  32. static struct clk ath79_uart_clk;
  33. static void __init ar71xx_clocks_init(void)
  34. {
  35. u32 pll;
  36. u32 freq;
  37. u32 div;
  38. ath79_ref_clk.rate = AR71XX_BASE_FREQ;
  39. pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG);
  40. div = ((pll >> AR71XX_PLL_DIV_SHIFT) & AR71XX_PLL_DIV_MASK) + 1;
  41. freq = div * ath79_ref_clk.rate;
  42. div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
  43. ath79_cpu_clk.rate = freq / div;
  44. div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
  45. ath79_ddr_clk.rate = freq / div;
  46. div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
  47. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  48. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  49. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  50. }
  51. static void __init ar724x_clocks_init(void)
  52. {
  53. u32 pll;
  54. u32 freq;
  55. u32 div;
  56. ath79_ref_clk.rate = AR724X_BASE_FREQ;
  57. pll = ath79_pll_rr(AR724X_PLL_REG_CPU_CONFIG);
  58. div = ((pll >> AR724X_PLL_DIV_SHIFT) & AR724X_PLL_DIV_MASK);
  59. freq = div * ath79_ref_clk.rate;
  60. div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK);
  61. freq *= div;
  62. ath79_cpu_clk.rate = freq;
  63. div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
  64. ath79_ddr_clk.rate = freq / div;
  65. div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
  66. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  67. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  68. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  69. }
  70. static void __init ar913x_clocks_init(void)
  71. {
  72. u32 pll;
  73. u32 freq;
  74. u32 div;
  75. ath79_ref_clk.rate = AR913X_BASE_FREQ;
  76. pll = ath79_pll_rr(AR913X_PLL_REG_CPU_CONFIG);
  77. div = ((pll >> AR913X_PLL_DIV_SHIFT) & AR913X_PLL_DIV_MASK);
  78. freq = div * ath79_ref_clk.rate;
  79. ath79_cpu_clk.rate = freq;
  80. div = ((pll >> AR913X_DDR_DIV_SHIFT) & AR913X_DDR_DIV_MASK) + 1;
  81. ath79_ddr_clk.rate = freq / div;
  82. div = (((pll >> AR913X_AHB_DIV_SHIFT) & AR913X_AHB_DIV_MASK) + 1) * 2;
  83. ath79_ahb_clk.rate = ath79_cpu_clk.rate / div;
  84. ath79_wdt_clk.rate = ath79_ahb_clk.rate;
  85. ath79_uart_clk.rate = ath79_ahb_clk.rate;
  86. }
  87. static void __init ar933x_clocks_init(void)
  88. {
  89. u32 clock_ctrl;
  90. u32 cpu_config;
  91. u32 freq;
  92. u32 t;
  93. t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
  94. if (t & AR933X_BOOTSTRAP_REF_CLK_40)
  95. ath79_ref_clk.rate = (40 * 1000 * 1000);
  96. else
  97. ath79_ref_clk.rate = (25 * 1000 * 1000);
  98. clock_ctrl = ath79_pll_rr(AR933X_PLL_CLOCK_CTRL_REG);
  99. if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
  100. ath79_cpu_clk.rate = ath79_ref_clk.rate;
  101. ath79_ahb_clk.rate = ath79_ref_clk.rate;
  102. ath79_ddr_clk.rate = ath79_ref_clk.rate;
  103. } else {
  104. cpu_config = ath79_pll_rr(AR933X_PLL_CPU_CONFIG_REG);
  105. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  106. AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
  107. freq = ath79_ref_clk.rate / t;
  108. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
  109. AR933X_PLL_CPU_CONFIG_NINT_MASK;
  110. freq *= t;
  111. t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  112. AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
  113. if (t == 0)
  114. t = 1;
  115. freq >>= t;
  116. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
  117. AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
  118. ath79_cpu_clk.rate = freq / t;
  119. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
  120. AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
  121. ath79_ddr_clk.rate = freq / t;
  122. t = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
  123. AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
  124. ath79_ahb_clk.rate = freq / t;
  125. }
  126. ath79_wdt_clk.rate = ath79_ref_clk.rate;
  127. ath79_uart_clk.rate = ath79_ref_clk.rate;
  128. }
  129. static void __init ar934x_clocks_init(void)
  130. {
  131. u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
  132. u32 cpu_pll, ddr_pll;
  133. u32 bootstrap;
  134. bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
  135. if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
  136. ath79_ref_clk.rate = 40 * 1000 * 1000;
  137. else
  138. ath79_ref_clk.rate = 25 * 1000 * 1000;
  139. pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG);
  140. out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  141. AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
  142. ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  143. AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
  144. nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
  145. AR934X_PLL_CPU_CONFIG_NINT_MASK;
  146. frac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  147. AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
  148. cpu_pll = nint * ath79_ref_clk.rate / ref_div;
  149. cpu_pll += frac * ath79_ref_clk.rate / (ref_div * (2 << 6));
  150. cpu_pll /= (1 << out_div);
  151. pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG);
  152. out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  153. AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
  154. ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  155. AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
  156. nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
  157. AR934X_PLL_DDR_CONFIG_NINT_MASK;
  158. frac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  159. AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
  160. ddr_pll = nint * ath79_ref_clk.rate / ref_div;
  161. ddr_pll += frac * ath79_ref_clk.rate / (ref_div * (2 << 10));
  162. ddr_pll /= (1 << out_div);
  163. clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  164. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  165. AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
  166. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
  167. ath79_cpu_clk.rate = ath79_ref_clk.rate;
  168. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  169. ath79_cpu_clk.rate = cpu_pll / (postdiv + 1);
  170. else
  171. ath79_cpu_clk.rate = ddr_pll / (postdiv + 1);
  172. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  173. AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
  174. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
  175. ath79_ddr_clk.rate = ath79_ref_clk.rate;
  176. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  177. ath79_ddr_clk.rate = ddr_pll / (postdiv + 1);
  178. else
  179. ath79_ddr_clk.rate = cpu_pll / (postdiv + 1);
  180. postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  181. AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
  182. if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
  183. ath79_ahb_clk.rate = ath79_ref_clk.rate;
  184. else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  185. ath79_ahb_clk.rate = ddr_pll / (postdiv + 1);
  186. else
  187. ath79_ahb_clk.rate = cpu_pll / (postdiv + 1);
  188. ath79_wdt_clk.rate = ath79_ref_clk.rate;
  189. ath79_uart_clk.rate = ath79_ref_clk.rate;
  190. }
  191. void __init ath79_clocks_init(void)
  192. {
  193. if (soc_is_ar71xx())
  194. ar71xx_clocks_init();
  195. else if (soc_is_ar724x())
  196. ar724x_clocks_init();
  197. else if (soc_is_ar913x())
  198. ar913x_clocks_init();
  199. else if (soc_is_ar933x())
  200. ar933x_clocks_init();
  201. else if (soc_is_ar934x())
  202. ar934x_clocks_init();
  203. else
  204. BUG();
  205. pr_info("Clocks: CPU:%lu.%03luMHz, DDR:%lu.%03luMHz, AHB:%lu.%03luMHz, "
  206. "Ref:%lu.%03luMHz",
  207. ath79_cpu_clk.rate / 1000000,
  208. (ath79_cpu_clk.rate / 1000) % 1000,
  209. ath79_ddr_clk.rate / 1000000,
  210. (ath79_ddr_clk.rate / 1000) % 1000,
  211. ath79_ahb_clk.rate / 1000000,
  212. (ath79_ahb_clk.rate / 1000) % 1000,
  213. ath79_ref_clk.rate / 1000000,
  214. (ath79_ref_clk.rate / 1000) % 1000);
  215. }
  216. /*
  217. * Linux clock API
  218. */
  219. struct clk *clk_get(struct device *dev, const char *id)
  220. {
  221. if (!strcmp(id, "ref"))
  222. return &ath79_ref_clk;
  223. if (!strcmp(id, "cpu"))
  224. return &ath79_cpu_clk;
  225. if (!strcmp(id, "ddr"))
  226. return &ath79_ddr_clk;
  227. if (!strcmp(id, "ahb"))
  228. return &ath79_ahb_clk;
  229. if (!strcmp(id, "wdt"))
  230. return &ath79_wdt_clk;
  231. if (!strcmp(id, "uart"))
  232. return &ath79_uart_clk;
  233. return ERR_PTR(-ENOENT);
  234. }
  235. EXPORT_SYMBOL(clk_get);
  236. int clk_enable(struct clk *clk)
  237. {
  238. return 0;
  239. }
  240. EXPORT_SYMBOL(clk_enable);
  241. void clk_disable(struct clk *clk)
  242. {
  243. }
  244. EXPORT_SYMBOL(clk_disable);
  245. unsigned long clk_get_rate(struct clk *clk)
  246. {
  247. return clk->rate;
  248. }
  249. EXPORT_SYMBOL(clk_get_rate);
  250. void clk_put(struct clk *clk)
  251. {
  252. }
  253. EXPORT_SYMBOL(clk_put);