db1200.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * DBAu1200/PBAu1200 board platform device registration
  3. *
  4. * Copyright (C) 2008-2011 Manuel Lauss
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <linux/i2c.h>
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/io.h>
  27. #include <linux/leds.h>
  28. #include <linux/mmc/host.h>
  29. #include <linux/mtd/mtd.h>
  30. #include <linux/mtd/nand.h>
  31. #include <linux/mtd/partitions.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/serial_8250.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/flash.h>
  36. #include <linux/smc91x.h>
  37. #include <asm/mach-au1x00/au1000.h>
  38. #include <asm/mach-au1x00/au1100_mmc.h>
  39. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  40. #include <asm/mach-au1x00/au1200fb.h>
  41. #include <asm/mach-au1x00/au1550_spi.h>
  42. #include <asm/mach-db1x00/bcsr.h>
  43. #include <asm/mach-db1x00/db1200.h>
  44. #include "platform.h"
  45. static const char *board_type_str(void)
  46. {
  47. switch (BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  48. case BCSR_WHOAMI_PB1200_DDR1:
  49. case BCSR_WHOAMI_PB1200_DDR2:
  50. return "PB1200";
  51. case BCSR_WHOAMI_DB1200:
  52. return "DB1200";
  53. default:
  54. return "(unknown)";
  55. }
  56. }
  57. const char *get_system_type(void)
  58. {
  59. return board_type_str();
  60. }
  61. static int __init detect_board(void)
  62. {
  63. int bid;
  64. /* try the DB1200 first */
  65. bcsr_init(DB1200_BCSR_PHYS_ADDR,
  66. DB1200_BCSR_PHYS_ADDR + DB1200_BCSR_HEXLED_OFS);
  67. if (BCSR_WHOAMI_DB1200 == BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI))) {
  68. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  69. bcsr_write(BCSR_HEXLEDS, ~t);
  70. if (bcsr_read(BCSR_HEXLEDS) != t) {
  71. bcsr_write(BCSR_HEXLEDS, t);
  72. return 0;
  73. }
  74. }
  75. /* okay, try the PB1200 then */
  76. bcsr_init(PB1200_BCSR_PHYS_ADDR,
  77. PB1200_BCSR_PHYS_ADDR + PB1200_BCSR_HEXLED_OFS);
  78. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  79. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  80. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  81. unsigned short t = bcsr_read(BCSR_HEXLEDS);
  82. bcsr_write(BCSR_HEXLEDS, ~t);
  83. if (bcsr_read(BCSR_HEXLEDS) != t) {
  84. bcsr_write(BCSR_HEXLEDS, t);
  85. return 0;
  86. }
  87. }
  88. return 1; /* it's neither */
  89. }
  90. void __init board_setup(void)
  91. {
  92. unsigned long freq0, clksrc, div, pfc;
  93. unsigned short whoami;
  94. if (detect_board()) {
  95. printk(KERN_ERR "NOT running on a DB1200/PB1200 board!\n");
  96. return;
  97. }
  98. whoami = bcsr_read(BCSR_WHOAMI);
  99. printk(KERN_INFO "Alchemy/AMD/RMI %s Board, CPLD Rev %d"
  100. " Board-ID %d Daughtercard ID %d\n", board_type_str(),
  101. (whoami >> 4) & 0xf, (whoami >> 8) & 0xf, whoami & 0xf);
  102. /* SMBus/SPI on PSC0, Audio on PSC1 */
  103. pfc = __raw_readl((void __iomem *)SYS_PINFUNC);
  104. pfc &= ~(SYS_PINFUNC_P0A | SYS_PINFUNC_P0B);
  105. pfc &= ~(SYS_PINFUNC_P1A | SYS_PINFUNC_P1B | SYS_PINFUNC_FS3);
  106. pfc |= SYS_PINFUNC_P1C; /* SPI is configured later */
  107. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  108. wmb();
  109. /* Clock configurations: PSC0: ~50MHz via Clkgen0, derived from
  110. * CPU clock; all other clock generators off/unused.
  111. */
  112. div = (get_au1x00_speed() + 25000000) / 50000000;
  113. if (div & 1)
  114. div++;
  115. div = ((div >> 1) - 1) & 0xff;
  116. freq0 = div << SYS_FC_FRDIV0_BIT;
  117. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  118. wmb();
  119. freq0 |= SYS_FC_FE0; /* enable F0 */
  120. __raw_writel(freq0, (void __iomem *)SYS_FREQCTRL0);
  121. wmb();
  122. /* psc0_intclk comes 1:1 from F0 */
  123. clksrc = SYS_CS_MUX_FQ0 << SYS_CS_ME0_BIT;
  124. __raw_writel(clksrc, (void __iomem *)SYS_CLKSRC);
  125. wmb();
  126. }
  127. /******************************************************************************/
  128. static struct mtd_partition db1200_spiflash_parts[] = {
  129. {
  130. .name = "spi_flash",
  131. .offset = 0,
  132. .size = MTDPART_SIZ_FULL,
  133. },
  134. };
  135. static struct flash_platform_data db1200_spiflash_data = {
  136. .name = "s25fl001",
  137. .parts = db1200_spiflash_parts,
  138. .nr_parts = ARRAY_SIZE(db1200_spiflash_parts),
  139. .type = "m25p10",
  140. };
  141. static struct spi_board_info db1200_spi_devs[] __initdata = {
  142. {
  143. /* TI TMP121AIDBVR temp sensor */
  144. .modalias = "tmp121",
  145. .max_speed_hz = 2000000,
  146. .bus_num = 0,
  147. .chip_select = 0,
  148. .mode = 0,
  149. },
  150. {
  151. /* Spansion S25FL001D0FMA SPI flash */
  152. .modalias = "m25p80",
  153. .max_speed_hz = 50000000,
  154. .bus_num = 0,
  155. .chip_select = 1,
  156. .mode = 0,
  157. .platform_data = &db1200_spiflash_data,
  158. },
  159. };
  160. static struct i2c_board_info db1200_i2c_devs[] __initdata = {
  161. { I2C_BOARD_INFO("24c04", 0x52), }, /* AT24C04-10 I2C eeprom */
  162. { I2C_BOARD_INFO("ne1619", 0x2d), }, /* adm1025-compat hwmon */
  163. { I2C_BOARD_INFO("wm8731", 0x1b), }, /* I2S audio codec WM8731 */
  164. };
  165. /**********************************************************************/
  166. static void au1200_nand_cmd_ctrl(struct mtd_info *mtd, int cmd,
  167. unsigned int ctrl)
  168. {
  169. struct nand_chip *this = mtd->priv;
  170. unsigned long ioaddr = (unsigned long)this->IO_ADDR_W;
  171. ioaddr &= 0xffffff00;
  172. if (ctrl & NAND_CLE) {
  173. ioaddr += MEM_STNAND_CMD;
  174. } else if (ctrl & NAND_ALE) {
  175. ioaddr += MEM_STNAND_ADDR;
  176. } else {
  177. /* assume we want to r/w real data by default */
  178. ioaddr += MEM_STNAND_DATA;
  179. }
  180. this->IO_ADDR_R = this->IO_ADDR_W = (void __iomem *)ioaddr;
  181. if (cmd != NAND_CMD_NONE) {
  182. __raw_writeb(cmd, this->IO_ADDR_W);
  183. wmb();
  184. }
  185. }
  186. static int au1200_nand_device_ready(struct mtd_info *mtd)
  187. {
  188. return __raw_readl((void __iomem *)MEM_STSTAT) & 1;
  189. }
  190. static struct mtd_partition db1200_nand_parts[] = {
  191. {
  192. .name = "NAND FS 0",
  193. .offset = 0,
  194. .size = 8 * 1024 * 1024,
  195. },
  196. {
  197. .name = "NAND FS 1",
  198. .offset = MTDPART_OFS_APPEND,
  199. .size = MTDPART_SIZ_FULL
  200. },
  201. };
  202. struct platform_nand_data db1200_nand_platdata = {
  203. .chip = {
  204. .nr_chips = 1,
  205. .chip_offset = 0,
  206. .nr_partitions = ARRAY_SIZE(db1200_nand_parts),
  207. .partitions = db1200_nand_parts,
  208. .chip_delay = 20,
  209. },
  210. .ctrl = {
  211. .dev_ready = au1200_nand_device_ready,
  212. .cmd_ctrl = au1200_nand_cmd_ctrl,
  213. },
  214. };
  215. static struct resource db1200_nand_res[] = {
  216. [0] = {
  217. .start = DB1200_NAND_PHYS_ADDR,
  218. .end = DB1200_NAND_PHYS_ADDR + 0xff,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. };
  222. static struct platform_device db1200_nand_dev = {
  223. .name = "gen_nand",
  224. .num_resources = ARRAY_SIZE(db1200_nand_res),
  225. .resource = db1200_nand_res,
  226. .id = -1,
  227. .dev = {
  228. .platform_data = &db1200_nand_platdata,
  229. }
  230. };
  231. /**********************************************************************/
  232. static struct smc91x_platdata db1200_eth_data = {
  233. .flags = SMC91X_NOWAIT | SMC91X_USE_16BIT,
  234. .leda = RPC_LED_100_10,
  235. .ledb = RPC_LED_TX_RX,
  236. };
  237. static struct resource db1200_eth_res[] = {
  238. [0] = {
  239. .start = DB1200_ETH_PHYS_ADDR,
  240. .end = DB1200_ETH_PHYS_ADDR + 0xf,
  241. .flags = IORESOURCE_MEM,
  242. },
  243. [1] = {
  244. .start = DB1200_ETH_INT,
  245. .end = DB1200_ETH_INT,
  246. .flags = IORESOURCE_IRQ,
  247. },
  248. };
  249. static struct platform_device db1200_eth_dev = {
  250. .dev = {
  251. .platform_data = &db1200_eth_data,
  252. },
  253. .name = "smc91x",
  254. .id = -1,
  255. .num_resources = ARRAY_SIZE(db1200_eth_res),
  256. .resource = db1200_eth_res,
  257. };
  258. /**********************************************************************/
  259. static struct resource db1200_ide_res[] = {
  260. [0] = {
  261. .start = DB1200_IDE_PHYS_ADDR,
  262. .end = DB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1,
  263. .flags = IORESOURCE_MEM,
  264. },
  265. [1] = {
  266. .start = DB1200_IDE_INT,
  267. .end = DB1200_IDE_INT,
  268. .flags = IORESOURCE_IRQ,
  269. },
  270. [2] = {
  271. .start = AU1200_DSCR_CMD0_DMA_REQ1,
  272. .end = AU1200_DSCR_CMD0_DMA_REQ1,
  273. .flags = IORESOURCE_DMA,
  274. },
  275. };
  276. static u64 au1200_ide_dmamask = DMA_BIT_MASK(32);
  277. static struct platform_device db1200_ide_dev = {
  278. .name = "au1200-ide",
  279. .id = 0,
  280. .dev = {
  281. .dma_mask = &au1200_ide_dmamask,
  282. .coherent_dma_mask = DMA_BIT_MASK(32),
  283. },
  284. .num_resources = ARRAY_SIZE(db1200_ide_res),
  285. .resource = db1200_ide_res,
  286. };
  287. /**********************************************************************/
  288. /* SD carddetects: they're supposed to be edge-triggered, but ack
  289. * doesn't seem to work (CPLD Rev 2). Instead, the screaming one
  290. * is disabled and its counterpart enabled. The 500ms timeout is
  291. * because the carddetect isn't debounced in hardware.
  292. */
  293. static irqreturn_t db1200_mmc_cd(int irq, void *ptr)
  294. {
  295. void(*mmc_cd)(struct mmc_host *, unsigned long);
  296. if (irq == DB1200_SD0_INSERT_INT) {
  297. disable_irq_nosync(DB1200_SD0_INSERT_INT);
  298. enable_irq(DB1200_SD0_EJECT_INT);
  299. } else {
  300. disable_irq_nosync(DB1200_SD0_EJECT_INT);
  301. enable_irq(DB1200_SD0_INSERT_INT);
  302. }
  303. /* link against CONFIG_MMC=m */
  304. mmc_cd = symbol_get(mmc_detect_change);
  305. if (mmc_cd) {
  306. mmc_cd(ptr, msecs_to_jiffies(500));
  307. symbol_put(mmc_detect_change);
  308. }
  309. return IRQ_HANDLED;
  310. }
  311. static int db1200_mmc_cd_setup(void *mmc_host, int en)
  312. {
  313. int ret;
  314. if (en) {
  315. ret = request_irq(DB1200_SD0_INSERT_INT, db1200_mmc_cd,
  316. 0, "sd_insert", mmc_host);
  317. if (ret)
  318. goto out;
  319. ret = request_irq(DB1200_SD0_EJECT_INT, db1200_mmc_cd,
  320. 0, "sd_eject", mmc_host);
  321. if (ret) {
  322. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  323. goto out;
  324. }
  325. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT)
  326. enable_irq(DB1200_SD0_EJECT_INT);
  327. else
  328. enable_irq(DB1200_SD0_INSERT_INT);
  329. } else {
  330. free_irq(DB1200_SD0_INSERT_INT, mmc_host);
  331. free_irq(DB1200_SD0_EJECT_INT, mmc_host);
  332. }
  333. ret = 0;
  334. out:
  335. return ret;
  336. }
  337. static void db1200_mmc_set_power(void *mmc_host, int state)
  338. {
  339. if (state) {
  340. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD0PWR);
  341. msleep(400); /* stabilization time */
  342. } else
  343. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD0PWR, 0);
  344. }
  345. static int db1200_mmc_card_readonly(void *mmc_host)
  346. {
  347. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD0WP) ? 1 : 0;
  348. }
  349. static int db1200_mmc_card_inserted(void *mmc_host)
  350. {
  351. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD0INSERT) ? 1 : 0;
  352. }
  353. static void db1200_mmcled_set(struct led_classdev *led,
  354. enum led_brightness brightness)
  355. {
  356. if (brightness != LED_OFF)
  357. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED0, 0);
  358. else
  359. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED0);
  360. }
  361. static struct led_classdev db1200_mmc_led = {
  362. .brightness_set = db1200_mmcled_set,
  363. };
  364. /* -- */
  365. static irqreturn_t pb1200_mmc1_cd(int irq, void *ptr)
  366. {
  367. void(*mmc_cd)(struct mmc_host *, unsigned long);
  368. if (irq == PB1200_SD1_INSERT_INT) {
  369. disable_irq_nosync(PB1200_SD1_INSERT_INT);
  370. enable_irq(PB1200_SD1_EJECT_INT);
  371. } else {
  372. disable_irq_nosync(PB1200_SD1_EJECT_INT);
  373. enable_irq(PB1200_SD1_INSERT_INT);
  374. }
  375. /* link against CONFIG_MMC=m */
  376. mmc_cd = symbol_get(mmc_detect_change);
  377. if (mmc_cd) {
  378. mmc_cd(ptr, msecs_to_jiffies(500));
  379. symbol_put(mmc_detect_change);
  380. }
  381. return IRQ_HANDLED;
  382. }
  383. static int pb1200_mmc1_cd_setup(void *mmc_host, int en)
  384. {
  385. int ret;
  386. if (en) {
  387. ret = request_irq(PB1200_SD1_INSERT_INT, pb1200_mmc1_cd, 0,
  388. "sd1_insert", mmc_host);
  389. if (ret)
  390. goto out;
  391. ret = request_irq(PB1200_SD1_EJECT_INT, pb1200_mmc1_cd, 0,
  392. "sd1_eject", mmc_host);
  393. if (ret) {
  394. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  395. goto out;
  396. }
  397. if (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT)
  398. enable_irq(PB1200_SD1_EJECT_INT);
  399. else
  400. enable_irq(PB1200_SD1_INSERT_INT);
  401. } else {
  402. free_irq(PB1200_SD1_INSERT_INT, mmc_host);
  403. free_irq(PB1200_SD1_EJECT_INT, mmc_host);
  404. }
  405. ret = 0;
  406. out:
  407. return ret;
  408. }
  409. static void pb1200_mmc1led_set(struct led_classdev *led,
  410. enum led_brightness brightness)
  411. {
  412. if (brightness != LED_OFF)
  413. bcsr_mod(BCSR_LEDS, BCSR_LEDS_LED1, 0);
  414. else
  415. bcsr_mod(BCSR_LEDS, 0, BCSR_LEDS_LED1);
  416. }
  417. static struct led_classdev pb1200_mmc1_led = {
  418. .brightness_set = pb1200_mmc1led_set,
  419. };
  420. static void pb1200_mmc1_set_power(void *mmc_host, int state)
  421. {
  422. if (state) {
  423. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_SD1PWR);
  424. msleep(400); /* stabilization time */
  425. } else
  426. bcsr_mod(BCSR_BOARD, BCSR_BOARD_SD1PWR, 0);
  427. }
  428. static int pb1200_mmc1_card_readonly(void *mmc_host)
  429. {
  430. return (bcsr_read(BCSR_STATUS) & BCSR_STATUS_SD1WP) ? 1 : 0;
  431. }
  432. static int pb1200_mmc1_card_inserted(void *mmc_host)
  433. {
  434. return (bcsr_read(BCSR_SIGSTAT) & BCSR_INT_SD1INSERT) ? 1 : 0;
  435. }
  436. static struct au1xmmc_platform_data db1200_mmc_platdata[2] = {
  437. [0] = {
  438. .cd_setup = db1200_mmc_cd_setup,
  439. .set_power = db1200_mmc_set_power,
  440. .card_inserted = db1200_mmc_card_inserted,
  441. .card_readonly = db1200_mmc_card_readonly,
  442. .led = &db1200_mmc_led,
  443. },
  444. [1] = {
  445. .cd_setup = pb1200_mmc1_cd_setup,
  446. .set_power = pb1200_mmc1_set_power,
  447. .card_inserted = pb1200_mmc1_card_inserted,
  448. .card_readonly = pb1200_mmc1_card_readonly,
  449. .led = &pb1200_mmc1_led,
  450. },
  451. };
  452. static struct resource au1200_mmc0_resources[] = {
  453. [0] = {
  454. .start = AU1100_SD0_PHYS_ADDR,
  455. .end = AU1100_SD0_PHYS_ADDR + 0xfff,
  456. .flags = IORESOURCE_MEM,
  457. },
  458. [1] = {
  459. .start = AU1200_SD_INT,
  460. .end = AU1200_SD_INT,
  461. .flags = IORESOURCE_IRQ,
  462. },
  463. [2] = {
  464. .start = AU1200_DSCR_CMD0_SDMS_TX0,
  465. .end = AU1200_DSCR_CMD0_SDMS_TX0,
  466. .flags = IORESOURCE_DMA,
  467. },
  468. [3] = {
  469. .start = AU1200_DSCR_CMD0_SDMS_RX0,
  470. .end = AU1200_DSCR_CMD0_SDMS_RX0,
  471. .flags = IORESOURCE_DMA,
  472. }
  473. };
  474. static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
  475. static struct platform_device db1200_mmc0_dev = {
  476. .name = "au1xxx-mmc",
  477. .id = 0,
  478. .dev = {
  479. .dma_mask = &au1xxx_mmc_dmamask,
  480. .coherent_dma_mask = DMA_BIT_MASK(32),
  481. .platform_data = &db1200_mmc_platdata[0],
  482. },
  483. .num_resources = ARRAY_SIZE(au1200_mmc0_resources),
  484. .resource = au1200_mmc0_resources,
  485. };
  486. static struct resource au1200_mmc1_res[] = {
  487. [0] = {
  488. .start = AU1100_SD1_PHYS_ADDR,
  489. .end = AU1100_SD1_PHYS_ADDR + 0xfff,
  490. .flags = IORESOURCE_MEM,
  491. },
  492. [1] = {
  493. .start = AU1200_SD_INT,
  494. .end = AU1200_SD_INT,
  495. .flags = IORESOURCE_IRQ,
  496. },
  497. [2] = {
  498. .start = AU1200_DSCR_CMD0_SDMS_TX1,
  499. .end = AU1200_DSCR_CMD0_SDMS_TX1,
  500. .flags = IORESOURCE_DMA,
  501. },
  502. [3] = {
  503. .start = AU1200_DSCR_CMD0_SDMS_RX1,
  504. .end = AU1200_DSCR_CMD0_SDMS_RX1,
  505. .flags = IORESOURCE_DMA,
  506. }
  507. };
  508. static struct platform_device pb1200_mmc1_dev = {
  509. .name = "au1xxx-mmc",
  510. .id = 1,
  511. .dev = {
  512. .dma_mask = &au1xxx_mmc_dmamask,
  513. .coherent_dma_mask = DMA_BIT_MASK(32),
  514. .platform_data = &db1200_mmc_platdata[1],
  515. },
  516. .num_resources = ARRAY_SIZE(au1200_mmc1_res),
  517. .resource = au1200_mmc1_res,
  518. };
  519. /**********************************************************************/
  520. static int db1200fb_panel_index(void)
  521. {
  522. return (bcsr_read(BCSR_SWITCHES) >> 8) & 0x0f;
  523. }
  524. static int db1200fb_panel_init(void)
  525. {
  526. /* Apply power */
  527. bcsr_mod(BCSR_BOARD, 0, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  528. BCSR_BOARD_LCDBL);
  529. return 0;
  530. }
  531. static int db1200fb_panel_shutdown(void)
  532. {
  533. /* Remove power */
  534. bcsr_mod(BCSR_BOARD, BCSR_BOARD_LCDVEE | BCSR_BOARD_LCDVDD |
  535. BCSR_BOARD_LCDBL, 0);
  536. return 0;
  537. }
  538. static struct au1200fb_platdata db1200fb_pd = {
  539. .panel_index = db1200fb_panel_index,
  540. .panel_init = db1200fb_panel_init,
  541. .panel_shutdown = db1200fb_panel_shutdown,
  542. };
  543. static struct resource au1200_lcd_res[] = {
  544. [0] = {
  545. .start = AU1200_LCD_PHYS_ADDR,
  546. .end = AU1200_LCD_PHYS_ADDR + 0x800 - 1,
  547. .flags = IORESOURCE_MEM,
  548. },
  549. [1] = {
  550. .start = AU1200_LCD_INT,
  551. .end = AU1200_LCD_INT,
  552. .flags = IORESOURCE_IRQ,
  553. }
  554. };
  555. static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
  556. static struct platform_device au1200_lcd_dev = {
  557. .name = "au1200-lcd",
  558. .id = 0,
  559. .dev = {
  560. .dma_mask = &au1200_lcd_dmamask,
  561. .coherent_dma_mask = DMA_BIT_MASK(32),
  562. .platform_data = &db1200fb_pd,
  563. },
  564. .num_resources = ARRAY_SIZE(au1200_lcd_res),
  565. .resource = au1200_lcd_res,
  566. };
  567. /**********************************************************************/
  568. static struct resource au1200_psc0_res[] = {
  569. [0] = {
  570. .start = AU1550_PSC0_PHYS_ADDR,
  571. .end = AU1550_PSC0_PHYS_ADDR + 0xfff,
  572. .flags = IORESOURCE_MEM,
  573. },
  574. [1] = {
  575. .start = AU1200_PSC0_INT,
  576. .end = AU1200_PSC0_INT,
  577. .flags = IORESOURCE_IRQ,
  578. },
  579. [2] = {
  580. .start = AU1200_DSCR_CMD0_PSC0_TX,
  581. .end = AU1200_DSCR_CMD0_PSC0_TX,
  582. .flags = IORESOURCE_DMA,
  583. },
  584. [3] = {
  585. .start = AU1200_DSCR_CMD0_PSC0_RX,
  586. .end = AU1200_DSCR_CMD0_PSC0_RX,
  587. .flags = IORESOURCE_DMA,
  588. },
  589. };
  590. static struct platform_device db1200_i2c_dev = {
  591. .name = "au1xpsc_smbus",
  592. .id = 0, /* bus number */
  593. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  594. .resource = au1200_psc0_res,
  595. };
  596. static void db1200_spi_cs_en(struct au1550_spi_info *spi, int cs, int pol)
  597. {
  598. if (cs)
  599. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_SPISEL);
  600. else
  601. bcsr_mod(BCSR_RESETS, BCSR_RESETS_SPISEL, 0);
  602. }
  603. static struct au1550_spi_info db1200_spi_platdata = {
  604. .mainclk_hz = 50000000, /* PSC0 clock */
  605. .num_chipselect = 2,
  606. .activate_cs = db1200_spi_cs_en,
  607. };
  608. static u64 spi_dmamask = DMA_BIT_MASK(32);
  609. static struct platform_device db1200_spi_dev = {
  610. .dev = {
  611. .dma_mask = &spi_dmamask,
  612. .coherent_dma_mask = DMA_BIT_MASK(32),
  613. .platform_data = &db1200_spi_platdata,
  614. },
  615. .name = "au1550-spi",
  616. .id = 0, /* bus number */
  617. .num_resources = ARRAY_SIZE(au1200_psc0_res),
  618. .resource = au1200_psc0_res,
  619. };
  620. static struct resource au1200_psc1_res[] = {
  621. [0] = {
  622. .start = AU1550_PSC1_PHYS_ADDR,
  623. .end = AU1550_PSC1_PHYS_ADDR + 0xfff,
  624. .flags = IORESOURCE_MEM,
  625. },
  626. [1] = {
  627. .start = AU1200_PSC1_INT,
  628. .end = AU1200_PSC1_INT,
  629. .flags = IORESOURCE_IRQ,
  630. },
  631. [2] = {
  632. .start = AU1200_DSCR_CMD0_PSC1_TX,
  633. .end = AU1200_DSCR_CMD0_PSC1_TX,
  634. .flags = IORESOURCE_DMA,
  635. },
  636. [3] = {
  637. .start = AU1200_DSCR_CMD0_PSC1_RX,
  638. .end = AU1200_DSCR_CMD0_PSC1_RX,
  639. .flags = IORESOURCE_DMA,
  640. },
  641. };
  642. /* AC97 or I2S device */
  643. static struct platform_device db1200_audio_dev = {
  644. /* name assigned later based on switch setting */
  645. .id = 1, /* PSC ID */
  646. .num_resources = ARRAY_SIZE(au1200_psc1_res),
  647. .resource = au1200_psc1_res,
  648. };
  649. /* DB1200 ASoC card device */
  650. static struct platform_device db1200_sound_dev = {
  651. /* name assigned later based on switch setting */
  652. .id = 1, /* PSC ID */
  653. };
  654. static struct platform_device db1200_stac_dev = {
  655. .name = "ac97-codec",
  656. .id = 1, /* on PSC1 */
  657. };
  658. static struct platform_device db1200_audiodma_dev = {
  659. .name = "au1xpsc-pcm",
  660. .id = 1, /* PSC ID */
  661. };
  662. static struct platform_device *db1200_devs[] __initdata = {
  663. NULL, /* PSC0, selected by S6.8 */
  664. &db1200_ide_dev,
  665. &db1200_mmc0_dev,
  666. &au1200_lcd_dev,
  667. &db1200_eth_dev,
  668. &db1200_nand_dev,
  669. &db1200_audiodma_dev,
  670. &db1200_audio_dev,
  671. &db1200_stac_dev,
  672. &db1200_sound_dev,
  673. };
  674. static struct platform_device *pb1200_devs[] __initdata = {
  675. &pb1200_mmc1_dev,
  676. };
  677. /* Some peripheral base addresses differ on the PB1200 */
  678. static int __init pb1200_res_fixup(void)
  679. {
  680. /* CPLD Revs earlier than 4 cause problems */
  681. if (BCSR_WHOAMI_CPLD(bcsr_read(BCSR_WHOAMI)) <= 3) {
  682. printk(KERN_ERR "WARNING!!!\n");
  683. printk(KERN_ERR "WARNING!!!\n");
  684. printk(KERN_ERR "PB1200 must be at CPLD rev 4. Please have\n");
  685. printk(KERN_ERR "the board updated to latest revisions.\n");
  686. printk(KERN_ERR "This software will not work reliably\n");
  687. printk(KERN_ERR "on anything older than CPLD rev 4.!\n");
  688. printk(KERN_ERR "WARNING!!!\n");
  689. printk(KERN_ERR "WARNING!!!\n");
  690. return 1;
  691. }
  692. db1200_nand_res[0].start = PB1200_NAND_PHYS_ADDR;
  693. db1200_nand_res[0].end = PB1200_NAND_PHYS_ADDR + 0xff;
  694. db1200_ide_res[0].start = PB1200_IDE_PHYS_ADDR;
  695. db1200_ide_res[0].end = PB1200_IDE_PHYS_ADDR + DB1200_IDE_PHYS_LEN - 1;
  696. db1200_eth_res[0].start = PB1200_ETH_PHYS_ADDR;
  697. db1200_eth_res[0].end = PB1200_ETH_PHYS_ADDR + 0xff;
  698. return 0;
  699. }
  700. static int __init db1200_dev_init(void)
  701. {
  702. unsigned long pfc;
  703. unsigned short sw;
  704. int swapped, bid;
  705. bid = BCSR_WHOAMI_BOARD(bcsr_read(BCSR_WHOAMI));
  706. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  707. (bid == BCSR_WHOAMI_PB1200_DDR2)) {
  708. if (pb1200_res_fixup())
  709. return -ENODEV;
  710. }
  711. /* GPIO7 is low-level triggered CPLD cascade */
  712. irq_set_irq_type(AU1200_GPIO7_INT, IRQ_TYPE_LEVEL_LOW);
  713. bcsr_init_irq(DB1200_INT_BEGIN, DB1200_INT_END, AU1200_GPIO7_INT);
  714. /* insert/eject pairs: one of both is always screaming. To avoid
  715. * issues they must not be automatically enabled when initially
  716. * requested.
  717. */
  718. irq_set_status_flags(DB1200_SD0_INSERT_INT, IRQ_NOAUTOEN);
  719. irq_set_status_flags(DB1200_SD0_EJECT_INT, IRQ_NOAUTOEN);
  720. irq_set_status_flags(DB1200_PC0_INSERT_INT, IRQ_NOAUTOEN);
  721. irq_set_status_flags(DB1200_PC0_EJECT_INT, IRQ_NOAUTOEN);
  722. irq_set_status_flags(DB1200_PC1_INSERT_INT, IRQ_NOAUTOEN);
  723. irq_set_status_flags(DB1200_PC1_EJECT_INT, IRQ_NOAUTOEN);
  724. i2c_register_board_info(0, db1200_i2c_devs,
  725. ARRAY_SIZE(db1200_i2c_devs));
  726. spi_register_board_info(db1200_spi_devs,
  727. ARRAY_SIZE(db1200_i2c_devs));
  728. /* SWITCHES: S6.8 I2C/SPI selector (OFF=I2C ON=SPI)
  729. * S6.7 AC97/I2S selector (OFF=AC97 ON=I2S)
  730. * or S12 on the PB1200.
  731. */
  732. /* NOTE: GPIO215 controls OTG VBUS supply. In SPI mode however
  733. * this pin is claimed by PSC0 (unused though, but pinmux doesn't
  734. * allow to free it without crippling the SPI interface).
  735. * As a result, in SPI mode, OTG simply won't work (PSC0 uses
  736. * it as an input pin which is pulled high on the boards).
  737. */
  738. pfc = __raw_readl((void __iomem *)SYS_PINFUNC) & ~SYS_PINFUNC_P0A;
  739. /* switch off OTG VBUS supply */
  740. gpio_request(215, "otg-vbus");
  741. gpio_direction_output(215, 1);
  742. printk(KERN_INFO "%s device configuration:\n", board_type_str());
  743. sw = bcsr_read(BCSR_SWITCHES);
  744. if (sw & BCSR_SWITCHES_DIP_8) {
  745. db1200_devs[0] = &db1200_i2c_dev;
  746. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC0MUX, 0);
  747. pfc |= (2 << 17); /* GPIO2 block owns GPIO215 */
  748. printk(KERN_INFO " S6.8 OFF: PSC0 mode I2C\n");
  749. printk(KERN_INFO " OTG port VBUS supply available!\n");
  750. } else {
  751. db1200_devs[0] = &db1200_spi_dev;
  752. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC0MUX);
  753. pfc |= (1 << 17); /* PSC0 owns GPIO215 */
  754. printk(KERN_INFO " S6.8 ON : PSC0 mode SPI\n");
  755. printk(KERN_INFO " OTG port VBUS supply disabled\n");
  756. }
  757. __raw_writel(pfc, (void __iomem *)SYS_PINFUNC);
  758. wmb();
  759. /* Audio: DIP7 selects I2S(0)/AC97(1), but need I2C for I2S!
  760. * so: DIP7=1 || DIP8=0 => AC97, DIP7=0 && DIP8=1 => I2S
  761. */
  762. sw &= BCSR_SWITCHES_DIP_8 | BCSR_SWITCHES_DIP_7;
  763. if (sw == BCSR_SWITCHES_DIP_8) {
  764. bcsr_mod(BCSR_RESETS, 0, BCSR_RESETS_PSC1MUX);
  765. db1200_audio_dev.name = "au1xpsc_i2s";
  766. db1200_sound_dev.name = "db1200-i2s";
  767. printk(KERN_INFO " S6.7 ON : PSC1 mode I2S\n");
  768. } else {
  769. bcsr_mod(BCSR_RESETS, BCSR_RESETS_PSC1MUX, 0);
  770. db1200_audio_dev.name = "au1xpsc_ac97";
  771. db1200_sound_dev.name = "db1200-ac97";
  772. printk(KERN_INFO " S6.7 OFF: PSC1 mode AC97\n");
  773. }
  774. /* Audio PSC clock is supplied externally. (FIXME: platdata!!) */
  775. __raw_writel(PSC_SEL_CLK_SERCLK,
  776. (void __iomem *)KSEG1ADDR(AU1550_PSC1_PHYS_ADDR) + PSC_SEL_OFFSET);
  777. wmb();
  778. db1x_register_pcmcia_socket(
  779. AU1000_PCMCIA_ATTR_PHYS_ADDR,
  780. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x000400000 - 1,
  781. AU1000_PCMCIA_MEM_PHYS_ADDR,
  782. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x000400000 - 1,
  783. AU1000_PCMCIA_IO_PHYS_ADDR,
  784. AU1000_PCMCIA_IO_PHYS_ADDR + 0x000010000 - 1,
  785. DB1200_PC0_INT, DB1200_PC0_INSERT_INT,
  786. /*DB1200_PC0_STSCHG_INT*/0, DB1200_PC0_EJECT_INT, 0);
  787. db1x_register_pcmcia_socket(
  788. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004000000,
  789. AU1000_PCMCIA_ATTR_PHYS_ADDR + 0x004400000 - 1,
  790. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004000000,
  791. AU1000_PCMCIA_MEM_PHYS_ADDR + 0x004400000 - 1,
  792. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004000000,
  793. AU1000_PCMCIA_IO_PHYS_ADDR + 0x004010000 - 1,
  794. DB1200_PC1_INT, DB1200_PC1_INSERT_INT,
  795. /*DB1200_PC1_STSCHG_INT*/0, DB1200_PC1_EJECT_INT, 1);
  796. swapped = bcsr_read(BCSR_STATUS) & BCSR_STATUS_DB1200_SWAPBOOT;
  797. db1x_register_norflash(64 << 20, 2, swapped);
  798. platform_add_devices(db1200_devs, ARRAY_SIZE(db1200_devs));
  799. /* PB1200 is a DB1200 with a 2nd MMC and Camera connector */
  800. if ((bid == BCSR_WHOAMI_PB1200_DDR1) ||
  801. (bid == BCSR_WHOAMI_PB1200_DDR2))
  802. platform_add_devices(pb1200_devs, ARRAY_SIZE(pb1200_devs));
  803. return 0;
  804. }
  805. device_initcall(db1200_dev_init);