pci-common.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mm.h>
  24. #include <linux/list.h>
  25. #include <linux/syscalls.h>
  26. #include <linux/irq.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/slab.h>
  29. #include <linux/of.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_pci.h>
  32. #include <linux/export.h>
  33. #include <asm/processor.h>
  34. #include <asm/io.h>
  35. #include <asm/pci-bridge.h>
  36. #include <asm/byteorder.h>
  37. static DEFINE_SPINLOCK(hose_spinlock);
  38. LIST_HEAD(hose_list);
  39. /* XXX kill that some day ... */
  40. static int global_phb_number; /* Global phb counter */
  41. /* ISA Memory physical address */
  42. resource_size_t isa_mem_base;
  43. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  44. unsigned long isa_io_base;
  45. unsigned long pci_dram_offset;
  46. static int pci_bus_count;
  47. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  48. {
  49. pci_dma_ops = dma_ops;
  50. }
  51. struct dma_map_ops *get_pci_dma_ops(void)
  52. {
  53. return pci_dma_ops;
  54. }
  55. EXPORT_SYMBOL(get_pci_dma_ops);
  56. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  57. {
  58. struct pci_controller *phb;
  59. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  60. if (!phb)
  61. return NULL;
  62. spin_lock(&hose_spinlock);
  63. phb->global_number = global_phb_number++;
  64. list_add_tail(&phb->list_node, &hose_list);
  65. spin_unlock(&hose_spinlock);
  66. phb->dn = dev;
  67. phb->is_dynamic = mem_init_done;
  68. return phb;
  69. }
  70. void pcibios_free_controller(struct pci_controller *phb)
  71. {
  72. spin_lock(&hose_spinlock);
  73. list_del(&phb->list_node);
  74. spin_unlock(&hose_spinlock);
  75. if (phb->is_dynamic)
  76. kfree(phb);
  77. }
  78. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  79. {
  80. return resource_size(&hose->io_resource);
  81. }
  82. int pcibios_vaddr_is_ioport(void __iomem *address)
  83. {
  84. int ret = 0;
  85. struct pci_controller *hose;
  86. resource_size_t size;
  87. spin_lock(&hose_spinlock);
  88. list_for_each_entry(hose, &hose_list, list_node) {
  89. size = pcibios_io_size(hose);
  90. if (address >= hose->io_base_virt &&
  91. address < (hose->io_base_virt + size)) {
  92. ret = 1;
  93. break;
  94. }
  95. }
  96. spin_unlock(&hose_spinlock);
  97. return ret;
  98. }
  99. unsigned long pci_address_to_pio(phys_addr_t address)
  100. {
  101. struct pci_controller *hose;
  102. resource_size_t size;
  103. unsigned long ret = ~0;
  104. spin_lock(&hose_spinlock);
  105. list_for_each_entry(hose, &hose_list, list_node) {
  106. size = pcibios_io_size(hose);
  107. if (address >= hose->io_base_phys &&
  108. address < (hose->io_base_phys + size)) {
  109. unsigned long base =
  110. (unsigned long)hose->io_base_virt - _IO_BASE;
  111. ret = base + (address - hose->io_base_phys);
  112. break;
  113. }
  114. }
  115. spin_unlock(&hose_spinlock);
  116. return ret;
  117. }
  118. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  119. /*
  120. * Return the domain number for this bus.
  121. */
  122. int pci_domain_nr(struct pci_bus *bus)
  123. {
  124. struct pci_controller *hose = pci_bus_to_host(bus);
  125. return hose->global_number;
  126. }
  127. EXPORT_SYMBOL(pci_domain_nr);
  128. /* This routine is meant to be used early during boot, when the
  129. * PCI bus numbers have not yet been assigned, and you need to
  130. * issue PCI config cycles to an OF device.
  131. * It could also be used to "fix" RTAS config cycles if you want
  132. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  133. * config cycles.
  134. */
  135. struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
  136. {
  137. while (node) {
  138. struct pci_controller *hose, *tmp;
  139. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  140. if (hose->dn == node)
  141. return hose;
  142. node = node->parent;
  143. }
  144. return NULL;
  145. }
  146. static ssize_t pci_show_devspec(struct device *dev,
  147. struct device_attribute *attr, char *buf)
  148. {
  149. struct pci_dev *pdev;
  150. struct device_node *np;
  151. pdev = to_pci_dev(dev);
  152. np = pci_device_to_OF_node(pdev);
  153. if (np == NULL || np->full_name == NULL)
  154. return 0;
  155. return sprintf(buf, "%s", np->full_name);
  156. }
  157. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  158. /* Add sysfs properties */
  159. int pcibios_add_platform_entries(struct pci_dev *pdev)
  160. {
  161. return device_create_file(&pdev->dev, &dev_attr_devspec);
  162. }
  163. void pcibios_set_master(struct pci_dev *dev)
  164. {
  165. /* No special bus mastering setup handling */
  166. }
  167. /*
  168. * Reads the interrupt pin to determine if interrupt is use by card.
  169. * If the interrupt is used, then gets the interrupt line from the
  170. * openfirmware and sets it in the pci_dev and pci_config line.
  171. */
  172. int pci_read_irq_line(struct pci_dev *pci_dev)
  173. {
  174. struct of_irq oirq;
  175. unsigned int virq;
  176. /* The current device-tree that iSeries generates from the HV
  177. * PCI informations doesn't contain proper interrupt routing,
  178. * and all the fallback would do is print out crap, so we
  179. * don't attempt to resolve the interrupts here at all, some
  180. * iSeries specific fixup does it.
  181. *
  182. * In the long run, we will hopefully fix the generated device-tree
  183. * instead.
  184. */
  185. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  186. #ifdef DEBUG
  187. memset(&oirq, 0xff, sizeof(oirq));
  188. #endif
  189. /* Try to get a mapping from the device-tree */
  190. if (of_irq_map_pci(pci_dev, &oirq)) {
  191. u8 line, pin;
  192. /* If that fails, lets fallback to what is in the config
  193. * space and map that through the default controller. We
  194. * also set the type to level low since that's what PCI
  195. * interrupts are. If your platform does differently, then
  196. * either provide a proper interrupt tree or don't use this
  197. * function.
  198. */
  199. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  200. return -1;
  201. if (pin == 0)
  202. return -1;
  203. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  204. line == 0xff || line == 0) {
  205. return -1;
  206. }
  207. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  208. line, pin);
  209. virq = irq_create_mapping(NULL, line);
  210. if (virq)
  211. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  212. } else {
  213. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  214. oirq.size, oirq.specifier[0], oirq.specifier[1],
  215. of_node_full_name(oirq.controller));
  216. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  217. oirq.size);
  218. }
  219. if (!virq) {
  220. pr_debug(" Failed to map !\n");
  221. return -1;
  222. }
  223. pr_debug(" Mapped to linux irq %d\n", virq);
  224. pci_dev->irq = virq;
  225. return 0;
  226. }
  227. EXPORT_SYMBOL(pci_read_irq_line);
  228. /*
  229. * Platform support for /proc/bus/pci/X/Y mmap()s,
  230. * modelled on the sparc64 implementation by Dave Miller.
  231. * -- paulus.
  232. */
  233. /*
  234. * Adjust vm_pgoff of VMA such that it is the physical page offset
  235. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  236. *
  237. * Basically, the user finds the base address for his device which he wishes
  238. * to mmap. They read the 32-bit value from the config space base register,
  239. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  240. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  241. *
  242. * Returns negative error code on failure, zero on success.
  243. */
  244. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  245. resource_size_t *offset,
  246. enum pci_mmap_state mmap_state)
  247. {
  248. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  249. unsigned long io_offset = 0;
  250. int i, res_bit;
  251. if (hose == 0)
  252. return NULL; /* should never happen */
  253. /* If memory, add on the PCI bridge address offset */
  254. if (mmap_state == pci_mmap_mem) {
  255. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  256. *offset += hose->pci_mem_offset;
  257. #endif
  258. res_bit = IORESOURCE_MEM;
  259. } else {
  260. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  261. *offset += io_offset;
  262. res_bit = IORESOURCE_IO;
  263. }
  264. /*
  265. * Check that the offset requested corresponds to one of the
  266. * resources of the device.
  267. */
  268. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  269. struct resource *rp = &dev->resource[i];
  270. int flags = rp->flags;
  271. /* treat ROM as memory (should be already) */
  272. if (i == PCI_ROM_RESOURCE)
  273. flags |= IORESOURCE_MEM;
  274. /* Active and same type? */
  275. if ((flags & res_bit) == 0)
  276. continue;
  277. /* In the range of this resource? */
  278. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  279. continue;
  280. /* found it! construct the final physical address */
  281. if (mmap_state == pci_mmap_io)
  282. *offset += hose->io_base_phys - io_offset;
  283. return rp;
  284. }
  285. return NULL;
  286. }
  287. /*
  288. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  289. * device mapping.
  290. */
  291. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  292. pgprot_t protection,
  293. enum pci_mmap_state mmap_state,
  294. int write_combine)
  295. {
  296. pgprot_t prot = protection;
  297. /* Write combine is always 0 on non-memory space mappings. On
  298. * memory space, if the user didn't pass 1, we check for a
  299. * "prefetchable" resource. This is a bit hackish, but we use
  300. * this to workaround the inability of /sysfs to provide a write
  301. * combine bit
  302. */
  303. if (mmap_state != pci_mmap_mem)
  304. write_combine = 0;
  305. else if (write_combine == 0) {
  306. if (rp->flags & IORESOURCE_PREFETCH)
  307. write_combine = 1;
  308. }
  309. return pgprot_noncached(prot);
  310. }
  311. /*
  312. * This one is used by /dev/mem and fbdev who have no clue about the
  313. * PCI device, it tries to find the PCI device first and calls the
  314. * above routine
  315. */
  316. pgprot_t pci_phys_mem_access_prot(struct file *file,
  317. unsigned long pfn,
  318. unsigned long size,
  319. pgprot_t prot)
  320. {
  321. struct pci_dev *pdev = NULL;
  322. struct resource *found = NULL;
  323. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  324. int i;
  325. if (page_is_ram(pfn))
  326. return prot;
  327. prot = pgprot_noncached(prot);
  328. for_each_pci_dev(pdev) {
  329. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  330. struct resource *rp = &pdev->resource[i];
  331. int flags = rp->flags;
  332. /* Active and same type? */
  333. if ((flags & IORESOURCE_MEM) == 0)
  334. continue;
  335. /* In the range of this resource? */
  336. if (offset < (rp->start & PAGE_MASK) ||
  337. offset > rp->end)
  338. continue;
  339. found = rp;
  340. break;
  341. }
  342. if (found)
  343. break;
  344. }
  345. if (found) {
  346. if (found->flags & IORESOURCE_PREFETCH)
  347. prot = pgprot_noncached_wc(prot);
  348. pci_dev_put(pdev);
  349. }
  350. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  351. (unsigned long long)offset, pgprot_val(prot));
  352. return prot;
  353. }
  354. /*
  355. * Perform the actual remap of the pages for a PCI device mapping, as
  356. * appropriate for this architecture. The region in the process to map
  357. * is described by vm_start and vm_end members of VMA, the base physical
  358. * address is found in vm_pgoff.
  359. * The pci device structure is provided so that architectures may make mapping
  360. * decisions on a per-device or per-bus basis.
  361. *
  362. * Returns a negative error code on failure, zero on success.
  363. */
  364. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  365. enum pci_mmap_state mmap_state, int write_combine)
  366. {
  367. resource_size_t offset =
  368. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  369. struct resource *rp;
  370. int ret;
  371. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  372. if (rp == NULL)
  373. return -EINVAL;
  374. vma->vm_pgoff = offset >> PAGE_SHIFT;
  375. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  376. vma->vm_page_prot,
  377. mmap_state, write_combine);
  378. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  379. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  380. return ret;
  381. }
  382. /* This provides legacy IO read access on a bus */
  383. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  384. {
  385. unsigned long offset;
  386. struct pci_controller *hose = pci_bus_to_host(bus);
  387. struct resource *rp = &hose->io_resource;
  388. void __iomem *addr;
  389. /* Check if port can be supported by that bus. We only check
  390. * the ranges of the PHB though, not the bus itself as the rules
  391. * for forwarding legacy cycles down bridges are not our problem
  392. * here. So if the host bridge supports it, we do it.
  393. */
  394. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  395. offset += port;
  396. if (!(rp->flags & IORESOURCE_IO))
  397. return -ENXIO;
  398. if (offset < rp->start || (offset + size) > rp->end)
  399. return -ENXIO;
  400. addr = hose->io_base_virt + port;
  401. switch (size) {
  402. case 1:
  403. *((u8 *)val) = in_8(addr);
  404. return 1;
  405. case 2:
  406. if (port & 1)
  407. return -EINVAL;
  408. *((u16 *)val) = in_le16(addr);
  409. return 2;
  410. case 4:
  411. if (port & 3)
  412. return -EINVAL;
  413. *((u32 *)val) = in_le32(addr);
  414. return 4;
  415. }
  416. return -EINVAL;
  417. }
  418. /* This provides legacy IO write access on a bus */
  419. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  420. {
  421. unsigned long offset;
  422. struct pci_controller *hose = pci_bus_to_host(bus);
  423. struct resource *rp = &hose->io_resource;
  424. void __iomem *addr;
  425. /* Check if port can be supported by that bus. We only check
  426. * the ranges of the PHB though, not the bus itself as the rules
  427. * for forwarding legacy cycles down bridges are not our problem
  428. * here. So if the host bridge supports it, we do it.
  429. */
  430. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  431. offset += port;
  432. if (!(rp->flags & IORESOURCE_IO))
  433. return -ENXIO;
  434. if (offset < rp->start || (offset + size) > rp->end)
  435. return -ENXIO;
  436. addr = hose->io_base_virt + port;
  437. /* WARNING: The generic code is idiotic. It gets passed a pointer
  438. * to what can be a 1, 2 or 4 byte quantity and always reads that
  439. * as a u32, which means that we have to correct the location of
  440. * the data read within those 32 bits for size 1 and 2
  441. */
  442. switch (size) {
  443. case 1:
  444. out_8(addr, val >> 24);
  445. return 1;
  446. case 2:
  447. if (port & 1)
  448. return -EINVAL;
  449. out_le16(addr, val >> 16);
  450. return 2;
  451. case 4:
  452. if (port & 3)
  453. return -EINVAL;
  454. out_le32(addr, val);
  455. return 4;
  456. }
  457. return -EINVAL;
  458. }
  459. /* This provides legacy IO or memory mmap access on a bus */
  460. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  461. struct vm_area_struct *vma,
  462. enum pci_mmap_state mmap_state)
  463. {
  464. struct pci_controller *hose = pci_bus_to_host(bus);
  465. resource_size_t offset =
  466. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  467. resource_size_t size = vma->vm_end - vma->vm_start;
  468. struct resource *rp;
  469. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  470. pci_domain_nr(bus), bus->number,
  471. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  472. (unsigned long long)offset,
  473. (unsigned long long)(offset + size - 1));
  474. if (mmap_state == pci_mmap_mem) {
  475. /* Hack alert !
  476. *
  477. * Because X is lame and can fail starting if it gets an error
  478. * trying to mmap legacy_mem (instead of just moving on without
  479. * legacy memory access) we fake it here by giving it anonymous
  480. * memory, effectively behaving just like /dev/zero
  481. */
  482. if ((offset + size) > hose->isa_mem_size) {
  483. #ifdef CONFIG_MMU
  484. printk(KERN_DEBUG
  485. "Process %s (pid:%d) mapped non-existing PCI"
  486. "legacy memory for 0%04x:%02x\n",
  487. current->comm, current->pid, pci_domain_nr(bus),
  488. bus->number);
  489. #endif
  490. if (vma->vm_flags & VM_SHARED)
  491. return shmem_zero_setup(vma);
  492. return 0;
  493. }
  494. offset += hose->isa_mem_phys;
  495. } else {
  496. unsigned long io_offset = (unsigned long)hose->io_base_virt - \
  497. _IO_BASE;
  498. unsigned long roffset = offset + io_offset;
  499. rp = &hose->io_resource;
  500. if (!(rp->flags & IORESOURCE_IO))
  501. return -ENXIO;
  502. if (roffset < rp->start || (roffset + size) > rp->end)
  503. return -ENXIO;
  504. offset += hose->io_base_phys;
  505. }
  506. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  507. vma->vm_pgoff = offset >> PAGE_SHIFT;
  508. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  509. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  510. vma->vm_end - vma->vm_start,
  511. vma->vm_page_prot);
  512. }
  513. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  514. const struct resource *rsrc,
  515. resource_size_t *start, resource_size_t *end)
  516. {
  517. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  518. resource_size_t offset = 0;
  519. if (hose == NULL)
  520. return;
  521. if (rsrc->flags & IORESOURCE_IO)
  522. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  523. /* We pass a fully fixed up address to userland for MMIO instead of
  524. * a BAR value because X is lame and expects to be able to use that
  525. * to pass to /dev/mem !
  526. *
  527. * That means that we'll have potentially 64 bits values where some
  528. * userland apps only expect 32 (like X itself since it thinks only
  529. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  530. * 32 bits CHRPs :-(
  531. *
  532. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  533. * has been fixed (and the fix spread enough), we can re-enable the
  534. * 2 lines below and pass down a BAR value to userland. In that case
  535. * we'll also have to re-enable the matching code in
  536. * __pci_mmap_make_offset().
  537. *
  538. * BenH.
  539. */
  540. #if 0
  541. else if (rsrc->flags & IORESOURCE_MEM)
  542. offset = hose->pci_mem_offset;
  543. #endif
  544. *start = rsrc->start - offset;
  545. *end = rsrc->end - offset;
  546. }
  547. /**
  548. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  549. * @hose: newly allocated pci_controller to be setup
  550. * @dev: device node of the host bridge
  551. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  552. *
  553. * This function will parse the "ranges" property of a PCI host bridge device
  554. * node and setup the resource mapping of a pci controller based on its
  555. * content.
  556. *
  557. * Life would be boring if it wasn't for a few issues that we have to deal
  558. * with here:
  559. *
  560. * - We can only cope with one IO space range and up to 3 Memory space
  561. * ranges. However, some machines (thanks Apple !) tend to split their
  562. * space into lots of small contiguous ranges. So we have to coalesce.
  563. *
  564. * - We can only cope with all memory ranges having the same offset
  565. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  566. * are setup for a large 1:1 mapping along with a small "window" which
  567. * maps PCI address 0 to some arbitrary high address of the CPU space in
  568. * order to give access to the ISA memory hole.
  569. * The way out of here that I've chosen for now is to always set the
  570. * offset based on the first resource found, then override it if we
  571. * have a different offset and the previous was set by an ISA hole.
  572. *
  573. * - Some busses have IO space not starting at 0, which causes trouble with
  574. * the way we do our IO resource renumbering. The code somewhat deals with
  575. * it for 64 bits but I would expect problems on 32 bits.
  576. *
  577. * - Some 32 bits platforms such as 4xx can have physical space larger than
  578. * 32 bits so we need to use 64 bits values for the parsing
  579. */
  580. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  581. struct device_node *dev,
  582. int primary)
  583. {
  584. const u32 *ranges;
  585. int rlen;
  586. int pna = of_n_addr_cells(dev);
  587. int np = pna + 5;
  588. int memno = 0, isa_hole = -1;
  589. u32 pci_space;
  590. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  591. unsigned long long isa_mb = 0;
  592. struct resource *res;
  593. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  594. dev->full_name, primary ? "(primary)" : "");
  595. /* Get ranges property */
  596. ranges = of_get_property(dev, "ranges", &rlen);
  597. if (ranges == NULL)
  598. return;
  599. /* Parse it */
  600. pr_debug("Parsing ranges property...\n");
  601. while ((rlen -= np * 4) >= 0) {
  602. /* Read next ranges element */
  603. pci_space = ranges[0];
  604. pci_addr = of_read_number(ranges + 1, 2);
  605. cpu_addr = of_translate_address(dev, ranges + 3);
  606. size = of_read_number(ranges + pna + 3, 2);
  607. pr_debug("pci_space: 0x%08x pci_addr:0x%016llx "
  608. "cpu_addr:0x%016llx size:0x%016llx\n",
  609. pci_space, pci_addr, cpu_addr, size);
  610. ranges += np;
  611. /* If we failed translation or got a zero-sized region
  612. * (some FW try to feed us with non sensical zero sized regions
  613. * such as power3 which look like some kind of attempt
  614. * at exposing the VGA memory hole)
  615. */
  616. if (cpu_addr == OF_BAD_ADDR || size == 0)
  617. continue;
  618. /* Now consume following elements while they are contiguous */
  619. for (; rlen >= np * sizeof(u32);
  620. ranges += np, rlen -= np * 4) {
  621. if (ranges[0] != pci_space)
  622. break;
  623. pci_next = of_read_number(ranges + 1, 2);
  624. cpu_next = of_translate_address(dev, ranges + 3);
  625. if (pci_next != pci_addr + size ||
  626. cpu_next != cpu_addr + size)
  627. break;
  628. size += of_read_number(ranges + pna + 3, 2);
  629. }
  630. /* Act based on address space type */
  631. res = NULL;
  632. switch ((pci_space >> 24) & 0x3) {
  633. case 1: /* PCI IO space */
  634. printk(KERN_INFO
  635. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  636. cpu_addr, cpu_addr + size - 1, pci_addr);
  637. /* We support only one IO range */
  638. if (hose->pci_io_size) {
  639. printk(KERN_INFO
  640. " \\--> Skipped (too many) !\n");
  641. continue;
  642. }
  643. /* On 32 bits, limit I/O space to 16MB */
  644. if (size > 0x01000000)
  645. size = 0x01000000;
  646. /* 32 bits needs to map IOs here */
  647. hose->io_base_virt = ioremap(cpu_addr, size);
  648. /* Expect trouble if pci_addr is not 0 */
  649. if (primary)
  650. isa_io_base =
  651. (unsigned long)hose->io_base_virt;
  652. /* pci_io_size and io_base_phys always represent IO
  653. * space starting at 0 so we factor in pci_addr
  654. */
  655. hose->pci_io_size = pci_addr + size;
  656. hose->io_base_phys = cpu_addr - pci_addr;
  657. /* Build resource */
  658. res = &hose->io_resource;
  659. res->flags = IORESOURCE_IO;
  660. res->start = pci_addr;
  661. break;
  662. case 2: /* PCI Memory space */
  663. case 3: /* PCI 64 bits Memory space */
  664. printk(KERN_INFO
  665. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  666. cpu_addr, cpu_addr + size - 1, pci_addr,
  667. (pci_space & 0x40000000) ? "Prefetch" : "");
  668. /* We support only 3 memory ranges */
  669. if (memno >= 3) {
  670. printk(KERN_INFO
  671. " \\--> Skipped (too many) !\n");
  672. continue;
  673. }
  674. /* Handles ISA memory hole space here */
  675. if (pci_addr == 0) {
  676. isa_mb = cpu_addr;
  677. isa_hole = memno;
  678. if (primary || isa_mem_base == 0)
  679. isa_mem_base = cpu_addr;
  680. hose->isa_mem_phys = cpu_addr;
  681. hose->isa_mem_size = size;
  682. }
  683. /* We get the PCI/Mem offset from the first range or
  684. * the, current one if the offset came from an ISA
  685. * hole. If they don't match, bugger.
  686. */
  687. if (memno == 0 ||
  688. (isa_hole >= 0 && pci_addr != 0 &&
  689. hose->pci_mem_offset == isa_mb))
  690. hose->pci_mem_offset = cpu_addr - pci_addr;
  691. else if (pci_addr != 0 &&
  692. hose->pci_mem_offset != cpu_addr - pci_addr) {
  693. printk(KERN_INFO
  694. " \\--> Skipped (offset mismatch) !\n");
  695. continue;
  696. }
  697. /* Build resource */
  698. res = &hose->mem_resources[memno++];
  699. res->flags = IORESOURCE_MEM;
  700. if (pci_space & 0x40000000)
  701. res->flags |= IORESOURCE_PREFETCH;
  702. res->start = cpu_addr;
  703. break;
  704. }
  705. if (res != NULL) {
  706. res->name = dev->full_name;
  707. res->end = res->start + size - 1;
  708. res->parent = NULL;
  709. res->sibling = NULL;
  710. res->child = NULL;
  711. }
  712. }
  713. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  714. * the ISA hole offset, then we need to remove the ISA hole from
  715. * the resource list for that brige
  716. */
  717. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  718. unsigned int next = isa_hole + 1;
  719. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  720. if (next < memno)
  721. memmove(&hose->mem_resources[isa_hole],
  722. &hose->mem_resources[next],
  723. sizeof(struct resource) * (memno - next));
  724. hose->mem_resources[--memno].flags = 0;
  725. }
  726. }
  727. /* Decide whether to display the domain number in /proc */
  728. int pci_proc_domain(struct pci_bus *bus)
  729. {
  730. struct pci_controller *hose = pci_bus_to_host(bus);
  731. return 0;
  732. }
  733. /* This header fixup will do the resource fixup for all devices as they are
  734. * probed, but not for bridge ranges
  735. */
  736. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  737. {
  738. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  739. int i;
  740. if (!hose) {
  741. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  742. pci_name(dev));
  743. return;
  744. }
  745. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  746. struct resource *res = dev->resource + i;
  747. if (!res->flags)
  748. continue;
  749. if (res->start == 0) {
  750. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]" \
  751. "is unassigned\n",
  752. pci_name(dev), i,
  753. (unsigned long long)res->start,
  754. (unsigned long long)res->end,
  755. (unsigned int)res->flags);
  756. res->end -= res->start;
  757. res->start = 0;
  758. res->flags |= IORESOURCE_UNSET;
  759. continue;
  760. }
  761. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  762. pci_name(dev), i,
  763. (unsigned long long)res->start,\
  764. (unsigned long long)res->end,
  765. (unsigned int)res->flags);
  766. }
  767. }
  768. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  769. /* This function tries to figure out if a bridge resource has been initialized
  770. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  771. * things go more smoothly when it gets it right. It should covers cases such
  772. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  773. */
  774. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  775. struct resource *res)
  776. {
  777. struct pci_controller *hose = pci_bus_to_host(bus);
  778. struct pci_dev *dev = bus->self;
  779. resource_size_t offset;
  780. u16 command;
  781. int i;
  782. /* Job is a bit different between memory and IO */
  783. if (res->flags & IORESOURCE_MEM) {
  784. /* If the BAR is non-0 (res != pci_mem_offset) then it's
  785. * probably been initialized by somebody
  786. */
  787. if (res->start != hose->pci_mem_offset)
  788. return 0;
  789. /* The BAR is 0, let's check if memory decoding is enabled on
  790. * the bridge. If not, we consider it unassigned
  791. */
  792. pci_read_config_word(dev, PCI_COMMAND, &command);
  793. if ((command & PCI_COMMAND_MEMORY) == 0)
  794. return 1;
  795. /* Memory decoding is enabled and the BAR is 0. If any of
  796. * the bridge resources covers that starting address (0 then
  797. * it's good enough for us for memory
  798. */
  799. for (i = 0; i < 3; i++) {
  800. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  801. hose->mem_resources[i].start == hose->pci_mem_offset)
  802. return 0;
  803. }
  804. /* Well, it starts at 0 and we know it will collide so we may as
  805. * well consider it as unassigned. That covers the Apple case.
  806. */
  807. return 1;
  808. } else {
  809. /* If the BAR is non-0, then we consider it assigned */
  810. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  811. if (((res->start - offset) & 0xfffffffful) != 0)
  812. return 0;
  813. /* Here, we are a bit different than memory as typically IO
  814. * space starting at low addresses -is- valid. What we do
  815. * instead if that we consider as unassigned anything that
  816. * doesn't have IO enabled in the PCI command register,
  817. * and that's it.
  818. */
  819. pci_read_config_word(dev, PCI_COMMAND, &command);
  820. if (command & PCI_COMMAND_IO)
  821. return 0;
  822. /* It's starting at 0 and IO is disabled in the bridge, consider
  823. * it unassigned
  824. */
  825. return 1;
  826. }
  827. }
  828. /* Fixup resources of a PCI<->PCI bridge */
  829. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  830. {
  831. struct resource *res;
  832. int i;
  833. struct pci_dev *dev = bus->self;
  834. pci_bus_for_each_resource(bus, res, i) {
  835. if (!res)
  836. continue;
  837. if (!res->flags)
  838. continue;
  839. if (i >= 3 && bus->self->transparent)
  840. continue;
  841. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  842. pci_name(dev), i,
  843. (unsigned long long)res->start,\
  844. (unsigned long long)res->end,
  845. (unsigned int)res->flags);
  846. /* Try to detect uninitialized P2P bridge resources,
  847. * and clear them out so they get re-assigned later
  848. */
  849. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  850. res->flags = 0;
  851. pr_debug("PCI:%s (unassigned)\n",
  852. pci_name(dev));
  853. } else {
  854. pr_debug("PCI:%s %016llx-%016llx\n",
  855. pci_name(dev),
  856. (unsigned long long)res->start,
  857. (unsigned long long)res->end);
  858. }
  859. }
  860. }
  861. void __devinit pcibios_setup_bus_self(struct pci_bus *bus)
  862. {
  863. /* Fix up the bus resources for P2P bridges */
  864. if (bus->self != NULL)
  865. pcibios_fixup_bridge(bus);
  866. }
  867. void __devinit pcibios_setup_bus_devices(struct pci_bus *bus)
  868. {
  869. struct pci_dev *dev;
  870. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  871. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  872. list_for_each_entry(dev, &bus->devices, bus_list) {
  873. /* Setup OF node pointer in archdata */
  874. dev->dev.of_node = pci_device_to_OF_node(dev);
  875. /* Fixup NUMA node as it may not be setup yet by the generic
  876. * code and is needed by the DMA init
  877. */
  878. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  879. /* Hook up default DMA ops */
  880. set_dma_ops(&dev->dev, pci_dma_ops);
  881. dev->dev.archdata.dma_data = (void *)PCI_DRAM_OFFSET;
  882. /* Read default IRQs and fixup if necessary */
  883. pci_read_irq_line(dev);
  884. }
  885. }
  886. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  887. {
  888. /* When called from the generic PCI probe, read PCI<->PCI bridge
  889. * bases. This is -not- called when generating the PCI tree from
  890. * the OF device-tree.
  891. */
  892. if (bus->self != NULL)
  893. pci_read_bridge_bases(bus);
  894. /* Now fixup the bus bus */
  895. pcibios_setup_bus_self(bus);
  896. /* Now fixup devices on that bus */
  897. pcibios_setup_bus_devices(bus);
  898. }
  899. EXPORT_SYMBOL(pcibios_fixup_bus);
  900. static int skip_isa_ioresource_align(struct pci_dev *dev)
  901. {
  902. return 0;
  903. }
  904. /*
  905. * We need to avoid collisions with `mirrored' VGA ports
  906. * and other strange ISA hardware, so we always want the
  907. * addresses to be allocated in the 0x000-0x0ff region
  908. * modulo 0x400.
  909. *
  910. * Why? Because some silly external IO cards only decode
  911. * the low 10 bits of the IO address. The 0x00-0xff region
  912. * is reserved for motherboard devices that decode all 16
  913. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  914. * but we want to try to avoid allocating at 0x2900-0x2bff
  915. * which might have be mirrored at 0x0100-0x03ff..
  916. */
  917. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  918. resource_size_t size, resource_size_t align)
  919. {
  920. struct pci_dev *dev = data;
  921. resource_size_t start = res->start;
  922. if (res->flags & IORESOURCE_IO) {
  923. if (skip_isa_ioresource_align(dev))
  924. return start;
  925. if (start & 0x300)
  926. start = (start + 0x3ff) & ~0x3ff;
  927. }
  928. return start;
  929. }
  930. EXPORT_SYMBOL(pcibios_align_resource);
  931. /*
  932. * Reparent resource children of pr that conflict with res
  933. * under res, and make res replace those children.
  934. */
  935. static int __init reparent_resources(struct resource *parent,
  936. struct resource *res)
  937. {
  938. struct resource *p, **pp;
  939. struct resource **firstpp = NULL;
  940. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  941. if (p->end < res->start)
  942. continue;
  943. if (res->end < p->start)
  944. break;
  945. if (p->start < res->start || p->end > res->end)
  946. return -1; /* not completely contained */
  947. if (firstpp == NULL)
  948. firstpp = pp;
  949. }
  950. if (firstpp == NULL)
  951. return -1; /* didn't find any conflicting entries? */
  952. res->parent = parent;
  953. res->child = *firstpp;
  954. res->sibling = *pp;
  955. *firstpp = res;
  956. *pp = NULL;
  957. for (p = res->child; p != NULL; p = p->sibling) {
  958. p->parent = res;
  959. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  960. p->name,
  961. (unsigned long long)p->start,
  962. (unsigned long long)p->end, res->name);
  963. }
  964. return 0;
  965. }
  966. /*
  967. * Handle resources of PCI devices. If the world were perfect, we could
  968. * just allocate all the resource regions and do nothing more. It isn't.
  969. * On the other hand, we cannot just re-allocate all devices, as it would
  970. * require us to know lots of host bridge internals. So we attempt to
  971. * keep as much of the original configuration as possible, but tweak it
  972. * when it's found to be wrong.
  973. *
  974. * Known BIOS problems we have to work around:
  975. * - I/O or memory regions not configured
  976. * - regions configured, but not enabled in the command register
  977. * - bogus I/O addresses above 64K used
  978. * - expansion ROMs left enabled (this may sound harmless, but given
  979. * the fact the PCI specs explicitly allow address decoders to be
  980. * shared between expansion ROMs and other resource regions, it's
  981. * at least dangerous)
  982. *
  983. * Our solution:
  984. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  985. * This gives us fixed barriers on where we can allocate.
  986. * (2) Allocate resources for all enabled devices. If there is
  987. * a collision, just mark the resource as unallocated. Also
  988. * disable expansion ROMs during this step.
  989. * (3) Try to allocate resources for disabled devices. If the
  990. * resources were assigned correctly, everything goes well,
  991. * if they weren't, they won't disturb allocation of other
  992. * resources.
  993. * (4) Assign new addresses to resources which were either
  994. * not configured at all or misconfigured. If explicitly
  995. * requested by the user, configure expansion ROM address
  996. * as well.
  997. */
  998. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  999. {
  1000. struct pci_bus *b;
  1001. int i;
  1002. struct resource *res, *pr;
  1003. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1004. pci_domain_nr(bus), bus->number);
  1005. pci_bus_for_each_resource(bus, res, i) {
  1006. if (!res || !res->flags
  1007. || res->start > res->end || res->parent)
  1008. continue;
  1009. if (bus->parent == NULL)
  1010. pr = (res->flags & IORESOURCE_IO) ?
  1011. &ioport_resource : &iomem_resource;
  1012. else {
  1013. /* Don't bother with non-root busses when
  1014. * re-assigning all resources. We clear the
  1015. * resource flags as if they were colliding
  1016. * and as such ensure proper re-allocation
  1017. * later.
  1018. */
  1019. pr = pci_find_parent_resource(bus->self, res);
  1020. if (pr == res) {
  1021. /* this happens when the generic PCI
  1022. * code (wrongly) decides that this
  1023. * bridge is transparent -- paulus
  1024. */
  1025. continue;
  1026. }
  1027. }
  1028. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1029. "[0x%x], parent %p (%s)\n",
  1030. bus->self ? pci_name(bus->self) : "PHB",
  1031. bus->number, i,
  1032. (unsigned long long)res->start,
  1033. (unsigned long long)res->end,
  1034. (unsigned int)res->flags,
  1035. pr, (pr && pr->name) ? pr->name : "nil");
  1036. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1037. if (request_resource(pr, res) == 0)
  1038. continue;
  1039. /*
  1040. * Must be a conflict with an existing entry.
  1041. * Move that entry (or entries) under the
  1042. * bridge resource and try again.
  1043. */
  1044. if (reparent_resources(pr, res) == 0)
  1045. continue;
  1046. }
  1047. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1048. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1049. clear_resource:
  1050. res->start = res->end = 0;
  1051. res->flags = 0;
  1052. }
  1053. list_for_each_entry(b, &bus->children, node)
  1054. pcibios_allocate_bus_resources(b);
  1055. }
  1056. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1057. {
  1058. struct resource *pr, *r = &dev->resource[idx];
  1059. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1060. pci_name(dev), idx,
  1061. (unsigned long long)r->start,
  1062. (unsigned long long)r->end,
  1063. (unsigned int)r->flags);
  1064. pr = pci_find_parent_resource(dev, r);
  1065. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1066. request_resource(pr, r) < 0) {
  1067. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1068. " of device %s, will remap\n", idx, pci_name(dev));
  1069. if (pr)
  1070. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1071. pr,
  1072. (unsigned long long)pr->start,
  1073. (unsigned long long)pr->end,
  1074. (unsigned int)pr->flags);
  1075. /* We'll assign a new address later */
  1076. r->flags |= IORESOURCE_UNSET;
  1077. r->end -= r->start;
  1078. r->start = 0;
  1079. }
  1080. }
  1081. static void __init pcibios_allocate_resources(int pass)
  1082. {
  1083. struct pci_dev *dev = NULL;
  1084. int idx, disabled;
  1085. u16 command;
  1086. struct resource *r;
  1087. for_each_pci_dev(dev) {
  1088. pci_read_config_word(dev, PCI_COMMAND, &command);
  1089. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1090. r = &dev->resource[idx];
  1091. if (r->parent) /* Already allocated */
  1092. continue;
  1093. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1094. continue; /* Not assigned at all */
  1095. /* We only allocate ROMs on pass 1 just in case they
  1096. * have been screwed up by firmware
  1097. */
  1098. if (idx == PCI_ROM_RESOURCE)
  1099. disabled = 1;
  1100. if (r->flags & IORESOURCE_IO)
  1101. disabled = !(command & PCI_COMMAND_IO);
  1102. else
  1103. disabled = !(command & PCI_COMMAND_MEMORY);
  1104. if (pass == disabled)
  1105. alloc_resource(dev, idx);
  1106. }
  1107. if (pass)
  1108. continue;
  1109. r = &dev->resource[PCI_ROM_RESOURCE];
  1110. if (r->flags) {
  1111. /* Turn the ROM off, leave the resource region,
  1112. * but keep it unregistered.
  1113. */
  1114. u32 reg;
  1115. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1116. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1117. pr_debug("PCI: Switching off ROM of %s\n",
  1118. pci_name(dev));
  1119. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1120. pci_write_config_dword(dev, dev->rom_base_reg,
  1121. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1122. }
  1123. }
  1124. }
  1125. }
  1126. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1127. {
  1128. struct pci_controller *hose = pci_bus_to_host(bus);
  1129. resource_size_t offset;
  1130. struct resource *res, *pres;
  1131. int i;
  1132. pr_debug("Reserving legacy ranges for domain %04x\n",
  1133. pci_domain_nr(bus));
  1134. /* Check for IO */
  1135. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1136. goto no_io;
  1137. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1138. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1139. BUG_ON(res == NULL);
  1140. res->name = "Legacy IO";
  1141. res->flags = IORESOURCE_IO;
  1142. res->start = offset;
  1143. res->end = (offset + 0xfff) & 0xfffffffful;
  1144. pr_debug("Candidate legacy IO: %pR\n", res);
  1145. if (request_resource(&hose->io_resource, res)) {
  1146. printk(KERN_DEBUG
  1147. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1148. pci_domain_nr(bus), bus->number, res);
  1149. kfree(res);
  1150. }
  1151. no_io:
  1152. /* Check for memory */
  1153. offset = hose->pci_mem_offset;
  1154. pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
  1155. for (i = 0; i < 3; i++) {
  1156. pres = &hose->mem_resources[i];
  1157. if (!(pres->flags & IORESOURCE_MEM))
  1158. continue;
  1159. pr_debug("hose mem res: %pR\n", pres);
  1160. if ((pres->start - offset) <= 0xa0000 &&
  1161. (pres->end - offset) >= 0xbffff)
  1162. break;
  1163. }
  1164. if (i >= 3)
  1165. return;
  1166. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1167. BUG_ON(res == NULL);
  1168. res->name = "Legacy VGA memory";
  1169. res->flags = IORESOURCE_MEM;
  1170. res->start = 0xa0000 + offset;
  1171. res->end = 0xbffff + offset;
  1172. pr_debug("Candidate VGA memory: %pR\n", res);
  1173. if (request_resource(pres, res)) {
  1174. printk(KERN_DEBUG
  1175. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1176. pci_domain_nr(bus), bus->number, res);
  1177. kfree(res);
  1178. }
  1179. }
  1180. void __init pcibios_resource_survey(void)
  1181. {
  1182. struct pci_bus *b;
  1183. /* Allocate and assign resources. If we re-assign everything, then
  1184. * we skip the allocate phase
  1185. */
  1186. list_for_each_entry(b, &pci_root_buses, node)
  1187. pcibios_allocate_bus_resources(b);
  1188. pcibios_allocate_resources(0);
  1189. pcibios_allocate_resources(1);
  1190. /* Before we start assigning unassigned resource, we try to reserve
  1191. * the low IO area and the VGA memory area if they intersect the
  1192. * bus available resources to avoid allocating things on top of them
  1193. */
  1194. list_for_each_entry(b, &pci_root_buses, node)
  1195. pcibios_reserve_legacy_regions(b);
  1196. /* Now proceed to assigning things that were left unassigned */
  1197. pr_debug("PCI: Assigning unassigned resources...\n");
  1198. pci_assign_unassigned_resources();
  1199. }
  1200. #ifdef CONFIG_HOTPLUG
  1201. /* This is used by the PCI hotplug driver to allocate resource
  1202. * of newly plugged busses. We can try to consolidate with the
  1203. * rest of the code later, for now, keep it as-is as our main
  1204. * resource allocation function doesn't deal with sub-trees yet.
  1205. */
  1206. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1207. {
  1208. struct pci_dev *dev;
  1209. struct pci_bus *child_bus;
  1210. list_for_each_entry(dev, &bus->devices, bus_list) {
  1211. int i;
  1212. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1213. struct resource *r = &dev->resource[i];
  1214. if (r->parent || !r->start || !r->flags)
  1215. continue;
  1216. pr_debug("PCI: Claiming %s: "
  1217. "Resource %d: %016llx..%016llx [%x]\n",
  1218. pci_name(dev), i,
  1219. (unsigned long long)r->start,
  1220. (unsigned long long)r->end,
  1221. (unsigned int)r->flags);
  1222. pci_claim_resource(dev, i);
  1223. }
  1224. }
  1225. list_for_each_entry(child_bus, &bus->children, node)
  1226. pcibios_claim_one_bus(child_bus);
  1227. }
  1228. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1229. /* pcibios_finish_adding_to_bus
  1230. *
  1231. * This is to be called by the hotplug code after devices have been
  1232. * added to a bus, this include calling it for a PHB that is just
  1233. * being added
  1234. */
  1235. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1236. {
  1237. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1238. pci_domain_nr(bus), bus->number);
  1239. /* Allocate bus and devices resources */
  1240. pcibios_allocate_bus_resources(bus);
  1241. pcibios_claim_one_bus(bus);
  1242. /* Add new devices to global lists. Register in proc, sysfs. */
  1243. pci_bus_add_devices(bus);
  1244. /* Fixup EEH */
  1245. /* eeh_add_device_tree_late(bus); */
  1246. }
  1247. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1248. #endif /* CONFIG_HOTPLUG */
  1249. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1250. {
  1251. return pci_enable_resources(dev, mask);
  1252. }
  1253. static void __devinit pcibios_setup_phb_resources(struct pci_controller *hose, struct list_head *resources)
  1254. {
  1255. unsigned long io_offset;
  1256. struct resource *res;
  1257. int i;
  1258. /* Hookup PHB IO resource */
  1259. res = &hose->io_resource;
  1260. /* Fixup IO space offset */
  1261. io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
  1262. res->start = (res->start + io_offset) & 0xffffffffu;
  1263. res->end = (res->end + io_offset) & 0xffffffffu;
  1264. if (!res->flags) {
  1265. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1266. " bridge %s (domain %d)\n",
  1267. hose->dn->full_name, hose->global_number);
  1268. /* Workaround for lack of IO resource only on 32-bit */
  1269. res->start = (unsigned long)hose->io_base_virt - isa_io_base;
  1270. res->end = res->start + IO_SPACE_LIMIT;
  1271. res->flags = IORESOURCE_IO;
  1272. }
  1273. pci_add_resource_offset(resources, res, hose->io_base_virt - _IO_BASE);
  1274. pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
  1275. (unsigned long long)res->start,
  1276. (unsigned long long)res->end,
  1277. (unsigned long)res->flags);
  1278. /* Hookup PHB Memory resources */
  1279. for (i = 0; i < 3; ++i) {
  1280. res = &hose->mem_resources[i];
  1281. if (!res->flags) {
  1282. if (i > 0)
  1283. continue;
  1284. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1285. "host bridge %s (domain %d)\n",
  1286. hose->dn->full_name, hose->global_number);
  1287. /* Workaround for lack of MEM resource only on 32-bit */
  1288. res->start = hose->pci_mem_offset;
  1289. res->end = (resource_size_t)-1LL;
  1290. res->flags = IORESOURCE_MEM;
  1291. }
  1292. pci_add_resource_offset(resources, res, hose->pci_mem_offset);
  1293. pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
  1294. i, (unsigned long long)res->start,
  1295. (unsigned long long)res->end,
  1296. (unsigned long)res->flags);
  1297. }
  1298. pr_debug("PCI: PHB MEM offset = %016llx\n",
  1299. (unsigned long long)hose->pci_mem_offset);
  1300. pr_debug("PCI: PHB IO offset = %08lx\n",
  1301. (unsigned long)hose->io_base_virt - _IO_BASE);
  1302. }
  1303. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1304. {
  1305. struct pci_controller *hose = bus->sysdata;
  1306. return of_node_get(hose->dn);
  1307. }
  1308. static void __devinit pcibios_scan_phb(struct pci_controller *hose)
  1309. {
  1310. LIST_HEAD(resources);
  1311. struct pci_bus *bus;
  1312. struct device_node *node = hose->dn;
  1313. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1314. pcibios_setup_phb_resources(hose, &resources);
  1315. bus = pci_scan_root_bus(hose->parent, hose->first_busno,
  1316. hose->ops, hose, &resources);
  1317. if (bus == NULL) {
  1318. printk(KERN_ERR "Failed to create bus for PCI domain %04x\n",
  1319. hose->global_number);
  1320. pci_free_resource_list(&resources);
  1321. return;
  1322. }
  1323. bus->busn_res.start = hose->first_busno;
  1324. hose->bus = bus;
  1325. hose->last_busno = bus->busn_res.end;
  1326. }
  1327. static int __init pcibios_init(void)
  1328. {
  1329. struct pci_controller *hose, *tmp;
  1330. int next_busno = 0;
  1331. printk(KERN_INFO "PCI: Probing PCI hardware\n");
  1332. /* Scan all of the recorded PCI controllers. */
  1333. list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
  1334. hose->last_busno = 0xff;
  1335. pcibios_scan_phb(hose);
  1336. if (next_busno <= hose->last_busno)
  1337. next_busno = hose->last_busno + 1;
  1338. }
  1339. pci_bus_count = next_busno;
  1340. /* Call common code to handle resource allocation */
  1341. pcibios_resource_survey();
  1342. return 0;
  1343. }
  1344. subsys_initcall(pcibios_init);
  1345. static struct pci_controller *pci_bus_to_hose(int bus)
  1346. {
  1347. struct pci_controller *hose, *tmp;
  1348. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  1349. if (bus >= hose->first_busno && bus <= hose->last_busno)
  1350. return hose;
  1351. return NULL;
  1352. }
  1353. /* Provide information on locations of various I/O regions in physical
  1354. * memory. Do this on a per-card basis so that we choose the right
  1355. * root bridge.
  1356. * Note that the returned IO or memory base is a physical address
  1357. */
  1358. long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
  1359. {
  1360. struct pci_controller *hose;
  1361. long result = -EOPNOTSUPP;
  1362. hose = pci_bus_to_hose(bus);
  1363. if (!hose)
  1364. return -ENODEV;
  1365. switch (which) {
  1366. case IOBASE_BRIDGE_NUMBER:
  1367. return (long)hose->first_busno;
  1368. case IOBASE_MEMORY:
  1369. return (long)hose->pci_mem_offset;
  1370. case IOBASE_IO:
  1371. return (long)hose->io_base_phys;
  1372. case IOBASE_ISA_IO:
  1373. return (long)isa_io_base;
  1374. case IOBASE_ISA_MEM:
  1375. return (long)isa_mem_base;
  1376. }
  1377. return result;
  1378. }
  1379. /*
  1380. * Null PCI config access functions, for the case when we can't
  1381. * find a hose.
  1382. */
  1383. #define NULL_PCI_OP(rw, size, type) \
  1384. static int \
  1385. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1386. { \
  1387. return PCIBIOS_DEVICE_NOT_FOUND; \
  1388. }
  1389. static int
  1390. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1391. int len, u32 *val)
  1392. {
  1393. return PCIBIOS_DEVICE_NOT_FOUND;
  1394. }
  1395. static int
  1396. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1397. int len, u32 val)
  1398. {
  1399. return PCIBIOS_DEVICE_NOT_FOUND;
  1400. }
  1401. static struct pci_ops null_pci_ops = {
  1402. .read = null_read_config,
  1403. .write = null_write_config,
  1404. };
  1405. /*
  1406. * These functions are used early on before PCI scanning is done
  1407. * and all of the pci_dev and pci_bus structures have been created.
  1408. */
  1409. static struct pci_bus *
  1410. fake_pci_bus(struct pci_controller *hose, int busnr)
  1411. {
  1412. static struct pci_bus bus;
  1413. if (!hose)
  1414. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1415. bus.number = busnr;
  1416. bus.sysdata = hose;
  1417. bus.ops = hose ? hose->ops : &null_pci_ops;
  1418. return &bus;
  1419. }
  1420. #define EARLY_PCI_OP(rw, size, type) \
  1421. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1422. int devfn, int offset, type value) \
  1423. { \
  1424. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1425. devfn, offset, value); \
  1426. }
  1427. EARLY_PCI_OP(read, byte, u8 *)
  1428. EARLY_PCI_OP(read, word, u16 *)
  1429. EARLY_PCI_OP(read, dword, u32 *)
  1430. EARLY_PCI_OP(write, byte, u8)
  1431. EARLY_PCI_OP(write, word, u16)
  1432. EARLY_PCI_OP(write, dword, u32)
  1433. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1434. int cap)
  1435. {
  1436. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1437. }