entry.S 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * Low-level system-call handling, trap handlers and context-switching
  3. *
  4. * Copyright (C) 2008-2009 Michal Simek <monstr@monstr.eu>
  5. * Copyright (C) 2008-2009 PetaLogix
  6. * Copyright (C) 2003 John Williams <jwilliams@itee.uq.edu.au>
  7. * Copyright (C) 2001,2002 NEC Corporation
  8. * Copyright (C) 2001,2002 Miles Bader <miles@gnu.org>
  9. *
  10. * This file is subject to the terms and conditions of the GNU General
  11. * Public License. See the file COPYING in the main directory of this
  12. * archive for more details.
  13. *
  14. * Written by Miles Bader <miles@gnu.org>
  15. * Heavily modified by John Williams for Microblaze
  16. */
  17. #include <linux/sys.h>
  18. #include <linux/linkage.h>
  19. #include <asm/entry.h>
  20. #include <asm/current.h>
  21. #include <asm/processor.h>
  22. #include <asm/exceptions.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/thread_info.h>
  25. #include <asm/page.h>
  26. #include <asm/unistd.h>
  27. #include <linux/errno.h>
  28. #include <asm/signal.h>
  29. #undef DEBUG
  30. #ifdef DEBUG
  31. /* Create space for syscalls counting. */
  32. .section .data
  33. .global syscall_debug_table
  34. .align 4
  35. syscall_debug_table:
  36. .space (__NR_syscalls * 4)
  37. #endif /* DEBUG */
  38. #define C_ENTRY(name) .globl name; .align 4; name
  39. /*
  40. * Various ways of setting and clearing BIP in flags reg.
  41. * This is mucky, but necessary using microblaze version that
  42. * allows msr ops to write to BIP
  43. */
  44. #if CONFIG_XILINX_MICROBLAZE0_USE_MSR_INSTR
  45. .macro clear_bip
  46. msrclr r0, MSR_BIP
  47. .endm
  48. .macro set_bip
  49. msrset r0, MSR_BIP
  50. .endm
  51. .macro clear_eip
  52. msrclr r0, MSR_EIP
  53. .endm
  54. .macro set_ee
  55. msrset r0, MSR_EE
  56. .endm
  57. .macro disable_irq
  58. msrclr r0, MSR_IE
  59. .endm
  60. .macro enable_irq
  61. msrset r0, MSR_IE
  62. .endm
  63. .macro set_ums
  64. msrset r0, MSR_UMS
  65. msrclr r0, MSR_VMS
  66. .endm
  67. .macro set_vms
  68. msrclr r0, MSR_UMS
  69. msrset r0, MSR_VMS
  70. .endm
  71. .macro clear_ums
  72. msrclr r0, MSR_UMS
  73. .endm
  74. .macro clear_vms_ums
  75. msrclr r0, MSR_VMS | MSR_UMS
  76. .endm
  77. #else
  78. .macro clear_bip
  79. mfs r11, rmsr
  80. andi r11, r11, ~MSR_BIP
  81. mts rmsr, r11
  82. .endm
  83. .macro set_bip
  84. mfs r11, rmsr
  85. ori r11, r11, MSR_BIP
  86. mts rmsr, r11
  87. .endm
  88. .macro clear_eip
  89. mfs r11, rmsr
  90. andi r11, r11, ~MSR_EIP
  91. mts rmsr, r11
  92. .endm
  93. .macro set_ee
  94. mfs r11, rmsr
  95. ori r11, r11, MSR_EE
  96. mts rmsr, r11
  97. .endm
  98. .macro disable_irq
  99. mfs r11, rmsr
  100. andi r11, r11, ~MSR_IE
  101. mts rmsr, r11
  102. .endm
  103. .macro enable_irq
  104. mfs r11, rmsr
  105. ori r11, r11, MSR_IE
  106. mts rmsr, r11
  107. .endm
  108. .macro set_ums
  109. mfs r11, rmsr
  110. ori r11, r11, MSR_VMS
  111. andni r11, r11, MSR_UMS
  112. mts rmsr, r11
  113. .endm
  114. .macro set_vms
  115. mfs r11, rmsr
  116. ori r11, r11, MSR_VMS
  117. andni r11, r11, MSR_UMS
  118. mts rmsr, r11
  119. .endm
  120. .macro clear_ums
  121. mfs r11, rmsr
  122. andni r11, r11, MSR_UMS
  123. mts rmsr,r11
  124. .endm
  125. .macro clear_vms_ums
  126. mfs r11, rmsr
  127. andni r11, r11, (MSR_VMS|MSR_UMS)
  128. mts rmsr,r11
  129. .endm
  130. #endif
  131. /* Define how to call high-level functions. With MMU, virtual mode must be
  132. * enabled when calling the high-level function. Clobbers R11.
  133. * VM_ON, VM_OFF, DO_JUMP_BIPCLR, DO_CALL
  134. */
  135. /* turn on virtual protected mode save */
  136. #define VM_ON \
  137. set_ums; \
  138. rted r0, 2f; \
  139. nop; \
  140. 2:
  141. /* turn off virtual protected mode save and user mode save*/
  142. #define VM_OFF \
  143. clear_vms_ums; \
  144. rted r0, TOPHYS(1f); \
  145. nop; \
  146. 1:
  147. #define SAVE_REGS \
  148. swi r2, r1, PT_R2; /* Save SDA */ \
  149. swi r3, r1, PT_R3; \
  150. swi r4, r1, PT_R4; \
  151. swi r5, r1, PT_R5; \
  152. swi r6, r1, PT_R6; \
  153. swi r7, r1, PT_R7; \
  154. swi r8, r1, PT_R8; \
  155. swi r9, r1, PT_R9; \
  156. swi r10, r1, PT_R10; \
  157. swi r11, r1, PT_R11; /* save clobbered regs after rval */\
  158. swi r12, r1, PT_R12; \
  159. swi r13, r1, PT_R13; /* Save SDA2 */ \
  160. swi r14, r1, PT_PC; /* PC, before IRQ/trap */ \
  161. swi r15, r1, PT_R15; /* Save LP */ \
  162. swi r16, r1, PT_R16; \
  163. swi r17, r1, PT_R17; \
  164. swi r18, r1, PT_R18; /* Save asm scratch reg */ \
  165. swi r19, r1, PT_R19; \
  166. swi r20, r1, PT_R20; \
  167. swi r21, r1, PT_R21; \
  168. swi r22, r1, PT_R22; \
  169. swi r23, r1, PT_R23; \
  170. swi r24, r1, PT_R24; \
  171. swi r25, r1, PT_R25; \
  172. swi r26, r1, PT_R26; \
  173. swi r27, r1, PT_R27; \
  174. swi r28, r1, PT_R28; \
  175. swi r29, r1, PT_R29; \
  176. swi r30, r1, PT_R30; \
  177. swi r31, r1, PT_R31; /* Save current task reg */ \
  178. mfs r11, rmsr; /* save MSR */ \
  179. swi r11, r1, PT_MSR;
  180. #define RESTORE_REGS \
  181. lwi r11, r1, PT_MSR; \
  182. mts rmsr , r11; \
  183. lwi r2, r1, PT_R2; /* restore SDA */ \
  184. lwi r3, r1, PT_R3; \
  185. lwi r4, r1, PT_R4; \
  186. lwi r5, r1, PT_R5; \
  187. lwi r6, r1, PT_R6; \
  188. lwi r7, r1, PT_R7; \
  189. lwi r8, r1, PT_R8; \
  190. lwi r9, r1, PT_R9; \
  191. lwi r10, r1, PT_R10; \
  192. lwi r11, r1, PT_R11; /* restore clobbered regs after rval */\
  193. lwi r12, r1, PT_R12; \
  194. lwi r13, r1, PT_R13; /* restore SDA2 */ \
  195. lwi r14, r1, PT_PC; /* RESTORE_LINK PC, before IRQ/trap */\
  196. lwi r15, r1, PT_R15; /* restore LP */ \
  197. lwi r16, r1, PT_R16; \
  198. lwi r17, r1, PT_R17; \
  199. lwi r18, r1, PT_R18; /* restore asm scratch reg */ \
  200. lwi r19, r1, PT_R19; \
  201. lwi r20, r1, PT_R20; \
  202. lwi r21, r1, PT_R21; \
  203. lwi r22, r1, PT_R22; \
  204. lwi r23, r1, PT_R23; \
  205. lwi r24, r1, PT_R24; \
  206. lwi r25, r1, PT_R25; \
  207. lwi r26, r1, PT_R26; \
  208. lwi r27, r1, PT_R27; \
  209. lwi r28, r1, PT_R28; \
  210. lwi r29, r1, PT_R29; \
  211. lwi r30, r1, PT_R30; \
  212. lwi r31, r1, PT_R31; /* Restore cur task reg */
  213. #define SAVE_STATE \
  214. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)); /* save stack */ \
  215. /* See if already in kernel mode.*/ \
  216. mfs r1, rmsr; \
  217. andi r1, r1, MSR_UMS; \
  218. bnei r1, 1f; \
  219. /* Kernel-mode state save. */ \
  220. /* Reload kernel stack-ptr. */ \
  221. lwi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)); \
  222. /* FIXME: I can add these two lines to one */ \
  223. /* tophys(r1,r1); */ \
  224. /* addik r1, r1, -PT_SIZE; */ \
  225. addik r1, r1, CONFIG_KERNEL_BASE_ADDR - CONFIG_KERNEL_START - PT_SIZE; \
  226. SAVE_REGS \
  227. brid 2f; \
  228. swi r1, r1, PT_MODE; \
  229. 1: /* User-mode state save. */ \
  230. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */\
  231. tophys(r1,r1); \
  232. lwi r1, r1, TS_THREAD_INFO; /* get the thread info */ \
  233. /* MS these three instructions can be added to one */ \
  234. /* addik r1, r1, THREAD_SIZE; */ \
  235. /* tophys(r1,r1); */ \
  236. /* addik r1, r1, -PT_SIZE; */ \
  237. addik r1, r1, THREAD_SIZE + CONFIG_KERNEL_BASE_ADDR - CONFIG_KERNEL_START - PT_SIZE; \
  238. SAVE_REGS \
  239. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP)); \
  240. swi r11, r1, PT_R1; /* Store user SP. */ \
  241. swi r0, r1, PT_MODE; /* Was in user-mode. */ \
  242. /* MS: I am clearing UMS even in case when I come from kernel space */ \
  243. clear_ums; \
  244. 2: lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  245. .text
  246. /*
  247. * User trap.
  248. *
  249. * System calls are handled here.
  250. *
  251. * Syscall protocol:
  252. * Syscall number in r12, args in r5-r10
  253. * Return value in r3
  254. *
  255. * Trap entered via brki instruction, so BIP bit is set, and interrupts
  256. * are masked. This is nice, means we don't have to CLI before state save
  257. */
  258. C_ENTRY(_user_exception):
  259. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)) /* save stack */
  260. addi r14, r14, 4 /* return address is 4 byte after call */
  261. mfs r1, rmsr
  262. nop
  263. andi r1, r1, MSR_UMS
  264. bnei r1, 1f
  265. /* Kernel-mode state save - kernel execve */
  266. lwi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)); /* Reload kernel stack-ptr*/
  267. tophys(r1,r1);
  268. addik r1, r1, -PT_SIZE; /* Make room on the stack. */
  269. SAVE_REGS
  270. swi r1, r1, PT_MODE; /* pt_regs -> kernel mode */
  271. brid 2f;
  272. nop; /* Fill delay slot */
  273. /* User-mode state save. */
  274. 1:
  275. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */
  276. tophys(r1,r1);
  277. lwi r1, r1, TS_THREAD_INFO; /* get stack from task_struct */
  278. /* calculate kernel stack pointer from task struct 8k */
  279. addik r1, r1, THREAD_SIZE;
  280. tophys(r1,r1);
  281. addik r1, r1, -PT_SIZE; /* Make room on the stack. */
  282. SAVE_REGS
  283. swi r0, r1, PT_R3
  284. swi r0, r1, PT_R4
  285. swi r0, r1, PT_MODE; /* Was in user-mode. */
  286. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  287. swi r11, r1, PT_R1; /* Store user SP. */
  288. clear_ums;
  289. 2: lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  290. /* Save away the syscall number. */
  291. swi r12, r1, PT_R0;
  292. tovirt(r1,r1)
  293. /* where the trap should return need -8 to adjust for rtsd r15, 8*/
  294. /* Jump to the appropriate function for the system call number in r12
  295. * (r12 is not preserved), or return an error if r12 is not valid. The LP
  296. * register should point to the location where
  297. * the called function should return. [note that MAKE_SYS_CALL uses label 1] */
  298. /* Step into virtual mode */
  299. rtbd r0, 3f
  300. nop
  301. 3:
  302. lwi r11, CURRENT_TASK, TS_THREAD_INFO /* get thread info */
  303. lwi r11, r11, TI_FLAGS /* get flags in thread info */
  304. andi r11, r11, _TIF_WORK_SYSCALL_MASK
  305. beqi r11, 4f
  306. addik r3, r0, -ENOSYS
  307. swi r3, r1, PT_R3
  308. brlid r15, do_syscall_trace_enter
  309. addik r5, r1, PT_R0
  310. # do_syscall_trace_enter returns the new syscall nr.
  311. addk r12, r0, r3
  312. lwi r5, r1, PT_R5;
  313. lwi r6, r1, PT_R6;
  314. lwi r7, r1, PT_R7;
  315. lwi r8, r1, PT_R8;
  316. lwi r9, r1, PT_R9;
  317. lwi r10, r1, PT_R10;
  318. 4:
  319. /* Jump to the appropriate function for the system call number in r12
  320. * (r12 is not preserved), or return an error if r12 is not valid.
  321. * The LP register should point to the location where the called function
  322. * should return. [note that MAKE_SYS_CALL uses label 1] */
  323. /* See if the system call number is valid */
  324. addi r11, r12, -__NR_syscalls;
  325. bgei r11,5f;
  326. /* Figure out which function to use for this system call. */
  327. /* Note Microblaze barrel shift is optional, so don't rely on it */
  328. add r12, r12, r12; /* convert num -> ptr */
  329. add r12, r12, r12;
  330. #ifdef DEBUG
  331. /* Trac syscalls and stored them to syscall_debug_table */
  332. /* The first syscall location stores total syscall number */
  333. lwi r3, r0, syscall_debug_table
  334. addi r3, r3, 1
  335. swi r3, r0, syscall_debug_table
  336. lwi r3, r12, syscall_debug_table
  337. addi r3, r3, 1
  338. swi r3, r12, syscall_debug_table
  339. #endif
  340. # Find and jump into the syscall handler.
  341. lwi r12, r12, sys_call_table
  342. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  343. addi r15, r0, ret_from_trap-8
  344. bra r12
  345. /* The syscall number is invalid, return an error. */
  346. 5:
  347. rtsd r15, 8; /* looks like a normal subroutine return */
  348. addi r3, r0, -ENOSYS;
  349. /* Entry point used to return from a syscall/trap */
  350. /* We re-enable BIP bit before state restore */
  351. C_ENTRY(ret_from_trap):
  352. swi r3, r1, PT_R3
  353. swi r4, r1, PT_R4
  354. lwi r11, r1, PT_MODE;
  355. /* See if returning to kernel mode, if so, skip resched &c. */
  356. bnei r11, 2f;
  357. /* We're returning to user mode, so check for various conditions that
  358. * trigger rescheduling. */
  359. /* FIXME: Restructure all these flag checks. */
  360. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  361. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  362. andi r11, r11, _TIF_WORK_SYSCALL_MASK
  363. beqi r11, 1f
  364. brlid r15, do_syscall_trace_leave
  365. addik r5, r1, PT_R0
  366. 1:
  367. /* We're returning to user mode, so check for various conditions that
  368. * trigger rescheduling. */
  369. /* get thread info from current task */
  370. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  371. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  372. andi r11, r11, _TIF_NEED_RESCHED;
  373. beqi r11, 5f;
  374. bralid r15, schedule; /* Call scheduler */
  375. nop; /* delay slot */
  376. /* Maybe handle a signal */
  377. 5: /* get thread info from current task*/
  378. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  379. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  380. andi r11, r11, _TIF_SIGPENDING | _TIF_NOTIFY_RESUME;
  381. beqi r11, 1f; /* Signals to handle, handle them */
  382. addik r5, r1, 0; /* Arg 1: struct pt_regs *regs */
  383. bralid r15, do_notify_resume; /* Handle any signals */
  384. addi r6, r0, 1; /* Arg 2: int in_syscall */
  385. /* Finally, return to user state. */
  386. 1: set_bip; /* Ints masked for state restore */
  387. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  388. VM_OFF;
  389. tophys(r1,r1);
  390. RESTORE_REGS;
  391. addik r1, r1, PT_SIZE /* Clean up stack space. */
  392. lwi r1, r1, PT_R1 - PT_SIZE;/* Restore user stack pointer. */
  393. bri 6f;
  394. /* Return to kernel state. */
  395. 2: set_bip; /* Ints masked for state restore */
  396. VM_OFF;
  397. tophys(r1,r1);
  398. RESTORE_REGS;
  399. addik r1, r1, PT_SIZE /* Clean up stack space. */
  400. tovirt(r1,r1);
  401. 6:
  402. TRAP_return: /* Make global symbol for debugging */
  403. rtbd r14, 0; /* Instructions to return from an IRQ */
  404. nop;
  405. /* These syscalls need access to the struct pt_regs on the stack, so we
  406. implement them in assembly (they're basically all wrappers anyway). */
  407. C_ENTRY(sys_fork_wrapper):
  408. addi r5, r0, SIGCHLD /* Arg 0: flags */
  409. lwi r6, r1, PT_R1 /* Arg 1: child SP (use parent's) */
  410. addik r7, r1, 0 /* Arg 2: parent context */
  411. add r8, r0, r0 /* Arg 3: (unused) */
  412. add r9, r0, r0; /* Arg 4: (unused) */
  413. brid do_fork /* Do real work (tail-call) */
  414. add r10, r0, r0; /* Arg 5: (unused) */
  415. /* This the initial entry point for a new child thread, with an appropriate
  416. stack in place that makes it look the the child is in the middle of an
  417. syscall. This function is actually `returned to' from switch_thread
  418. (copy_thread makes ret_from_fork the return address in each new thread's
  419. saved context). */
  420. C_ENTRY(ret_from_fork):
  421. bralid r15, schedule_tail; /* ...which is schedule_tail's arg */
  422. add r3, r5, r0; /* switch_thread returns the prev task */
  423. /* ( in the delay slot ) */
  424. brid ret_from_trap; /* Do normal trap return */
  425. add r3, r0, r0; /* Child's fork call should return 0. */
  426. C_ENTRY(sys_vfork):
  427. brid microblaze_vfork /* Do real work (tail-call) */
  428. addik r5, r1, 0
  429. C_ENTRY(sys_clone):
  430. bnei r6, 1f; /* See if child SP arg (arg 1) is 0. */
  431. lwi r6, r1, PT_R1; /* If so, use paret's stack ptr */
  432. 1: addik r7, r1, 0; /* Arg 2: parent context */
  433. lwi r9, r1, PT_R8; /* parent tid. */
  434. lwi r10, r1, PT_R9; /* child tid. */
  435. /* do_fork will pick up TLS from regs->r10. */
  436. brid do_fork /* Do real work (tail-call) */
  437. add r8, r0, r0; /* Arg 3: (unused) */
  438. C_ENTRY(sys_execve):
  439. brid microblaze_execve; /* Do real work (tail-call).*/
  440. addik r8, r1, 0; /* add user context as 4th arg */
  441. C_ENTRY(sys_rt_sigreturn_wrapper):
  442. brid sys_rt_sigreturn /* Do real work */
  443. addik r5, r1, 0; /* add user context as 1st arg */
  444. /*
  445. * HW EXCEPTION rutine start
  446. */
  447. C_ENTRY(full_exception_trap):
  448. /* adjust exception address for privileged instruction
  449. * for finding where is it */
  450. addik r17, r17, -4
  451. SAVE_STATE /* Save registers */
  452. /* PC, before IRQ/trap - this is one instruction above */
  453. swi r17, r1, PT_PC;
  454. tovirt(r1,r1)
  455. /* FIXME this can be store directly in PT_ESR reg.
  456. * I tested it but there is a fault */
  457. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  458. addik r15, r0, ret_from_exc - 8
  459. mfs r6, resr
  460. mfs r7, rfsr; /* save FSR */
  461. mts rfsr, r0; /* Clear sticky fsr */
  462. rted r0, full_exception
  463. addik r5, r1, 0 /* parameter struct pt_regs * regs */
  464. /*
  465. * Unaligned data trap.
  466. *
  467. * Unaligned data trap last on 4k page is handled here.
  468. *
  469. * Trap entered via exception, so EE bit is set, and interrupts
  470. * are masked. This is nice, means we don't have to CLI before state save
  471. *
  472. * The assembler routine is in "arch/microblaze/kernel/hw_exception_handler.S"
  473. */
  474. C_ENTRY(unaligned_data_trap):
  475. /* MS: I have to save r11 value and then restore it because
  476. * set_bit, clear_eip, set_ee use r11 as temp register if MSR
  477. * instructions are not used. We don't need to do if MSR instructions
  478. * are used and they use r0 instead of r11.
  479. * I am using ENTRY_SP which should be primary used only for stack
  480. * pointer saving. */
  481. swi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  482. set_bip; /* equalize initial state for all possible entries */
  483. clear_eip;
  484. set_ee;
  485. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  486. SAVE_STATE /* Save registers.*/
  487. /* PC, before IRQ/trap - this is one instruction above */
  488. swi r17, r1, PT_PC;
  489. tovirt(r1,r1)
  490. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  491. addik r15, r0, ret_from_exc-8
  492. mfs r3, resr /* ESR */
  493. mfs r4, rear /* EAR */
  494. rtbd r0, _unaligned_data_exception
  495. addik r7, r1, 0 /* parameter struct pt_regs * regs */
  496. /*
  497. * Page fault traps.
  498. *
  499. * If the real exception handler (from hw_exception_handler.S) didn't find
  500. * the mapping for the process, then we're thrown here to handle such situation.
  501. *
  502. * Trap entered via exceptions, so EE bit is set, and interrupts
  503. * are masked. This is nice, means we don't have to CLI before state save
  504. *
  505. * Build a standard exception frame for TLB Access errors. All TLB exceptions
  506. * will bail out to this point if they can't resolve the lightweight TLB fault.
  507. *
  508. * The C function called is in "arch/microblaze/mm/fault.c", declared as:
  509. * void do_page_fault(struct pt_regs *regs,
  510. * unsigned long address,
  511. * unsigned long error_code)
  512. */
  513. /* data and intruction trap - which is choose is resolved int fault.c */
  514. C_ENTRY(page_fault_data_trap):
  515. SAVE_STATE /* Save registers.*/
  516. /* PC, before IRQ/trap - this is one instruction above */
  517. swi r17, r1, PT_PC;
  518. tovirt(r1,r1)
  519. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  520. addik r15, r0, ret_from_exc-8
  521. mfs r6, rear /* parameter unsigned long address */
  522. mfs r7, resr /* parameter unsigned long error_code */
  523. rted r0, do_page_fault
  524. addik r5, r1, 0 /* parameter struct pt_regs * regs */
  525. C_ENTRY(page_fault_instr_trap):
  526. SAVE_STATE /* Save registers.*/
  527. /* PC, before IRQ/trap - this is one instruction above */
  528. swi r17, r1, PT_PC;
  529. tovirt(r1,r1)
  530. /* where the trap should return need -8 to adjust for rtsd r15, 8 */
  531. addik r15, r0, ret_from_exc-8
  532. mfs r6, rear /* parameter unsigned long address */
  533. ori r7, r0, 0 /* parameter unsigned long error_code */
  534. rted r0, do_page_fault
  535. addik r5, r1, 0 /* parameter struct pt_regs * regs */
  536. /* Entry point used to return from an exception. */
  537. C_ENTRY(ret_from_exc):
  538. lwi r11, r1, PT_MODE;
  539. bnei r11, 2f; /* See if returning to kernel mode, */
  540. /* ... if so, skip resched &c. */
  541. /* We're returning to user mode, so check for various conditions that
  542. trigger rescheduling. */
  543. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  544. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  545. andi r11, r11, _TIF_NEED_RESCHED;
  546. beqi r11, 5f;
  547. /* Call the scheduler before returning from a syscall/trap. */
  548. bralid r15, schedule; /* Call scheduler */
  549. nop; /* delay slot */
  550. /* Maybe handle a signal */
  551. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  552. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  553. andi r11, r11, _TIF_SIGPENDING | _TIF_NOTIFY_RESUME;
  554. beqi r11, 1f; /* Signals to handle, handle them */
  555. /*
  556. * Handle a signal return; Pending signals should be in r18.
  557. *
  558. * Not all registers are saved by the normal trap/interrupt entry
  559. * points (for instance, call-saved registers (because the normal
  560. * C-compiler calling sequence in the kernel makes sure they're
  561. * preserved), and call-clobbered registers in the case of
  562. * traps), but signal handlers may want to examine or change the
  563. * complete register state. Here we save anything not saved by
  564. * the normal entry sequence, so that it may be safely restored
  565. * (in a possibly modified form) after do_notify_resume returns. */
  566. addik r5, r1, 0; /* Arg 1: struct pt_regs *regs */
  567. bralid r15, do_notify_resume; /* Handle any signals */
  568. addi r6, r0, 0; /* Arg 2: int in_syscall */
  569. /* Finally, return to user state. */
  570. 1: set_bip; /* Ints masked for state restore */
  571. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  572. VM_OFF;
  573. tophys(r1,r1);
  574. RESTORE_REGS;
  575. addik r1, r1, PT_SIZE /* Clean up stack space. */
  576. lwi r1, r1, PT_R1 - PT_SIZE; /* Restore user stack pointer. */
  577. bri 6f;
  578. /* Return to kernel state. */
  579. 2: set_bip; /* Ints masked for state restore */
  580. VM_OFF;
  581. tophys(r1,r1);
  582. RESTORE_REGS;
  583. addik r1, r1, PT_SIZE /* Clean up stack space. */
  584. tovirt(r1,r1);
  585. 6:
  586. EXC_return: /* Make global symbol for debugging */
  587. rtbd r14, 0; /* Instructions to return from an IRQ */
  588. nop;
  589. /*
  590. * HW EXCEPTION rutine end
  591. */
  592. /*
  593. * Hardware maskable interrupts.
  594. *
  595. * The stack-pointer (r1) should have already been saved to the memory
  596. * location PER_CPU(ENTRY_SP).
  597. */
  598. C_ENTRY(_interrupt):
  599. /* MS: we are in physical address */
  600. /* Save registers, switch to proper stack, convert SP to virtual.*/
  601. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP))
  602. /* MS: See if already in kernel mode. */
  603. mfs r1, rmsr
  604. nop
  605. andi r1, r1, MSR_UMS
  606. bnei r1, 1f
  607. /* Kernel-mode state save. */
  608. lwi r1, r0, TOPHYS(PER_CPU(ENTRY_SP))
  609. tophys(r1,r1); /* MS: I have in r1 physical address where stack is */
  610. /* save registers */
  611. /* MS: Make room on the stack -> activation record */
  612. addik r1, r1, -PT_SIZE;
  613. SAVE_REGS
  614. brid 2f;
  615. swi r1, r1, PT_MODE; /* 0 - user mode, 1 - kernel mode */
  616. 1:
  617. /* User-mode state save. */
  618. /* MS: get the saved current */
  619. lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  620. tophys(r1,r1);
  621. lwi r1, r1, TS_THREAD_INFO;
  622. addik r1, r1, THREAD_SIZE;
  623. tophys(r1,r1);
  624. /* save registers */
  625. addik r1, r1, -PT_SIZE;
  626. SAVE_REGS
  627. /* calculate mode */
  628. swi r0, r1, PT_MODE;
  629. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  630. swi r11, r1, PT_R1;
  631. clear_ums;
  632. 2:
  633. lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  634. tovirt(r1,r1)
  635. addik r15, r0, irq_call;
  636. irq_call:rtbd r0, do_IRQ;
  637. addik r5, r1, 0;
  638. /* MS: we are in virtual mode */
  639. ret_from_irq:
  640. lwi r11, r1, PT_MODE;
  641. bnei r11, 2f;
  642. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  643. lwi r11, r11, TI_FLAGS; /* MS: get flags from thread info */
  644. andi r11, r11, _TIF_NEED_RESCHED;
  645. beqi r11, 5f
  646. bralid r15, schedule;
  647. nop; /* delay slot */
  648. /* Maybe handle a signal */
  649. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* MS: get thread info */
  650. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  651. andi r11, r11, _TIF_SIGPENDING | _TIF_NOTIFY_RESUME;
  652. beqid r11, no_intr_resched
  653. /* Handle a signal return; Pending signals should be in r18. */
  654. addik r5, r1, 0; /* Arg 1: struct pt_regs *regs */
  655. bralid r15, do_notify_resume; /* Handle any signals */
  656. addi r6, r0, 0; /* Arg 2: int in_syscall */
  657. /* Finally, return to user state. */
  658. no_intr_resched:
  659. /* Disable interrupts, we are now committed to the state restore */
  660. disable_irq
  661. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE);
  662. VM_OFF;
  663. tophys(r1,r1);
  664. RESTORE_REGS
  665. addik r1, r1, PT_SIZE /* MS: Clean up stack space. */
  666. lwi r1, r1, PT_R1 - PT_SIZE;
  667. bri 6f;
  668. /* MS: Return to kernel state. */
  669. 2:
  670. #ifdef CONFIG_PREEMPT
  671. lwi r11, CURRENT_TASK, TS_THREAD_INFO;
  672. /* MS: get preempt_count from thread info */
  673. lwi r5, r11, TI_PREEMPT_COUNT;
  674. bgti r5, restore;
  675. lwi r5, r11, TI_FLAGS; /* get flags in thread info */
  676. andi r5, r5, _TIF_NEED_RESCHED;
  677. beqi r5, restore /* if zero jump over */
  678. preempt:
  679. /* interrupts are off that's why I am calling preempt_chedule_irq */
  680. bralid r15, preempt_schedule_irq
  681. nop
  682. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  683. lwi r5, r11, TI_FLAGS; /* get flags in thread info */
  684. andi r5, r5, _TIF_NEED_RESCHED;
  685. bnei r5, preempt /* if non zero jump to resched */
  686. restore:
  687. #endif
  688. VM_OFF /* MS: turn off MMU */
  689. tophys(r1,r1)
  690. RESTORE_REGS
  691. addik r1, r1, PT_SIZE /* MS: Clean up stack space. */
  692. tovirt(r1,r1);
  693. 6:
  694. IRQ_return: /* MS: Make global symbol for debugging */
  695. rtid r14, 0
  696. nop
  697. /*
  698. * Debug trap for KGDB. Enter to _debug_exception by brki r16, 0x18
  699. * and call handling function with saved pt_regs
  700. */
  701. C_ENTRY(_debug_exception):
  702. /* BIP bit is set on entry, no interrupts can occur */
  703. swi r1, r0, TOPHYS(PER_CPU(ENTRY_SP))
  704. mfs r1, rmsr
  705. nop
  706. andi r1, r1, MSR_UMS
  707. bnei r1, 1f
  708. /* MS: Kernel-mode state save - kgdb */
  709. lwi r1, r0, TOPHYS(PER_CPU(ENTRY_SP)); /* Reload kernel stack-ptr*/
  710. /* BIP bit is set on entry, no interrupts can occur */
  711. addik r1, r1, CONFIG_KERNEL_BASE_ADDR - CONFIG_KERNEL_START - PT_SIZE;
  712. SAVE_REGS;
  713. /* save all regs to pt_reg structure */
  714. swi r0, r1, PT_R0; /* R0 must be saved too */
  715. swi r14, r1, PT_R14 /* rewrite saved R14 value */
  716. swi r16, r1, PT_PC; /* PC and r16 are the same */
  717. /* save special purpose registers to pt_regs */
  718. mfs r11, rear;
  719. swi r11, r1, PT_EAR;
  720. mfs r11, resr;
  721. swi r11, r1, PT_ESR;
  722. mfs r11, rfsr;
  723. swi r11, r1, PT_FSR;
  724. /* stack pointer is in physical address at it is decrease
  725. * by PT_SIZE but we need to get correct R1 value */
  726. addik r11, r1, CONFIG_KERNEL_START - CONFIG_KERNEL_BASE_ADDR + PT_SIZE;
  727. swi r11, r1, PT_R1
  728. /* MS: r31 - current pointer isn't changed */
  729. tovirt(r1,r1)
  730. #ifdef CONFIG_KGDB
  731. addi r5, r1, 0 /* pass pt_reg address as the first arg */
  732. addik r15, r0, dbtrap_call; /* return address */
  733. rtbd r0, microblaze_kgdb_break
  734. nop;
  735. #endif
  736. /* MS: Place handler for brki from kernel space if KGDB is OFF.
  737. * It is very unlikely that another brki instruction is called. */
  738. bri 0
  739. /* MS: User-mode state save - gdb */
  740. 1: lwi r1, r0, TOPHYS(PER_CPU(CURRENT_SAVE)); /* get saved current */
  741. tophys(r1,r1);
  742. lwi r1, r1, TS_THREAD_INFO; /* get the thread info */
  743. addik r1, r1, THREAD_SIZE; /* calculate kernel stack pointer */
  744. tophys(r1,r1);
  745. addik r1, r1, -PT_SIZE; /* Make room on the stack. */
  746. SAVE_REGS;
  747. swi r16, r1, PT_PC; /* Save LP */
  748. swi r0, r1, PT_MODE; /* Was in user-mode. */
  749. lwi r11, r0, TOPHYS(PER_CPU(ENTRY_SP));
  750. swi r11, r1, PT_R1; /* Store user SP. */
  751. lwi CURRENT_TASK, r0, TOPHYS(PER_CPU(CURRENT_SAVE));
  752. tovirt(r1,r1)
  753. set_vms;
  754. addik r5, r1, 0;
  755. addik r15, r0, dbtrap_call;
  756. dbtrap_call: /* Return point for kernel/user entry + 8 because of rtsd r15, 8 */
  757. rtbd r0, sw_exception
  758. nop
  759. /* MS: The first instruction for the second part of the gdb/kgdb */
  760. set_bip; /* Ints masked for state restore */
  761. lwi r11, r1, PT_MODE;
  762. bnei r11, 2f;
  763. /* MS: Return to user space - gdb */
  764. /* Get current task ptr into r11 */
  765. lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  766. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  767. andi r11, r11, _TIF_NEED_RESCHED;
  768. beqi r11, 5f;
  769. /* Call the scheduler before returning from a syscall/trap. */
  770. bralid r15, schedule; /* Call scheduler */
  771. nop; /* delay slot */
  772. /* Maybe handle a signal */
  773. 5: lwi r11, CURRENT_TASK, TS_THREAD_INFO; /* get thread info */
  774. lwi r11, r11, TI_FLAGS; /* get flags in thread info */
  775. andi r11, r11, _TIF_SIGPENDING | _TIF_NOTIFY_RESUME;
  776. beqi r11, 1f; /* Signals to handle, handle them */
  777. addik r5, r1, 0; /* Arg 1: struct pt_regs *regs */
  778. bralid r15, do_notify_resume; /* Handle any signals */
  779. addi r6, r0, 0; /* Arg 2: int in_syscall */
  780. /* Finally, return to user state. */
  781. 1: swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE); /* save current */
  782. VM_OFF;
  783. tophys(r1,r1);
  784. /* MS: Restore all regs */
  785. RESTORE_REGS
  786. addik r1, r1, PT_SIZE /* Clean up stack space */
  787. lwi r1, r1, PT_R1 - PT_SIZE; /* Restore user stack pointer */
  788. DBTRAP_return_user: /* MS: Make global symbol for debugging */
  789. rtbd r16, 0; /* MS: Instructions to return from a debug trap */
  790. nop;
  791. /* MS: Return to kernel state - kgdb */
  792. 2: VM_OFF;
  793. tophys(r1,r1);
  794. /* MS: Restore all regs */
  795. RESTORE_REGS
  796. lwi r14, r1, PT_R14;
  797. lwi r16, r1, PT_PC;
  798. addik r1, r1, PT_SIZE; /* MS: Clean up stack space */
  799. tovirt(r1,r1);
  800. DBTRAP_return_kernel: /* MS: Make global symbol for debugging */
  801. rtbd r16, 0; /* MS: Instructions to return from a debug trap */
  802. nop;
  803. ENTRY(_switch_to)
  804. /* prepare return value */
  805. addk r3, r0, CURRENT_TASK
  806. /* save registers in cpu_context */
  807. /* use r11 and r12, volatile registers, as temp register */
  808. /* give start of cpu_context for previous process */
  809. addik r11, r5, TI_CPU_CONTEXT
  810. swi r1, r11, CC_R1
  811. swi r2, r11, CC_R2
  812. /* skip volatile registers.
  813. * they are saved on stack when we jumped to _switch_to() */
  814. /* dedicated registers */
  815. swi r13, r11, CC_R13
  816. swi r14, r11, CC_R14
  817. swi r15, r11, CC_R15
  818. swi r16, r11, CC_R16
  819. swi r17, r11, CC_R17
  820. swi r18, r11, CC_R18
  821. /* save non-volatile registers */
  822. swi r19, r11, CC_R19
  823. swi r20, r11, CC_R20
  824. swi r21, r11, CC_R21
  825. swi r22, r11, CC_R22
  826. swi r23, r11, CC_R23
  827. swi r24, r11, CC_R24
  828. swi r25, r11, CC_R25
  829. swi r26, r11, CC_R26
  830. swi r27, r11, CC_R27
  831. swi r28, r11, CC_R28
  832. swi r29, r11, CC_R29
  833. swi r30, r11, CC_R30
  834. /* special purpose registers */
  835. mfs r12, rmsr
  836. swi r12, r11, CC_MSR
  837. mfs r12, rear
  838. swi r12, r11, CC_EAR
  839. mfs r12, resr
  840. swi r12, r11, CC_ESR
  841. mfs r12, rfsr
  842. swi r12, r11, CC_FSR
  843. /* update r31, the current-give me pointer to task which will be next */
  844. lwi CURRENT_TASK, r6, TI_TASK
  845. /* stored it to current_save too */
  846. swi CURRENT_TASK, r0, PER_CPU(CURRENT_SAVE)
  847. /* get new process' cpu context and restore */
  848. /* give me start where start context of next task */
  849. addik r11, r6, TI_CPU_CONTEXT
  850. /* non-volatile registers */
  851. lwi r30, r11, CC_R30
  852. lwi r29, r11, CC_R29
  853. lwi r28, r11, CC_R28
  854. lwi r27, r11, CC_R27
  855. lwi r26, r11, CC_R26
  856. lwi r25, r11, CC_R25
  857. lwi r24, r11, CC_R24
  858. lwi r23, r11, CC_R23
  859. lwi r22, r11, CC_R22
  860. lwi r21, r11, CC_R21
  861. lwi r20, r11, CC_R20
  862. lwi r19, r11, CC_R19
  863. /* dedicated registers */
  864. lwi r18, r11, CC_R18
  865. lwi r17, r11, CC_R17
  866. lwi r16, r11, CC_R16
  867. lwi r15, r11, CC_R15
  868. lwi r14, r11, CC_R14
  869. lwi r13, r11, CC_R13
  870. /* skip volatile registers */
  871. lwi r2, r11, CC_R2
  872. lwi r1, r11, CC_R1
  873. /* special purpose registers */
  874. lwi r12, r11, CC_FSR
  875. mts rfsr, r12
  876. lwi r12, r11, CC_MSR
  877. mts rmsr, r12
  878. rtsd r15, 8
  879. nop
  880. ENTRY(_reset)
  881. brai 0; /* Jump to reset vector */
  882. /* These are compiled and loaded into high memory, then
  883. * copied into place in mach_early_setup */
  884. .section .init.ivt, "ax"
  885. #if CONFIG_MANUAL_RESET_VECTOR
  886. .org 0x0
  887. brai CONFIG_MANUAL_RESET_VECTOR
  888. #endif
  889. .org 0x8
  890. brai TOPHYS(_user_exception); /* syscall handler */
  891. .org 0x10
  892. brai TOPHYS(_interrupt); /* Interrupt handler */
  893. .org 0x18
  894. brai TOPHYS(_debug_exception); /* debug trap handler */
  895. .org 0x20
  896. brai TOPHYS(_hw_exception_handler); /* HW exception handler */
  897. .section .rodata,"a"
  898. #include "syscall_table.S"
  899. syscall_table_size=(.-sys_call_table)
  900. type_SYSCALL:
  901. .ascii "SYSCALL\0"
  902. type_IRQ:
  903. .ascii "IRQ\0"
  904. type_IRQ_PREEMPT:
  905. .ascii "IRQ (PREEMPTED)\0"
  906. type_SYSCALL_PREEMPT:
  907. .ascii " SYSCALL (PREEMPTED)\0"
  908. /*
  909. * Trap decoding for stack unwinder
  910. * Tuples are (start addr, end addr, string)
  911. * If return address lies on [start addr, end addr],
  912. * unwinder displays 'string'
  913. */
  914. .align 4
  915. .global microblaze_trap_handlers
  916. microblaze_trap_handlers:
  917. /* Exact matches come first */
  918. .word ret_from_trap; .word ret_from_trap ; .word type_SYSCALL
  919. .word ret_from_irq ; .word ret_from_irq ; .word type_IRQ
  920. /* Fuzzy matches go here */
  921. .word ret_from_irq ; .word no_intr_resched ; .word type_IRQ_PREEMPT
  922. .word ret_from_trap; .word TRAP_return ; .word type_SYSCALL_PREEMPT
  923. /* End of table */
  924. .word 0 ; .word 0 ; .word 0