sram.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-2012 Texas Instruments
  10. * Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <plat/sram.h>
  25. #include <plat/board.h>
  26. #include <plat/cpu.h>
  27. #include "sram.h"
  28. /* XXX These "sideways" includes will disappear when sram.c becomes a driver */
  29. #include "../mach-omap2/iomap.h"
  30. #include "../mach-omap2/prm2xxx_3xxx.h"
  31. #include "../mach-omap2/sdrc.h"
  32. #define OMAP1_SRAM_PA 0x20000000
  33. #define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
  34. #define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
  35. #ifdef CONFIG_OMAP4_ERRATA_I688
  36. #define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
  37. #else
  38. #define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
  39. #endif
  40. #define OMAP5_SRAM_PA 0x40300000
  41. #if defined(CONFIG_ARCH_OMAP2PLUS)
  42. #define SRAM_BOOTLOADER_SZ 0x00
  43. #else
  44. #define SRAM_BOOTLOADER_SZ 0x80
  45. #endif
  46. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  47. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  48. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  49. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  50. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  51. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  52. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  53. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  54. #define GP_DEVICE 0x300
  55. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  56. static unsigned long omap_sram_start;
  57. static void __iomem *omap_sram_base;
  58. static unsigned long omap_sram_size;
  59. static void __iomem *omap_sram_ceil;
  60. /*
  61. * Depending on the target RAMFS firewall setup, the public usable amount of
  62. * SRAM varies. The default accessible size for all device types is 2k. A GP
  63. * device allows ARM11 but not other initiators for full size. This
  64. * functionality seems ok until some nice security API happens.
  65. */
  66. static int is_sram_locked(void)
  67. {
  68. if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
  69. /* RAMFW: R/W access to all initiators for all qualifier sets */
  70. if (cpu_is_omap242x()) {
  71. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  72. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  73. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  74. }
  75. if (cpu_is_omap34xx()) {
  76. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  77. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  78. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  79. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  80. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  81. }
  82. return 0;
  83. } else
  84. return 1; /* assume locked with no PPA or security driver */
  85. }
  86. /*
  87. * The amount of SRAM depends on the core type.
  88. * Note that we cannot try to test for SRAM here because writes
  89. * to secure SRAM will hang the system. Also the SRAM is not
  90. * yet mapped at this point.
  91. */
  92. static void __init omap_detect_sram(void)
  93. {
  94. if (cpu_class_is_omap2()) {
  95. if (is_sram_locked()) {
  96. if (cpu_is_omap34xx()) {
  97. omap_sram_start = OMAP3_SRAM_PUB_PA;
  98. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  99. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  100. omap_sram_size = 0x7000; /* 28K */
  101. } else {
  102. omap_sram_size = 0x8000; /* 32K */
  103. }
  104. } else if (cpu_is_omap44xx()) {
  105. omap_sram_start = OMAP4_SRAM_PUB_PA;
  106. omap_sram_size = 0xa000; /* 40K */
  107. } else if (soc_is_omap54xx()) {
  108. omap_sram_start = OMAP5_SRAM_PA;
  109. omap_sram_size = SZ_128K; /* 128KB */
  110. } else {
  111. omap_sram_start = OMAP2_SRAM_PUB_PA;
  112. omap_sram_size = 0x800; /* 2K */
  113. }
  114. } else {
  115. if (soc_is_am33xx()) {
  116. omap_sram_start = AM33XX_SRAM_PA;
  117. omap_sram_size = 0x10000; /* 64K */
  118. } else if (cpu_is_omap34xx()) {
  119. omap_sram_start = OMAP3_SRAM_PA;
  120. omap_sram_size = 0x10000; /* 64K */
  121. } else if (cpu_is_omap44xx()) {
  122. omap_sram_start = OMAP4_SRAM_PA;
  123. omap_sram_size = 0xe000; /* 56K */
  124. } else if (soc_is_omap54xx()) {
  125. omap_sram_start = OMAP5_SRAM_PA;
  126. omap_sram_size = SZ_128K; /* 128KB */
  127. } else {
  128. omap_sram_start = OMAP2_SRAM_PA;
  129. if (cpu_is_omap242x())
  130. omap_sram_size = 0xa0000; /* 640K */
  131. else if (cpu_is_omap243x())
  132. omap_sram_size = 0x10000; /* 64K */
  133. }
  134. }
  135. } else {
  136. omap_sram_start = OMAP1_SRAM_PA;
  137. if (cpu_is_omap7xx())
  138. omap_sram_size = 0x32000; /* 200K */
  139. else if (cpu_is_omap15xx())
  140. omap_sram_size = 0x30000; /* 192K */
  141. else if (cpu_is_omap1610() || cpu_is_omap1611() ||
  142. cpu_is_omap1621() || cpu_is_omap1710())
  143. omap_sram_size = 0x4000; /* 16K */
  144. else {
  145. pr_err("Could not detect SRAM size\n");
  146. omap_sram_size = 0x4000;
  147. }
  148. }
  149. }
  150. /*
  151. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  152. */
  153. static void __init omap_map_sram(void)
  154. {
  155. int cached = 1;
  156. if (omap_sram_size == 0)
  157. return;
  158. #ifdef CONFIG_OMAP4_ERRATA_I688
  159. omap_sram_start += PAGE_SIZE;
  160. omap_sram_size -= SZ_16K;
  161. #endif
  162. if (cpu_is_omap34xx()) {
  163. /*
  164. * SRAM must be marked as non-cached on OMAP3 since the
  165. * CORE DPLL M2 divider change code (in SRAM) runs with the
  166. * SDRAM controller disabled, and if it is marked cached,
  167. * the ARM may attempt to write cache lines back to SDRAM
  168. * which will cause the system to hang.
  169. */
  170. cached = 0;
  171. }
  172. omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
  173. omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
  174. cached);
  175. if (!omap_sram_base) {
  176. pr_err("SRAM: Could not map\n");
  177. return;
  178. }
  179. omap_sram_ceil = omap_sram_base + omap_sram_size;
  180. /*
  181. * Looks like we need to preserve some bootloader code at the
  182. * beginning of SRAM for jumping to flash for reboot to work...
  183. */
  184. memset_io(omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  185. omap_sram_size - SRAM_BOOTLOADER_SZ);
  186. }
  187. /*
  188. * Memory allocator for SRAM: calculates the new ceiling address
  189. * for pushing a function using the fncpy API.
  190. *
  191. * Note that fncpy requires the returned address to be aligned
  192. * to an 8-byte boundary.
  193. */
  194. void *omap_sram_push_address(unsigned long size)
  195. {
  196. unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
  197. available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
  198. if (size > available) {
  199. pr_err("Not enough space in SRAM\n");
  200. return NULL;
  201. }
  202. new_ceil -= size;
  203. new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
  204. omap_sram_ceil = IOMEM(new_ceil);
  205. return (void *)omap_sram_ceil;
  206. }
  207. #ifdef CONFIG_ARCH_OMAP1
  208. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  209. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  210. {
  211. BUG_ON(!_omap_sram_reprogram_clock);
  212. /* On 730, bit 13 must always be 1 */
  213. if (cpu_is_omap7xx())
  214. ckctl |= 0x2000;
  215. _omap_sram_reprogram_clock(dpllctl, ckctl);
  216. }
  217. static int __init omap1_sram_init(void)
  218. {
  219. _omap_sram_reprogram_clock =
  220. omap_sram_push(omap1_sram_reprogram_clock,
  221. omap1_sram_reprogram_clock_sz);
  222. return 0;
  223. }
  224. #else
  225. #define omap1_sram_init() do {} while (0)
  226. #endif
  227. #if defined(CONFIG_ARCH_OMAP2)
  228. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  229. u32 base_cs, u32 force_unlock);
  230. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  231. u32 base_cs, u32 force_unlock)
  232. {
  233. BUG_ON(!_omap2_sram_ddr_init);
  234. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  235. base_cs, force_unlock);
  236. }
  237. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  238. u32 mem_type);
  239. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  240. {
  241. BUG_ON(!_omap2_sram_reprogram_sdrc);
  242. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  243. }
  244. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  245. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  246. {
  247. BUG_ON(!_omap2_set_prcm);
  248. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  249. }
  250. #endif
  251. #ifdef CONFIG_SOC_OMAP2420
  252. static int __init omap242x_sram_init(void)
  253. {
  254. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  255. omap242x_sram_ddr_init_sz);
  256. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  257. omap242x_sram_reprogram_sdrc_sz);
  258. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  259. omap242x_sram_set_prcm_sz);
  260. return 0;
  261. }
  262. #else
  263. static inline int omap242x_sram_init(void)
  264. {
  265. return 0;
  266. }
  267. #endif
  268. #ifdef CONFIG_SOC_OMAP2430
  269. static int __init omap243x_sram_init(void)
  270. {
  271. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  272. omap243x_sram_ddr_init_sz);
  273. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  274. omap243x_sram_reprogram_sdrc_sz);
  275. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  276. omap243x_sram_set_prcm_sz);
  277. return 0;
  278. }
  279. #else
  280. static inline int omap243x_sram_init(void)
  281. {
  282. return 0;
  283. }
  284. #endif
  285. #ifdef CONFIG_ARCH_OMAP3
  286. static u32 (*_omap3_sram_configure_core_dpll)(
  287. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  288. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  289. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  290. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  291. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  292. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  293. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  294. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  295. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  296. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  297. {
  298. BUG_ON(!_omap3_sram_configure_core_dpll);
  299. return _omap3_sram_configure_core_dpll(
  300. m2, unlock_dll, f, inc,
  301. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  302. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  303. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  304. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  305. }
  306. void omap3_sram_restore_context(void)
  307. {
  308. omap_sram_ceil = omap_sram_base + omap_sram_size;
  309. _omap3_sram_configure_core_dpll =
  310. omap_sram_push(omap3_sram_configure_core_dpll,
  311. omap3_sram_configure_core_dpll_sz);
  312. omap_push_sram_idle();
  313. }
  314. static inline int omap34xx_sram_init(void)
  315. {
  316. omap3_sram_restore_context();
  317. return 0;
  318. }
  319. #else
  320. static inline int omap34xx_sram_init(void)
  321. {
  322. return 0;
  323. }
  324. #endif /* CONFIG_ARCH_OMAP3 */
  325. static inline int am33xx_sram_init(void)
  326. {
  327. return 0;
  328. }
  329. int __init omap_sram_init(void)
  330. {
  331. omap_detect_sram();
  332. omap_map_sram();
  333. if (!(cpu_class_is_omap2()))
  334. omap1_sram_init();
  335. else if (cpu_is_omap242x())
  336. omap242x_sram_init();
  337. else if (cpu_is_omap2430())
  338. omap243x_sram_init();
  339. else if (soc_is_am33xx())
  340. am33xx_sram_init();
  341. else if (cpu_is_omap34xx())
  342. omap34xx_sram_init();
  343. return 0;
  344. }