dmtimer.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * arch/arm/plat-omap/include/plat/dmtimer.h
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * Platform device conversion and hwmod support.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * Author: Lauri Leukkunen <lauri.leukkunen@nokia.com>
  14. * PWM and clock framwork support by Timo Teras.
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  24. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. */
  34. #include <linux/clk.h>
  35. #include <linux/delay.h>
  36. #include <linux/io.h>
  37. #include <linux/platform_device.h>
  38. #ifndef __ASM_ARCH_DMTIMER_H
  39. #define __ASM_ARCH_DMTIMER_H
  40. /* clock sources */
  41. #define OMAP_TIMER_SRC_SYS_CLK 0x00
  42. #define OMAP_TIMER_SRC_32_KHZ 0x01
  43. #define OMAP_TIMER_SRC_EXT_CLK 0x02
  44. /* timer interrupt enable bits */
  45. #define OMAP_TIMER_INT_CAPTURE (1 << 2)
  46. #define OMAP_TIMER_INT_OVERFLOW (1 << 1)
  47. #define OMAP_TIMER_INT_MATCH (1 << 0)
  48. /* trigger types */
  49. #define OMAP_TIMER_TRIGGER_NONE 0x00
  50. #define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
  51. #define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
  52. /* timer capabilities used in hwmod database */
  53. #define OMAP_TIMER_SECURE 0x80000000
  54. #define OMAP_TIMER_ALWON 0x40000000
  55. #define OMAP_TIMER_HAS_PWM 0x20000000
  56. #define OMAP_TIMER_NEEDS_RESET 0x10000000
  57. struct omap_timer_capability_dev_attr {
  58. u32 timer_capability;
  59. };
  60. struct omap_dm_timer;
  61. struct timer_regs {
  62. u32 tidr;
  63. u32 tistat;
  64. u32 tisr;
  65. u32 tier;
  66. u32 twer;
  67. u32 tclr;
  68. u32 tcrr;
  69. u32 tldr;
  70. u32 ttrg;
  71. u32 twps;
  72. u32 tmar;
  73. u32 tcar1;
  74. u32 tsicr;
  75. u32 tcar2;
  76. u32 tpir;
  77. u32 tnir;
  78. u32 tcvr;
  79. u32 tocr;
  80. u32 towr;
  81. };
  82. struct dmtimer_platform_data {
  83. /* set_timer_src - Only used for OMAP1 devices */
  84. int (*set_timer_src)(struct platform_device *pdev, int source);
  85. u32 timer_capability;
  86. };
  87. int omap_dm_timer_reserve_systimer(int id);
  88. struct omap_dm_timer *omap_dm_timer_request(void);
  89. struct omap_dm_timer *omap_dm_timer_request_specific(int timer_id);
  90. int omap_dm_timer_free(struct omap_dm_timer *timer);
  91. void omap_dm_timer_enable(struct omap_dm_timer *timer);
  92. void omap_dm_timer_disable(struct omap_dm_timer *timer);
  93. int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
  94. u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
  95. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer);
  96. int omap_dm_timer_trigger(struct omap_dm_timer *timer);
  97. int omap_dm_timer_start(struct omap_dm_timer *timer);
  98. int omap_dm_timer_stop(struct omap_dm_timer *timer);
  99. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source);
  100. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload, unsigned int value);
  101. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload, unsigned int value);
  102. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable, unsigned int match);
  103. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on, int toggle, int trigger);
  104. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler);
  105. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer, unsigned int value);
  106. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer);
  107. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value);
  108. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer);
  109. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value);
  110. int omap_dm_timers_active(void);
  111. /*
  112. * Do not use the defines below, they are not needed. They should be only
  113. * used by dmtimer.c and sys_timer related code.
  114. */
  115. /*
  116. * The interrupt registers are different between v1 and v2 ip.
  117. * These registers are offsets from timer->iobase.
  118. */
  119. #define OMAP_TIMER_ID_OFFSET 0x00
  120. #define OMAP_TIMER_OCP_CFG_OFFSET 0x10
  121. #define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
  122. #define OMAP_TIMER_V1_STAT_OFFSET 0x18
  123. #define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
  124. #define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
  125. #define OMAP_TIMER_V2_IRQSTATUS 0x28
  126. #define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
  127. #define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
  128. /*
  129. * The functional registers have a different base on v1 and v2 ip.
  130. * These registers are offsets from timer->func_base. The func_base
  131. * is samae as io_base for v1 and io_base + 0x14 for v2 ip.
  132. *
  133. */
  134. #define OMAP_TIMER_V2_FUNC_OFFSET 0x14
  135. #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
  136. #define _OMAP_TIMER_CTRL_OFFSET 0x24
  137. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  138. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  139. #define OMAP_TIMER_CTRL_PT (1 << 12)
  140. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  141. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  142. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  143. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  144. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  145. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  146. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
  147. #define OMAP_TIMER_CTRL_POSTED (1 << 2)
  148. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  149. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  150. #define _OMAP_TIMER_COUNTER_OFFSET 0x28
  151. #define _OMAP_TIMER_LOAD_OFFSET 0x2c
  152. #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
  153. #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
  154. #define WP_NONE 0 /* no write pending bit */
  155. #define WP_TCLR (1 << 0)
  156. #define WP_TCRR (1 << 1)
  157. #define WP_TLDR (1 << 2)
  158. #define WP_TTGR (1 << 3)
  159. #define WP_TMAR (1 << 4)
  160. #define WP_TPIR (1 << 5)
  161. #define WP_TNIR (1 << 6)
  162. #define WP_TCVR (1 << 7)
  163. #define WP_TOCR (1 << 8)
  164. #define WP_TOWR (1 << 9)
  165. #define _OMAP_TIMER_MATCH_OFFSET 0x38
  166. #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
  167. #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
  168. #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
  169. #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
  170. #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
  171. #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
  172. #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
  173. #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
  174. /* register offsets with the write pending bit encoded */
  175. #define WPSHIFT 16
  176. #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
  177. | (WP_NONE << WPSHIFT))
  178. #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
  179. | (WP_TCLR << WPSHIFT))
  180. #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
  181. | (WP_TCRR << WPSHIFT))
  182. #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
  183. | (WP_TLDR << WPSHIFT))
  184. #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
  185. | (WP_TTGR << WPSHIFT))
  186. #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
  187. | (WP_NONE << WPSHIFT))
  188. #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
  189. | (WP_TMAR << WPSHIFT))
  190. #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
  191. | (WP_NONE << WPSHIFT))
  192. #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
  193. | (WP_NONE << WPSHIFT))
  194. #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
  195. | (WP_NONE << WPSHIFT))
  196. #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
  197. | (WP_TPIR << WPSHIFT))
  198. #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
  199. | (WP_TNIR << WPSHIFT))
  200. #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
  201. | (WP_TCVR << WPSHIFT))
  202. #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
  203. (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
  204. #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
  205. (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
  206. struct omap_dm_timer {
  207. unsigned long phys_base;
  208. int id;
  209. int irq;
  210. struct clk *fclk;
  211. void __iomem *io_base;
  212. void __iomem *sys_stat; /* TISTAT timer status */
  213. void __iomem *irq_stat; /* TISR/IRQSTATUS interrupt status */
  214. void __iomem *irq_ena; /* irq enable */
  215. void __iomem *irq_dis; /* irq disable, only on v2 ip */
  216. void __iomem *pend; /* write pending */
  217. void __iomem *func_base; /* function register base */
  218. unsigned long rate;
  219. unsigned reserved:1;
  220. unsigned posted:1;
  221. struct timer_regs context;
  222. int ctx_loss_count;
  223. int revision;
  224. u32 capability;
  225. struct platform_device *pdev;
  226. struct list_head node;
  227. };
  228. int omap_dm_timer_prepare(struct omap_dm_timer *timer);
  229. static inline u32 __omap_dm_timer_read(struct omap_dm_timer *timer, u32 reg,
  230. int posted)
  231. {
  232. if (posted)
  233. while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
  234. cpu_relax();
  235. return __raw_readl(timer->func_base + (reg & 0xff));
  236. }
  237. static inline void __omap_dm_timer_write(struct omap_dm_timer *timer,
  238. u32 reg, u32 val, int posted)
  239. {
  240. if (posted)
  241. while (__raw_readl(timer->pend) & (reg >> WPSHIFT))
  242. cpu_relax();
  243. __raw_writel(val, timer->func_base + (reg & 0xff));
  244. }
  245. static inline void __omap_dm_timer_init_regs(struct omap_dm_timer *timer)
  246. {
  247. u32 tidr;
  248. /* Assume v1 ip if bits [31:16] are zero */
  249. tidr = __raw_readl(timer->io_base);
  250. if (!(tidr >> 16)) {
  251. timer->revision = 1;
  252. timer->sys_stat = timer->io_base +
  253. OMAP_TIMER_V1_SYS_STAT_OFFSET;
  254. timer->irq_stat = timer->io_base + OMAP_TIMER_V1_STAT_OFFSET;
  255. timer->irq_ena = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
  256. timer->irq_dis = NULL;
  257. timer->pend = timer->io_base + _OMAP_TIMER_WRITE_PEND_OFFSET;
  258. timer->func_base = timer->io_base;
  259. } else {
  260. timer->revision = 2;
  261. timer->sys_stat = NULL;
  262. timer->irq_stat = timer->io_base + OMAP_TIMER_V2_IRQSTATUS;
  263. timer->irq_ena = timer->io_base + OMAP_TIMER_V2_IRQENABLE_SET;
  264. timer->irq_dis = timer->io_base + OMAP_TIMER_V2_IRQENABLE_CLR;
  265. timer->pend = timer->io_base +
  266. _OMAP_TIMER_WRITE_PEND_OFFSET +
  267. OMAP_TIMER_V2_FUNC_OFFSET;
  268. timer->func_base = timer->io_base + OMAP_TIMER_V2_FUNC_OFFSET;
  269. }
  270. }
  271. /* Assumes the source clock has been set by caller */
  272. static inline void __omap_dm_timer_reset(struct omap_dm_timer *timer,
  273. int autoidle, int wakeup)
  274. {
  275. u32 l;
  276. l = __raw_readl(timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET);
  277. l |= 0x02 << 3; /* Set to smart-idle mode */
  278. l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
  279. if (autoidle)
  280. l |= 0x1 << 0;
  281. if (wakeup)
  282. l |= 1 << 2;
  283. __raw_writel(l, timer->io_base + OMAP_TIMER_OCP_CFG_OFFSET);
  284. /* Match hardware reset default of posted mode */
  285. __omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG,
  286. OMAP_TIMER_CTRL_POSTED, 0);
  287. }
  288. static inline int __omap_dm_timer_set_source(struct clk *timer_fck,
  289. struct clk *parent)
  290. {
  291. int ret;
  292. clk_disable(timer_fck);
  293. ret = clk_set_parent(timer_fck, parent);
  294. clk_enable(timer_fck);
  295. /*
  296. * When the functional clock disappears, too quick writes seem
  297. * to cause an abort. XXX Is this still necessary?
  298. */
  299. __delay(300000);
  300. return ret;
  301. }
  302. static inline void __omap_dm_timer_stop(struct omap_dm_timer *timer,
  303. int posted, unsigned long rate)
  304. {
  305. u32 l;
  306. l = __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
  307. if (l & OMAP_TIMER_CTRL_ST) {
  308. l &= ~0x1;
  309. __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, l, posted);
  310. #ifdef CONFIG_ARCH_OMAP2PLUS
  311. /* Readback to make sure write has completed */
  312. __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
  313. /*
  314. * Wait for functional clock period x 3.5 to make sure that
  315. * timer is stopped
  316. */
  317. udelay(3500000 / rate + 1);
  318. #endif
  319. }
  320. /* Ack possibly pending interrupt */
  321. __raw_writel(OMAP_TIMER_INT_OVERFLOW, timer->irq_stat);
  322. }
  323. static inline void __omap_dm_timer_load_start(struct omap_dm_timer *timer,
  324. u32 ctrl, unsigned int load,
  325. int posted)
  326. {
  327. __omap_dm_timer_write(timer, OMAP_TIMER_COUNTER_REG, load, posted);
  328. __omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, ctrl, posted);
  329. }
  330. static inline void __omap_dm_timer_int_enable(struct omap_dm_timer *timer,
  331. unsigned int value)
  332. {
  333. __raw_writel(value, timer->irq_ena);
  334. __omap_dm_timer_write(timer, OMAP_TIMER_WAKEUP_EN_REG, value, 0);
  335. }
  336. static inline unsigned int
  337. __omap_dm_timer_read_counter(struct omap_dm_timer *timer, int posted)
  338. {
  339. return __omap_dm_timer_read(timer, OMAP_TIMER_COUNTER_REG, posted);
  340. }
  341. static inline void __omap_dm_timer_write_status(struct omap_dm_timer *timer,
  342. unsigned int value)
  343. {
  344. __raw_writel(value, timer->irq_stat);
  345. }
  346. #endif /* __ASM_ARCH_DMTIMER_H */