proc-arm1020.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * linux/arch/arm/mm/proc-arm1020.S: MMU functions for ARM1020
  3. *
  4. * Copyright (C) 2000 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm1020.
  25. *
  26. * CONFIG_CPU_ARM1020_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/asm-offsets.h>
  32. #include <asm/hwcap.h>
  33. #include <asm/pgtable-hwdef.h>
  34. #include <asm/pgtable.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define MAX_AREA_SIZE 32768
  46. /*
  47. * The size of one data cache line.
  48. */
  49. #define CACHE_DLINESIZE 32
  50. /*
  51. * The number of data cache segments.
  52. */
  53. #define CACHE_DSEGMENTS 16
  54. /*
  55. * The number of lines in a cache segment.
  56. */
  57. #define CACHE_DENTRIES 64
  58. /*
  59. * This is the size at which it becomes more efficient to
  60. * clean the whole cache, rather than using the individual
  61. * cache line maintenance instructions.
  62. */
  63. #define CACHE_DLIMIT 32768
  64. .text
  65. /*
  66. * cpu_arm1020_proc_init()
  67. */
  68. ENTRY(cpu_arm1020_proc_init)
  69. mov pc, lr
  70. /*
  71. * cpu_arm1020_proc_fin()
  72. */
  73. ENTRY(cpu_arm1020_proc_fin)
  74. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  75. bic r0, r0, #0x1000 @ ...i............
  76. bic r0, r0, #0x000e @ ............wca.
  77. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  78. mov pc, lr
  79. /*
  80. * cpu_arm1020_reset(loc)
  81. *
  82. * Perform a soft reset of the system. Put the CPU into the
  83. * same state as it would be if it had been reset, and branch
  84. * to what would be the reset vector.
  85. *
  86. * loc: location to jump to for soft reset
  87. */
  88. .align 5
  89. .pushsection .idmap.text, "ax"
  90. ENTRY(cpu_arm1020_reset)
  91. mov ip, #0
  92. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  93. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  94. #ifdef CONFIG_MMU
  95. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  96. #endif
  97. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  98. bic ip, ip, #0x000f @ ............wcam
  99. bic ip, ip, #0x1100 @ ...i...s........
  100. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  101. mov pc, r0
  102. ENDPROC(cpu_arm1020_reset)
  103. .popsection
  104. /*
  105. * cpu_arm1020_do_idle()
  106. */
  107. .align 5
  108. ENTRY(cpu_arm1020_do_idle)
  109. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  110. mov pc, lr
  111. /* ================================= CACHE ================================ */
  112. .align 5
  113. /*
  114. * flush_icache_all()
  115. *
  116. * Unconditionally clean and invalidate the entire icache.
  117. */
  118. ENTRY(arm1020_flush_icache_all)
  119. #ifndef CONFIG_CPU_ICACHE_DISABLE
  120. mov r0, #0
  121. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  122. #endif
  123. mov pc, lr
  124. ENDPROC(arm1020_flush_icache_all)
  125. /*
  126. * flush_user_cache_all()
  127. *
  128. * Invalidate all cache entries in a particular address
  129. * space.
  130. */
  131. ENTRY(arm1020_flush_user_cache_all)
  132. /* FALLTHROUGH */
  133. /*
  134. * flush_kern_cache_all()
  135. *
  136. * Clean and invalidate the entire cache.
  137. */
  138. ENTRY(arm1020_flush_kern_cache_all)
  139. mov r2, #VM_EXEC
  140. mov ip, #0
  141. __flush_whole_cache:
  142. #ifndef CONFIG_CPU_DCACHE_DISABLE
  143. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  144. mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments
  145. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries
  146. 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
  147. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  148. subs r3, r3, #1 << 26
  149. bcs 2b @ entries 63 to 0
  150. subs r1, r1, #1 << 5
  151. bcs 1b @ segments 15 to 0
  152. #endif
  153. tst r2, #VM_EXEC
  154. #ifndef CONFIG_CPU_ICACHE_DISABLE
  155. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  156. #endif
  157. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  158. mov pc, lr
  159. /*
  160. * flush_user_cache_range(start, end, flags)
  161. *
  162. * Invalidate a range of cache entries in the specified
  163. * address space.
  164. *
  165. * - start - start address (inclusive)
  166. * - end - end address (exclusive)
  167. * - flags - vm_flags for this space
  168. */
  169. ENTRY(arm1020_flush_user_cache_range)
  170. mov ip, #0
  171. sub r3, r1, r0 @ calculate total size
  172. cmp r3, #CACHE_DLIMIT
  173. bhs __flush_whole_cache
  174. #ifndef CONFIG_CPU_DCACHE_DISABLE
  175. mcr p15, 0, ip, c7, c10, 4
  176. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  177. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  178. add r0, r0, #CACHE_DLINESIZE
  179. cmp r0, r1
  180. blo 1b
  181. #endif
  182. tst r2, #VM_EXEC
  183. #ifndef CONFIG_CPU_ICACHE_DISABLE
  184. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  185. #endif
  186. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  187. mov pc, lr
  188. /*
  189. * coherent_kern_range(start, end)
  190. *
  191. * Ensure coherency between the Icache and the Dcache in the
  192. * region described by start. If you have non-snooping
  193. * Harvard caches, you need to implement this function.
  194. *
  195. * - start - virtual start address
  196. * - end - virtual end address
  197. */
  198. ENTRY(arm1020_coherent_kern_range)
  199. /* FALLTRHOUGH */
  200. /*
  201. * coherent_user_range(start, end)
  202. *
  203. * Ensure coherency between the Icache and the Dcache in the
  204. * region described by start. If you have non-snooping
  205. * Harvard caches, you need to implement this function.
  206. *
  207. * - start - virtual start address
  208. * - end - virtual end address
  209. */
  210. ENTRY(arm1020_coherent_user_range)
  211. mov ip, #0
  212. bic r0, r0, #CACHE_DLINESIZE - 1
  213. mcr p15, 0, ip, c7, c10, 4
  214. 1:
  215. #ifndef CONFIG_CPU_DCACHE_DISABLE
  216. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  217. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  218. #endif
  219. #ifndef CONFIG_CPU_ICACHE_DISABLE
  220. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  221. #endif
  222. add r0, r0, #CACHE_DLINESIZE
  223. cmp r0, r1
  224. blo 1b
  225. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  226. mov r0, #0
  227. mov pc, lr
  228. /*
  229. * flush_kern_dcache_area(void *addr, size_t size)
  230. *
  231. * Ensure no D cache aliasing occurs, either with itself or
  232. * the I cache
  233. *
  234. * - addr - kernel address
  235. * - size - region size
  236. */
  237. ENTRY(arm1020_flush_kern_dcache_area)
  238. mov ip, #0
  239. #ifndef CONFIG_CPU_DCACHE_DISABLE
  240. add r1, r0, r1
  241. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  242. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  243. add r0, r0, #CACHE_DLINESIZE
  244. cmp r0, r1
  245. blo 1b
  246. #endif
  247. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  248. mov pc, lr
  249. /*
  250. * dma_inv_range(start, end)
  251. *
  252. * Invalidate (discard) the specified virtual address range.
  253. * May not write back any entries. If 'start' or 'end'
  254. * are not cache line aligned, those lines must be written
  255. * back.
  256. *
  257. * - start - virtual start address
  258. * - end - virtual end address
  259. *
  260. * (same as v4wb)
  261. */
  262. arm1020_dma_inv_range:
  263. mov ip, #0
  264. #ifndef CONFIG_CPU_DCACHE_DISABLE
  265. tst r0, #CACHE_DLINESIZE - 1
  266. bic r0, r0, #CACHE_DLINESIZE - 1
  267. mcrne p15, 0, ip, c7, c10, 4
  268. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  269. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  270. tst r1, #CACHE_DLINESIZE - 1
  271. mcrne p15, 0, ip, c7, c10, 4
  272. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  273. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  274. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  275. add r0, r0, #CACHE_DLINESIZE
  276. cmp r0, r1
  277. blo 1b
  278. #endif
  279. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  280. mov pc, lr
  281. /*
  282. * dma_clean_range(start, end)
  283. *
  284. * Clean the specified virtual address range.
  285. *
  286. * - start - virtual start address
  287. * - end - virtual end address
  288. *
  289. * (same as v4wb)
  290. */
  291. arm1020_dma_clean_range:
  292. mov ip, #0
  293. #ifndef CONFIG_CPU_DCACHE_DISABLE
  294. bic r0, r0, #CACHE_DLINESIZE - 1
  295. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  296. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  297. add r0, r0, #CACHE_DLINESIZE
  298. cmp r0, r1
  299. blo 1b
  300. #endif
  301. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  302. mov pc, lr
  303. /*
  304. * dma_flush_range(start, end)
  305. *
  306. * Clean and invalidate the specified virtual address range.
  307. *
  308. * - start - virtual start address
  309. * - end - virtual end address
  310. */
  311. ENTRY(arm1020_dma_flush_range)
  312. mov ip, #0
  313. #ifndef CONFIG_CPU_DCACHE_DISABLE
  314. bic r0, r0, #CACHE_DLINESIZE - 1
  315. mcr p15, 0, ip, c7, c10, 4
  316. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  317. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  318. add r0, r0, #CACHE_DLINESIZE
  319. cmp r0, r1
  320. blo 1b
  321. #endif
  322. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  323. mov pc, lr
  324. /*
  325. * dma_map_area(start, size, dir)
  326. * - start - kernel virtual start address
  327. * - size - size of region
  328. * - dir - DMA direction
  329. */
  330. ENTRY(arm1020_dma_map_area)
  331. add r1, r1, r0
  332. cmp r2, #DMA_TO_DEVICE
  333. beq arm1020_dma_clean_range
  334. bcs arm1020_dma_inv_range
  335. b arm1020_dma_flush_range
  336. ENDPROC(arm1020_dma_map_area)
  337. /*
  338. * dma_unmap_area(start, size, dir)
  339. * - start - kernel virtual start address
  340. * - size - size of region
  341. * - dir - DMA direction
  342. */
  343. ENTRY(arm1020_dma_unmap_area)
  344. mov pc, lr
  345. ENDPROC(arm1020_dma_unmap_area)
  346. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  347. define_cache_functions arm1020
  348. .align 5
  349. ENTRY(cpu_arm1020_dcache_clean_area)
  350. #ifndef CONFIG_CPU_DCACHE_DISABLE
  351. mov ip, #0
  352. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  353. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  354. add r0, r0, #CACHE_DLINESIZE
  355. subs r1, r1, #CACHE_DLINESIZE
  356. bhi 1b
  357. #endif
  358. mov pc, lr
  359. /* =============================== PageTable ============================== */
  360. /*
  361. * cpu_arm1020_switch_mm(pgd)
  362. *
  363. * Set the translation base pointer to be as described by pgd.
  364. *
  365. * pgd: new page tables
  366. */
  367. .align 5
  368. ENTRY(cpu_arm1020_switch_mm)
  369. #ifdef CONFIG_MMU
  370. #ifndef CONFIG_CPU_DCACHE_DISABLE
  371. mcr p15, 0, r3, c7, c10, 4
  372. mov r1, #0xF @ 16 segments
  373. 1: mov r3, #0x3F @ 64 entries
  374. 2: mov ip, r3, LSL #26 @ shift up entry
  375. orr ip, ip, r1, LSL #5 @ shift in/up index
  376. mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry
  377. mov ip, #0
  378. mcr p15, 0, ip, c7, c10, 4
  379. subs r3, r3, #1
  380. cmp r3, #0
  381. bge 2b @ entries 3F to 0
  382. subs r1, r1, #1
  383. cmp r1, #0
  384. bge 1b @ segments 15 to 0
  385. #endif
  386. mov r1, #0
  387. #ifndef CONFIG_CPU_ICACHE_DISABLE
  388. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  389. #endif
  390. mcr p15, 0, r1, c7, c10, 4 @ drain WB
  391. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  392. mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs
  393. #endif /* CONFIG_MMU */
  394. mov pc, lr
  395. /*
  396. * cpu_arm1020_set_pte(ptep, pte)
  397. *
  398. * Set a PTE and flush it out
  399. */
  400. .align 5
  401. ENTRY(cpu_arm1020_set_pte_ext)
  402. #ifdef CONFIG_MMU
  403. armv3_set_pte_ext
  404. mov r0, r0
  405. #ifndef CONFIG_CPU_DCACHE_DISABLE
  406. mcr p15, 0, r0, c7, c10, 4
  407. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  408. #endif
  409. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  410. #endif /* CONFIG_MMU */
  411. mov pc, lr
  412. __CPUINIT
  413. .type __arm1020_setup, #function
  414. __arm1020_setup:
  415. mov r0, #0
  416. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  417. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  418. #ifdef CONFIG_MMU
  419. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  420. #endif
  421. adr r5, arm1020_crval
  422. ldmia r5, {r5, r6}
  423. mrc p15, 0, r0, c1, c0 @ get control register v4
  424. bic r0, r0, r5
  425. orr r0, r0, r6
  426. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  427. orr r0, r0, #0x4000 @ .R.. .... .... ....
  428. #endif
  429. mov pc, lr
  430. .size __arm1020_setup, . - __arm1020_setup
  431. /*
  432. * R
  433. * .RVI ZFRS BLDP WCAM
  434. * .011 1001 ..11 0101
  435. */
  436. .type arm1020_crval, #object
  437. arm1020_crval:
  438. crval clear=0x0000593f, mmuset=0x00003935, ucset=0x00001930
  439. __INITDATA
  440. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  441. define_processor_functions arm1020, dabort=v4t_early_abort, pabort=legacy_pabort
  442. .section ".rodata"
  443. string cpu_arch_name, "armv5t"
  444. string cpu_elf_name, "v5"
  445. .type cpu_arm1020_name, #object
  446. cpu_arm1020_name:
  447. .ascii "ARM1020"
  448. #ifndef CONFIG_CPU_ICACHE_DISABLE
  449. .ascii "i"
  450. #endif
  451. #ifndef CONFIG_CPU_DCACHE_DISABLE
  452. .ascii "d"
  453. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  454. .ascii "(wt)"
  455. #else
  456. .ascii "(wb)"
  457. #endif
  458. #endif
  459. #ifndef CONFIG_CPU_BPREDICT_DISABLE
  460. .ascii "B"
  461. #endif
  462. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  463. .ascii "RR"
  464. #endif
  465. .ascii "\0"
  466. .size cpu_arm1020_name, . - cpu_arm1020_name
  467. .align
  468. .section ".proc.info.init", #alloc, #execinstr
  469. .type __arm1020_proc_info,#object
  470. __arm1020_proc_info:
  471. .long 0x4104a200 @ ARM 1020T (Architecture v5T)
  472. .long 0xff0ffff0
  473. .long PMD_TYPE_SECT | \
  474. PMD_SECT_AP_WRITE | \
  475. PMD_SECT_AP_READ
  476. .long PMD_TYPE_SECT | \
  477. PMD_SECT_AP_WRITE | \
  478. PMD_SECT_AP_READ
  479. b __arm1020_setup
  480. .long cpu_arch_name
  481. .long cpu_elf_name
  482. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  483. .long cpu_arm1020_name
  484. .long arm1020_processor_functions
  485. .long v4wbi_tlb_fns
  486. .long v4wb_user_fns
  487. .long arm1020_cache_fns
  488. .size __arm1020_proc_info, . - __arm1020_proc_info